mac_psc.h 7.1 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248
  1. /*
  2. * Apple Peripheral System Controller (PSC)
  3. *
  4. * The PSC is used on the AV Macs to control IO functions not handled
  5. * by the VIAs (Ethernet, DSP, SCC, Sound). This includes nine DMA
  6. * channels.
  7. *
  8. * The first seven DMA channels appear to be "one-shot" and are actually
  9. * sets of two channels; one member is active while the other is being
  10. * configured, and then you flip the active member and start all over again.
  11. * The one-shot channels are grouped together and are:
  12. *
  13. * 1. SCSI
  14. * 2. Ethernet Read
  15. * 3. Ethernet Write
  16. * 4. Floppy Disk Controller
  17. * 5. SCC Channel A Receive
  18. * 6. SCC Channel B Receive
  19. * 7. SCC Channel A Transmit
  20. *
  21. * The remaining two channels are handled somewhat differently. They appear
  22. * to be closely tied and share one set of registers. They also seem to run
  23. * continuously, although how you keep the buffer filled in this scenario is
  24. * not understood as there seems to be only one input and one output buffer
  25. * pointer.
  26. *
  27. * Much of this was extrapolated from what was known about the Ethernet
  28. * registers and subsequently confirmed using MacsBug (ie by pinging the
  29. * machine with easy-to-find patterns and looking for them in the DMA
  30. * buffers, or by sending a file over the serial ports and finding the
  31. * file in the buffers.)
  32. *
  33. * 1999-05-25 (jmt)
  34. */
  35. #define PSC_BASE (0x50F31000)
  36. /*
  37. * The IER/IFR registers work like the VIA, except that it has 4
  38. * of them each on different interrupt levels, and each register
  39. * set only seems to handle four interrupts instead of seven.
  40. *
  41. * To access a particular set of registers, add 0xn0 to the base
  42. * where n = 3,4,5 or 6.
  43. */
  44. #define pIFRbase 0x100
  45. #define pIERbase 0x104
  46. /*
  47. * One-shot DMA control registers
  48. */
  49. #define PSC_MYSTERY 0x804
  50. #define PSC_CTL_BASE 0xC00
  51. #define PSC_SCSI_CTL 0xC00
  52. #define PSC_ENETRD_CTL 0xC10
  53. #define PSC_ENETWR_CTL 0xC20
  54. #define PSC_FDC_CTL 0xC30
  55. #define PSC_SCCA_CTL 0xC40
  56. #define PSC_SCCB_CTL 0xC50
  57. #define PSC_SCCATX_CTL 0xC60
  58. /*
  59. * DMA channels. Add +0x10 for the second channel in the set.
  60. * You're supposed to use one channel while the other runs and
  61. * then flip channels and do the whole thing again.
  62. */
  63. #define PSC_ADDR_BASE 0x1000
  64. #define PSC_LEN_BASE 0x1004
  65. #define PSC_CMD_BASE 0x1008
  66. #define PSC_SET0 0x00
  67. #define PSC_SET1 0x10
  68. #define PSC_SCSI_ADDR 0x1000 /* confirmed */
  69. #define PSC_SCSI_LEN 0x1004 /* confirmed */
  70. #define PSC_SCSI_CMD 0x1008 /* confirmed */
  71. #define PSC_ENETRD_ADDR 0x1020 /* confirmed */
  72. #define PSC_ENETRD_LEN 0x1024 /* confirmed */
  73. #define PSC_ENETRD_CMD 0x1028 /* confirmed */
  74. #define PSC_ENETWR_ADDR 0x1040 /* confirmed */
  75. #define PSC_ENETWR_LEN 0x1044 /* confirmed */
  76. #define PSC_ENETWR_CMD 0x1048 /* confirmed */
  77. #define PSC_FDC_ADDR 0x1060 /* strongly suspected */
  78. #define PSC_FDC_LEN 0x1064 /* strongly suspected */
  79. #define PSC_FDC_CMD 0x1068 /* strongly suspected */
  80. #define PSC_SCCA_ADDR 0x1080 /* confirmed */
  81. #define PSC_SCCA_LEN 0x1084 /* confirmed */
  82. #define PSC_SCCA_CMD 0x1088 /* confirmed */
  83. #define PSC_SCCB_ADDR 0x10A0 /* confirmed */
  84. #define PSC_SCCB_LEN 0x10A4 /* confirmed */
  85. #define PSC_SCCB_CMD 0x10A8 /* confirmed */
  86. #define PSC_SCCATX_ADDR 0x10C0 /* confirmed */
  87. #define PSC_SCCATX_LEN 0x10C4 /* confirmed */
  88. #define PSC_SCCATX_CMD 0x10C8 /* confirmed */
  89. /*
  90. * Free-running DMA registers. The only part known for sure are the bits in
  91. * the control register, the buffer addresses and the buffer length. Everything
  92. * else is anybody's guess.
  93. *
  94. * These registers seem to be mirrored every thirty-two bytes up until offset
  95. * 0x300. It's safe to assume then that a new set of registers starts there.
  96. */
  97. #define PSC_SND_CTL 0x200 /*
  98. * [ 16-bit ]
  99. * Sound (Singer?) control register.
  100. *
  101. * bit 0 : ????
  102. * bit 1 : ????
  103. * bit 2 : Set to one to enable sound
  104. * output. Possibly a mute flag.
  105. * bit 3 : ????
  106. * bit 4 : ????
  107. * bit 5 : ????
  108. * bit 6 : Set to one to enable pass-thru
  109. * audio. In this mode the audio data
  110. * seems to appear in both the input
  111. * buffer and the output buffer.
  112. * bit 7 : Set to one to activate the
  113. * sound input DMA or zero to
  114. * disable it.
  115. * bit 8 : Set to one to activate the
  116. * sound output DMA or zero to
  117. * disable it.
  118. * bit 9 : \
  119. * bit 11 : |
  120. * These two bits control the sample
  121. * rate. Usually set to binary 10 and
  122. * MacOS 8.0 says I'm at 48 KHz. Using
  123. * a binary value of 01 makes things
  124. * sound about 1/2 speed (24 KHz?) and
  125. * binary 00 is slower still (22 KHz?)
  126. *
  127. * Setting this to 0x0000 is a good way to
  128. * kill all DMA at boot time so that the
  129. * PSC won't overwrite the kernel image
  130. * with sound data.
  131. */
  132. /*
  133. * 0x0202 - 0x0203 is unused. Writing there
  134. * seems to clobber the control register.
  135. */
  136. #define PSC_SND_SOURCE 0x204 /*
  137. * [ 32-bit ]
  138. * Controls input source and volume:
  139. *
  140. * bits 12-15 : input source volume, 0 - F
  141. * bits 16-19 : unknown, always 0x5
  142. * bits 20-23 : input source selection:
  143. * 0x3 = CD Audio
  144. * 0x4 = External Audio
  145. *
  146. * The volume is definitely not the general
  147. * output volume as it doesn't affect the
  148. * alert sound volume.
  149. */
  150. #define PSC_SND_STATUS1 0x208 /*
  151. * [ 32-bit ]
  152. * Appears to be a read-only status register.
  153. * The usual value is 0x00400002.
  154. */
  155. #define PSC_SND_HUH3 0x20C /*
  156. * [ 16-bit ]
  157. * Unknown 16-bit value, always 0x0000.
  158. */
  159. #define PSC_SND_BITS2GO 0x20E /*
  160. * [ 16-bit ]
  161. * Counts down to zero from some constant
  162. * value. The value appears to be the
  163. * number of _bits_ remaining before the
  164. * buffer is full, which would make sense
  165. * since Apple's docs say the sound DMA
  166. * channels are 1 bit wide.
  167. */
  168. #define PSC_SND_INADDR 0x210 /*
  169. * [ 32-bit ]
  170. * Address of the sound input DMA buffer
  171. */
  172. #define PSC_SND_OUTADDR 0x214 /*
  173. * [ 32-bit ]
  174. * Address of the sound output DMA buffer
  175. */
  176. #define PSC_SND_LEN 0x218 /*
  177. * [ 16-bit ]
  178. * Length of both buffers in eight-byte units.
  179. */
  180. #define PSC_SND_HUH4 0x21A /*
  181. * [ 16-bit ]
  182. * Unknown, always 0x0000.
  183. */
  184. #define PSC_SND_STATUS2 0x21C /*
  185. * [ 16-bit ]
  186. * Appears to e a read-only status register.
  187. * The usual value is 0x0200.
  188. */
  189. #define PSC_SND_HUH5 0x21E /*
  190. * [ 16-bit ]
  191. * Unknown, always 0x0000.
  192. */
  193. #ifndef __ASSEMBLY__
  194. extern volatile __u8 *psc;
  195. extern int psc_present;
  196. /*
  197. * Access functions
  198. */
  199. static inline void psc_write_byte(int offset, __u8 data)
  200. {
  201. *((volatile __u8 *)(psc + offset)) = data;
  202. }
  203. static inline void psc_write_word(int offset, __u16 data)
  204. {
  205. *((volatile __u16 *)(psc + offset)) = data;
  206. }
  207. static inline void psc_write_long(int offset, __u32 data)
  208. {
  209. *((volatile __u32 *)(psc + offset)) = data;
  210. }
  211. static inline u8 psc_read_byte(int offset)
  212. {
  213. return *((volatile __u8 *)(psc + offset));
  214. }
  215. static inline u16 psc_read_word(int offset)
  216. {
  217. return *((volatile __u16 *)(psc + offset));
  218. }
  219. static inline u32 psc_read_long(int offset)
  220. {
  221. return *((volatile __u32 *)(psc + offset));
  222. }
  223. #endif /* __ASSEMBLY__ */