m520xsim.h 2.6 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263
  1. /****************************************************************************/
  2. /*
  3. * m520xsim.h -- ColdFire 5207/5208 System Integration Module support.
  4. *
  5. * (C) Copyright 2005, Intec Automation (mike@steroidmicros.com)
  6. */
  7. /****************************************************************************/
  8. #ifndef m520xsim_h
  9. #define m520xsim_h
  10. /****************************************************************************/
  11. /*
  12. * Define the 5282 SIM register set addresses.
  13. */
  14. #define MCFICM_INTC0 0x48000 /* Base for Interrupt Ctrl 0 */
  15. #define MCFINTC_IPRH 0x00 /* Interrupt pending 32-63 */
  16. #define MCFINTC_IPRL 0x04 /* Interrupt pending 1-31 */
  17. #define MCFINTC_IMRH 0x08 /* Interrupt mask 32-63 */
  18. #define MCFINTC_IMRL 0x0c /* Interrupt mask 1-31 */
  19. #define MCFINTC_INTFRCH 0x10 /* Interrupt force 32-63 */
  20. #define MCFINTC_INTFRCL 0x14 /* Interrupt force 1-31 */
  21. #define MCFINTC_ICR0 0x40 /* Base ICR register */
  22. #define MCFINT_VECBASE 64
  23. #define MCFINT_UART0 26 /* Interrupt number for UART0 */
  24. #define MCFINT_UART1 27 /* Interrupt number for UART1 */
  25. #define MCFINT_UART2 28 /* Interrupt number for UART2 */
  26. #define MCFINT_QSPI 31 /* Interrupt number for QSPI */
  27. #define MCFINT_PIT1 4 /* Interrupt number for PIT1 (PIT0 in processor) */
  28. /*
  29. * SDRAM configuration registers.
  30. */
  31. #define MCFSIM_SDMR 0x000a8000 /* SDRAM Mode/Extended Mode Register */
  32. #define MCFSIM_SDCR 0x000a8004 /* SDRAM Control Register */
  33. #define MCFSIM_SDCFG1 0x000a8008 /* SDRAM Configuration Register 1 */
  34. #define MCFSIM_SDCFG2 0x000a800c /* SDRAM Configuration Register 2 */
  35. #define MCFSIM_SDCS0 0x000a8110 /* SDRAM Chip Select 0 Configuration */
  36. #define MCFSIM_SDCS1 0x000a8114 /* SDRAM Chip Select 1 Configuration */
  37. #define MCF_GPIO_PAR_UART (0xA4036)
  38. #define MCF_GPIO_PAR_FECI2C (0xA4033)
  39. #define MCF_GPIO_PAR_FEC (0xA4038)
  40. #define MCF_GPIO_PAR_UART_PAR_URXD0 (0x0001)
  41. #define MCF_GPIO_PAR_UART_PAR_UTXD0 (0x0002)
  42. #define MCF_GPIO_PAR_UART_PAR_URXD1 (0x0040)
  43. #define MCF_GPIO_PAR_UART_PAR_UTXD1 (0x0080)
  44. #define MCF_GPIO_PAR_FECI2C_PAR_SDA_URXD2 (0x02)
  45. #define MCF_GPIO_PAR_FECI2C_PAR_SCL_UTXD2 (0x04)
  46. #define ICR_INTRCONF 0x05
  47. #define MCFPIT_IMR MCFINTC_IMRL
  48. #define MCFPIT_IMR_IBIT (1 << MCFINT_PIT1)
  49. /****************************************************************************/
  50. #endif /* m520xsim_h */