setup.c 29 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091
  1. /*
  2. * Architecture-specific setup.
  3. *
  4. * Copyright (C) 1998-2001, 2003-2004 Hewlett-Packard Co
  5. * David Mosberger-Tang <davidm@hpl.hp.com>
  6. * Stephane Eranian <eranian@hpl.hp.com>
  7. * Copyright (C) 2000, 2004 Intel Corp
  8. * Rohit Seth <rohit.seth@intel.com>
  9. * Suresh Siddha <suresh.b.siddha@intel.com>
  10. * Gordon Jin <gordon.jin@intel.com>
  11. * Copyright (C) 1999 VA Linux Systems
  12. * Copyright (C) 1999 Walt Drummond <drummond@valinux.com>
  13. *
  14. * 12/26/04 S.Siddha, G.Jin, R.Seth
  15. * Add multi-threading and multi-core detection
  16. * 11/12/01 D.Mosberger Convert get_cpuinfo() to seq_file based show_cpuinfo().
  17. * 04/04/00 D.Mosberger renamed cpu_initialized to cpu_online_map
  18. * 03/31/00 R.Seth cpu_initialized and current->processor fixes
  19. * 02/04/00 D.Mosberger some more get_cpuinfo fixes...
  20. * 02/01/00 R.Seth fixed get_cpuinfo for SMP
  21. * 01/07/99 S.Eranian added the support for command line argument
  22. * 06/24/99 W.Drummond added boot_cpu_data.
  23. * 05/28/05 Z. Menyhart Dynamic stride size for "flush_icache_range()"
  24. */
  25. #include <linux/module.h>
  26. #include <linux/init.h>
  27. #include <linux/acpi.h>
  28. #include <linux/bootmem.h>
  29. #include <linux/console.h>
  30. #include <linux/delay.h>
  31. #include <linux/kernel.h>
  32. #include <linux/reboot.h>
  33. #include <linux/sched.h>
  34. #include <linux/seq_file.h>
  35. #include <linux/string.h>
  36. #include <linux/threads.h>
  37. #include <linux/screen_info.h>
  38. #include <linux/dmi.h>
  39. #include <linux/serial.h>
  40. #include <linux/serial_core.h>
  41. #include <linux/efi.h>
  42. #include <linux/initrd.h>
  43. #include <linux/pm.h>
  44. #include <linux/cpufreq.h>
  45. #include <linux/kexec.h>
  46. #include <linux/crash_dump.h>
  47. #include <asm/ia32.h>
  48. #include <asm/machvec.h>
  49. #include <asm/mca.h>
  50. #include <asm/meminit.h>
  51. #include <asm/page.h>
  52. #include <asm/paravirt.h>
  53. #include <asm/paravirt_patch.h>
  54. #include <asm/patch.h>
  55. #include <asm/pgtable.h>
  56. #include <asm/processor.h>
  57. #include <asm/sal.h>
  58. #include <asm/sections.h>
  59. #include <asm/setup.h>
  60. #include <asm/smp.h>
  61. #include <asm/system.h>
  62. #include <asm/tlbflush.h>
  63. #include <asm/unistd.h>
  64. #include <asm/hpsim.h>
  65. #if defined(CONFIG_SMP) && (IA64_CPU_SIZE > PAGE_SIZE)
  66. # error "struct cpuinfo_ia64 too big!"
  67. #endif
  68. #ifdef CONFIG_SMP
  69. unsigned long __per_cpu_offset[NR_CPUS];
  70. EXPORT_SYMBOL(__per_cpu_offset);
  71. #endif
  72. DEFINE_PER_CPU(struct cpuinfo_ia64, cpu_info);
  73. DEFINE_PER_CPU(unsigned long, local_per_cpu_offset);
  74. unsigned long ia64_cycles_per_usec;
  75. struct ia64_boot_param *ia64_boot_param;
  76. struct screen_info screen_info;
  77. unsigned long vga_console_iobase;
  78. unsigned long vga_console_membase;
  79. static struct resource data_resource = {
  80. .name = "Kernel data",
  81. .flags = IORESOURCE_BUSY | IORESOURCE_MEM
  82. };
  83. static struct resource code_resource = {
  84. .name = "Kernel code",
  85. .flags = IORESOURCE_BUSY | IORESOURCE_MEM
  86. };
  87. static struct resource bss_resource = {
  88. .name = "Kernel bss",
  89. .flags = IORESOURCE_BUSY | IORESOURCE_MEM
  90. };
  91. unsigned long ia64_max_cacheline_size;
  92. int dma_get_cache_alignment(void)
  93. {
  94. return ia64_max_cacheline_size;
  95. }
  96. EXPORT_SYMBOL(dma_get_cache_alignment);
  97. unsigned long ia64_iobase; /* virtual address for I/O accesses */
  98. EXPORT_SYMBOL(ia64_iobase);
  99. struct io_space io_space[MAX_IO_SPACES];
  100. EXPORT_SYMBOL(io_space);
  101. unsigned int num_io_spaces;
  102. /*
  103. * "flush_icache_range()" needs to know what processor dependent stride size to use
  104. * when it makes i-cache(s) coherent with d-caches.
  105. */
  106. #define I_CACHE_STRIDE_SHIFT 5 /* Safest way to go: 32 bytes by 32 bytes */
  107. unsigned long ia64_i_cache_stride_shift = ~0;
  108. /*
  109. * "clflush_cache_range()" needs to know what processor dependent stride size to
  110. * use when it flushes cache lines including both d-cache and i-cache.
  111. */
  112. /* Safest way to go: 32 bytes by 32 bytes */
  113. #define CACHE_STRIDE_SHIFT 5
  114. unsigned long ia64_cache_stride_shift = ~0;
  115. /*
  116. * The merge_mask variable needs to be set to (max(iommu_page_size(iommu)) - 1). This
  117. * mask specifies a mask of address bits that must be 0 in order for two buffers to be
  118. * mergeable by the I/O MMU (i.e., the end address of the first buffer and the start
  119. * address of the second buffer must be aligned to (merge_mask+1) in order to be
  120. * mergeable). By default, we assume there is no I/O MMU which can merge physically
  121. * discontiguous buffers, so we set the merge_mask to ~0UL, which corresponds to a iommu
  122. * page-size of 2^64.
  123. */
  124. unsigned long ia64_max_iommu_merge_mask = ~0UL;
  125. EXPORT_SYMBOL(ia64_max_iommu_merge_mask);
  126. /*
  127. * We use a special marker for the end of memory and it uses the extra (+1) slot
  128. */
  129. struct rsvd_region rsvd_region[IA64_MAX_RSVD_REGIONS + 1] __initdata;
  130. int num_rsvd_regions __initdata;
  131. /*
  132. * Filter incoming memory segments based on the primitive map created from the boot
  133. * parameters. Segments contained in the map are removed from the memory ranges. A
  134. * caller-specified function is called with the memory ranges that remain after filtering.
  135. * This routine does not assume the incoming segments are sorted.
  136. */
  137. int __init
  138. filter_rsvd_memory (unsigned long start, unsigned long end, void *arg)
  139. {
  140. unsigned long range_start, range_end, prev_start;
  141. void (*func)(unsigned long, unsigned long, int);
  142. int i;
  143. #if IGNORE_PFN0
  144. if (start == PAGE_OFFSET) {
  145. printk(KERN_WARNING "warning: skipping physical page 0\n");
  146. start += PAGE_SIZE;
  147. if (start >= end) return 0;
  148. }
  149. #endif
  150. /*
  151. * lowest possible address(walker uses virtual)
  152. */
  153. prev_start = PAGE_OFFSET;
  154. func = arg;
  155. for (i = 0; i < num_rsvd_regions; ++i) {
  156. range_start = max(start, prev_start);
  157. range_end = min(end, rsvd_region[i].start);
  158. if (range_start < range_end)
  159. call_pernode_memory(__pa(range_start), range_end - range_start, func);
  160. /* nothing more available in this segment */
  161. if (range_end == end) return 0;
  162. prev_start = rsvd_region[i].end;
  163. }
  164. /* end of memory marker allows full processing inside loop body */
  165. return 0;
  166. }
  167. /*
  168. * Similar to "filter_rsvd_memory()", but the reserved memory ranges
  169. * are not filtered out.
  170. */
  171. int __init
  172. filter_memory(unsigned long start, unsigned long end, void *arg)
  173. {
  174. void (*func)(unsigned long, unsigned long, int);
  175. #if IGNORE_PFN0
  176. if (start == PAGE_OFFSET) {
  177. printk(KERN_WARNING "warning: skipping physical page 0\n");
  178. start += PAGE_SIZE;
  179. if (start >= end)
  180. return 0;
  181. }
  182. #endif
  183. func = arg;
  184. if (start < end)
  185. call_pernode_memory(__pa(start), end - start, func);
  186. return 0;
  187. }
  188. static void __init
  189. sort_regions (struct rsvd_region *rsvd_region, int max)
  190. {
  191. int j;
  192. /* simple bubble sorting */
  193. while (max--) {
  194. for (j = 0; j < max; ++j) {
  195. if (rsvd_region[j].start > rsvd_region[j+1].start) {
  196. struct rsvd_region tmp;
  197. tmp = rsvd_region[j];
  198. rsvd_region[j] = rsvd_region[j + 1];
  199. rsvd_region[j + 1] = tmp;
  200. }
  201. }
  202. }
  203. }
  204. /*
  205. * Request address space for all standard resources
  206. */
  207. static int __init register_memory(void)
  208. {
  209. code_resource.start = ia64_tpa(_text);
  210. code_resource.end = ia64_tpa(_etext) - 1;
  211. data_resource.start = ia64_tpa(_etext);
  212. data_resource.end = ia64_tpa(_edata) - 1;
  213. bss_resource.start = ia64_tpa(__bss_start);
  214. bss_resource.end = ia64_tpa(_end) - 1;
  215. efi_initialize_iomem_resources(&code_resource, &data_resource,
  216. &bss_resource);
  217. return 0;
  218. }
  219. __initcall(register_memory);
  220. #ifdef CONFIG_KEXEC
  221. /*
  222. * This function checks if the reserved crashkernel is allowed on the specific
  223. * IA64 machine flavour. Machines without an IO TLB use swiotlb and require
  224. * some memory below 4 GB (i.e. in 32 bit area), see the implementation of
  225. * lib/swiotlb.c. The hpzx1 architecture has an IO TLB but cannot use that
  226. * in kdump case. See the comment in sba_init() in sba_iommu.c.
  227. *
  228. * So, the only machvec that really supports loading the kdump kernel
  229. * over 4 GB is "sn2".
  230. */
  231. static int __init check_crashkernel_memory(unsigned long pbase, size_t size)
  232. {
  233. if (ia64_platform_is("sn2") || ia64_platform_is("uv"))
  234. return 1;
  235. else
  236. return pbase < (1UL << 32);
  237. }
  238. static void __init setup_crashkernel(unsigned long total, int *n)
  239. {
  240. unsigned long long base = 0, size = 0;
  241. int ret;
  242. ret = parse_crashkernel(boot_command_line, total,
  243. &size, &base);
  244. if (ret == 0 && size > 0) {
  245. if (!base) {
  246. sort_regions(rsvd_region, *n);
  247. base = kdump_find_rsvd_region(size,
  248. rsvd_region, *n);
  249. }
  250. if (!check_crashkernel_memory(base, size)) {
  251. pr_warning("crashkernel: There would be kdump memory "
  252. "at %ld GB but this is unusable because it "
  253. "must\nbe below 4 GB. Change the memory "
  254. "configuration of the machine.\n",
  255. (unsigned long)(base >> 30));
  256. return;
  257. }
  258. if (base != ~0UL) {
  259. printk(KERN_INFO "Reserving %ldMB of memory at %ldMB "
  260. "for crashkernel (System RAM: %ldMB)\n",
  261. (unsigned long)(size >> 20),
  262. (unsigned long)(base >> 20),
  263. (unsigned long)(total >> 20));
  264. rsvd_region[*n].start =
  265. (unsigned long)__va(base);
  266. rsvd_region[*n].end =
  267. (unsigned long)__va(base + size);
  268. (*n)++;
  269. crashk_res.start = base;
  270. crashk_res.end = base + size - 1;
  271. }
  272. }
  273. efi_memmap_res.start = ia64_boot_param->efi_memmap;
  274. efi_memmap_res.end = efi_memmap_res.start +
  275. ia64_boot_param->efi_memmap_size;
  276. boot_param_res.start = __pa(ia64_boot_param);
  277. boot_param_res.end = boot_param_res.start +
  278. sizeof(*ia64_boot_param);
  279. }
  280. #else
  281. static inline void __init setup_crashkernel(unsigned long total, int *n)
  282. {}
  283. #endif
  284. /**
  285. * reserve_memory - setup reserved memory areas
  286. *
  287. * Setup the reserved memory areas set aside for the boot parameters,
  288. * initrd, etc. There are currently %IA64_MAX_RSVD_REGIONS defined,
  289. * see arch/ia64/include/asm/meminit.h if you need to define more.
  290. */
  291. void __init
  292. reserve_memory (void)
  293. {
  294. int n = 0;
  295. unsigned long total_memory;
  296. /*
  297. * none of the entries in this table overlap
  298. */
  299. rsvd_region[n].start = (unsigned long) ia64_boot_param;
  300. rsvd_region[n].end = rsvd_region[n].start + sizeof(*ia64_boot_param);
  301. n++;
  302. rsvd_region[n].start = (unsigned long) __va(ia64_boot_param->efi_memmap);
  303. rsvd_region[n].end = rsvd_region[n].start + ia64_boot_param->efi_memmap_size;
  304. n++;
  305. rsvd_region[n].start = (unsigned long) __va(ia64_boot_param->command_line);
  306. rsvd_region[n].end = (rsvd_region[n].start
  307. + strlen(__va(ia64_boot_param->command_line)) + 1);
  308. n++;
  309. rsvd_region[n].start = (unsigned long) ia64_imva((void *)KERNEL_START);
  310. rsvd_region[n].end = (unsigned long) ia64_imva(_end);
  311. n++;
  312. n += paravirt_reserve_memory(&rsvd_region[n]);
  313. #ifdef CONFIG_BLK_DEV_INITRD
  314. if (ia64_boot_param->initrd_start) {
  315. rsvd_region[n].start = (unsigned long)__va(ia64_boot_param->initrd_start);
  316. rsvd_region[n].end = rsvd_region[n].start + ia64_boot_param->initrd_size;
  317. n++;
  318. }
  319. #endif
  320. #ifdef CONFIG_CRASH_DUMP
  321. if (reserve_elfcorehdr(&rsvd_region[n].start,
  322. &rsvd_region[n].end) == 0)
  323. n++;
  324. #endif
  325. total_memory = efi_memmap_init(&rsvd_region[n].start, &rsvd_region[n].end);
  326. n++;
  327. setup_crashkernel(total_memory, &n);
  328. /* end of memory marker */
  329. rsvd_region[n].start = ~0UL;
  330. rsvd_region[n].end = ~0UL;
  331. n++;
  332. num_rsvd_regions = n;
  333. BUG_ON(IA64_MAX_RSVD_REGIONS + 1 < n);
  334. sort_regions(rsvd_region, num_rsvd_regions);
  335. }
  336. /**
  337. * find_initrd - get initrd parameters from the boot parameter structure
  338. *
  339. * Grab the initrd start and end from the boot parameter struct given us by
  340. * the boot loader.
  341. */
  342. void __init
  343. find_initrd (void)
  344. {
  345. #ifdef CONFIG_BLK_DEV_INITRD
  346. if (ia64_boot_param->initrd_start) {
  347. initrd_start = (unsigned long)__va(ia64_boot_param->initrd_start);
  348. initrd_end = initrd_start+ia64_boot_param->initrd_size;
  349. printk(KERN_INFO "Initial ramdisk at: 0x%lx (%lu bytes)\n",
  350. initrd_start, ia64_boot_param->initrd_size);
  351. }
  352. #endif
  353. }
  354. static void __init
  355. io_port_init (void)
  356. {
  357. unsigned long phys_iobase;
  358. /*
  359. * Set `iobase' based on the EFI memory map or, failing that, the
  360. * value firmware left in ar.k0.
  361. *
  362. * Note that in ia32 mode, IN/OUT instructions use ar.k0 to compute
  363. * the port's virtual address, so ia32_load_state() loads it with a
  364. * user virtual address. But in ia64 mode, glibc uses the
  365. * *physical* address in ar.k0 to mmap the appropriate area from
  366. * /dev/mem, and the inX()/outX() interfaces use MMIO. In both
  367. * cases, user-mode can only use the legacy 0-64K I/O port space.
  368. *
  369. * ar.k0 is not involved in kernel I/O port accesses, which can use
  370. * any of the I/O port spaces and are done via MMIO using the
  371. * virtual mmio_base from the appropriate io_space[].
  372. */
  373. phys_iobase = efi_get_iobase();
  374. if (!phys_iobase) {
  375. phys_iobase = ia64_get_kr(IA64_KR_IO_BASE);
  376. printk(KERN_INFO "No I/O port range found in EFI memory map, "
  377. "falling back to AR.KR0 (0x%lx)\n", phys_iobase);
  378. }
  379. ia64_iobase = (unsigned long) ioremap(phys_iobase, 0);
  380. ia64_set_kr(IA64_KR_IO_BASE, __pa(ia64_iobase));
  381. /* setup legacy IO port space */
  382. io_space[0].mmio_base = ia64_iobase;
  383. io_space[0].sparse = 1;
  384. num_io_spaces = 1;
  385. }
  386. /**
  387. * early_console_setup - setup debugging console
  388. *
  389. * Consoles started here require little enough setup that we can start using
  390. * them very early in the boot process, either right after the machine
  391. * vector initialization, or even before if the drivers can detect their hw.
  392. *
  393. * Returns non-zero if a console couldn't be setup.
  394. */
  395. static inline int __init
  396. early_console_setup (char *cmdline)
  397. {
  398. int earlycons = 0;
  399. #ifdef CONFIG_SERIAL_SGI_L1_CONSOLE
  400. {
  401. extern int sn_serial_console_early_setup(void);
  402. if (!sn_serial_console_early_setup())
  403. earlycons++;
  404. }
  405. #endif
  406. #ifdef CONFIG_EFI_PCDP
  407. if (!efi_setup_pcdp_console(cmdline))
  408. earlycons++;
  409. #endif
  410. if (!simcons_register())
  411. earlycons++;
  412. return (earlycons) ? 0 : -1;
  413. }
  414. static inline void
  415. mark_bsp_online (void)
  416. {
  417. #ifdef CONFIG_SMP
  418. /* If we register an early console, allow CPU 0 to printk */
  419. cpu_set(smp_processor_id(), cpu_online_map);
  420. #endif
  421. }
  422. static __initdata int nomca;
  423. static __init int setup_nomca(char *s)
  424. {
  425. nomca = 1;
  426. return 0;
  427. }
  428. early_param("nomca", setup_nomca);
  429. /*
  430. * Note: elfcorehdr_addr is not just limited to vmcore. It is also used by
  431. * is_kdump_kernel() to determine if we are booting after a panic. Hence
  432. * ifdef it under CONFIG_CRASH_DUMP and not CONFIG_PROC_VMCORE.
  433. */
  434. #ifdef CONFIG_CRASH_DUMP
  435. /* elfcorehdr= specifies the location of elf core header
  436. * stored by the crashed kernel.
  437. */
  438. static int __init parse_elfcorehdr(char *arg)
  439. {
  440. if (!arg)
  441. return -EINVAL;
  442. elfcorehdr_addr = memparse(arg, &arg);
  443. return 0;
  444. }
  445. early_param("elfcorehdr", parse_elfcorehdr);
  446. int __init reserve_elfcorehdr(unsigned long *start, unsigned long *end)
  447. {
  448. unsigned long length;
  449. /* We get the address using the kernel command line,
  450. * but the size is extracted from the EFI tables.
  451. * Both address and size are required for reservation
  452. * to work properly.
  453. */
  454. if (!is_vmcore_usable())
  455. return -EINVAL;
  456. if ((length = vmcore_find_descriptor_size(elfcorehdr_addr)) == 0) {
  457. vmcore_unusable();
  458. return -EINVAL;
  459. }
  460. *start = (unsigned long)__va(elfcorehdr_addr);
  461. *end = *start + length;
  462. return 0;
  463. }
  464. #endif /* CONFIG_PROC_VMCORE */
  465. void __init
  466. setup_arch (char **cmdline_p)
  467. {
  468. unw_init();
  469. paravirt_arch_setup_early();
  470. ia64_patch_vtop((u64) __start___vtop_patchlist, (u64) __end___vtop_patchlist);
  471. paravirt_patch_apply();
  472. *cmdline_p = __va(ia64_boot_param->command_line);
  473. strlcpy(boot_command_line, *cmdline_p, COMMAND_LINE_SIZE);
  474. efi_init();
  475. io_port_init();
  476. #ifdef CONFIG_IA64_GENERIC
  477. /* machvec needs to be parsed from the command line
  478. * before parse_early_param() is called to ensure
  479. * that ia64_mv is initialised before any command line
  480. * settings may cause console setup to occur
  481. */
  482. machvec_init_from_cmdline(*cmdline_p);
  483. #endif
  484. parse_early_param();
  485. if (early_console_setup(*cmdline_p) == 0)
  486. mark_bsp_online();
  487. #ifdef CONFIG_ACPI
  488. /* Initialize the ACPI boot-time table parser */
  489. acpi_table_init();
  490. early_acpi_boot_init();
  491. # ifdef CONFIG_ACPI_NUMA
  492. acpi_numa_init();
  493. #ifdef CONFIG_ACPI_HOTPLUG_CPU
  494. prefill_possible_map();
  495. #endif
  496. per_cpu_scan_finalize((cpus_weight(early_cpu_possible_map) == 0 ?
  497. 32 : cpus_weight(early_cpu_possible_map)),
  498. additional_cpus > 0 ? additional_cpus : 0);
  499. # endif
  500. #else
  501. # ifdef CONFIG_SMP
  502. smp_build_cpu_map(); /* happens, e.g., with the Ski simulator */
  503. # endif
  504. #endif /* CONFIG_APCI_BOOT */
  505. find_memory();
  506. /* process SAL system table: */
  507. ia64_sal_init(__va(efi.sal_systab));
  508. #ifdef CONFIG_ITANIUM
  509. ia64_patch_rse((u64) __start___rse_patchlist, (u64) __end___rse_patchlist);
  510. #else
  511. {
  512. u64 num_phys_stacked;
  513. if (ia64_pal_rse_info(&num_phys_stacked, 0) == 0 && num_phys_stacked > 96)
  514. ia64_patch_rse((u64) __start___rse_patchlist, (u64) __end___rse_patchlist);
  515. }
  516. #endif
  517. #ifdef CONFIG_SMP
  518. cpu_physical_id(0) = hard_smp_processor_id();
  519. #endif
  520. cpu_init(); /* initialize the bootstrap CPU */
  521. mmu_context_init(); /* initialize context_id bitmap */
  522. #ifdef CONFIG_ACPI
  523. acpi_boot_init();
  524. #endif
  525. paravirt_banner();
  526. paravirt_arch_setup_console(cmdline_p);
  527. #ifdef CONFIG_VT
  528. if (!conswitchp) {
  529. # if defined(CONFIG_DUMMY_CONSOLE)
  530. conswitchp = &dummy_con;
  531. # endif
  532. # if defined(CONFIG_VGA_CONSOLE)
  533. /*
  534. * Non-legacy systems may route legacy VGA MMIO range to system
  535. * memory. vga_con probes the MMIO hole, so memory looks like
  536. * a VGA device to it. The EFI memory map can tell us if it's
  537. * memory so we can avoid this problem.
  538. */
  539. if (efi_mem_type(0xA0000) != EFI_CONVENTIONAL_MEMORY)
  540. conswitchp = &vga_con;
  541. # endif
  542. }
  543. #endif
  544. /* enable IA-64 Machine Check Abort Handling unless disabled */
  545. if (paravirt_arch_setup_nomca())
  546. nomca = 1;
  547. if (!nomca)
  548. ia64_mca_init();
  549. platform_setup(cmdline_p);
  550. #ifndef CONFIG_IA64_HP_SIM
  551. check_sal_cache_flush();
  552. #endif
  553. paging_init();
  554. }
  555. /*
  556. * Display cpu info for all CPUs.
  557. */
  558. static int
  559. show_cpuinfo (struct seq_file *m, void *v)
  560. {
  561. #ifdef CONFIG_SMP
  562. # define lpj c->loops_per_jiffy
  563. # define cpunum c->cpu
  564. #else
  565. # define lpj loops_per_jiffy
  566. # define cpunum 0
  567. #endif
  568. static struct {
  569. unsigned long mask;
  570. const char *feature_name;
  571. } feature_bits[] = {
  572. { 1UL << 0, "branchlong" },
  573. { 1UL << 1, "spontaneous deferral"},
  574. { 1UL << 2, "16-byte atomic ops" }
  575. };
  576. char features[128], *cp, *sep;
  577. struct cpuinfo_ia64 *c = v;
  578. unsigned long mask;
  579. unsigned long proc_freq;
  580. int i, size;
  581. mask = c->features;
  582. /* build the feature string: */
  583. memcpy(features, "standard", 9);
  584. cp = features;
  585. size = sizeof(features);
  586. sep = "";
  587. for (i = 0; i < ARRAY_SIZE(feature_bits) && size > 1; ++i) {
  588. if (mask & feature_bits[i].mask) {
  589. cp += snprintf(cp, size, "%s%s", sep,
  590. feature_bits[i].feature_name),
  591. sep = ", ";
  592. mask &= ~feature_bits[i].mask;
  593. size = sizeof(features) - (cp - features);
  594. }
  595. }
  596. if (mask && size > 1) {
  597. /* print unknown features as a hex value */
  598. snprintf(cp, size, "%s0x%lx", sep, mask);
  599. }
  600. proc_freq = cpufreq_quick_get(cpunum);
  601. if (!proc_freq)
  602. proc_freq = c->proc_freq / 1000;
  603. seq_printf(m,
  604. "processor : %d\n"
  605. "vendor : %s\n"
  606. "arch : IA-64\n"
  607. "family : %u\n"
  608. "model : %u\n"
  609. "model name : %s\n"
  610. "revision : %u\n"
  611. "archrev : %u\n"
  612. "features : %s\n"
  613. "cpu number : %lu\n"
  614. "cpu regs : %u\n"
  615. "cpu MHz : %lu.%03lu\n"
  616. "itc MHz : %lu.%06lu\n"
  617. "BogoMIPS : %lu.%02lu\n",
  618. cpunum, c->vendor, c->family, c->model,
  619. c->model_name, c->revision, c->archrev,
  620. features, c->ppn, c->number,
  621. proc_freq / 1000, proc_freq % 1000,
  622. c->itc_freq / 1000000, c->itc_freq % 1000000,
  623. lpj*HZ/500000, (lpj*HZ/5000) % 100);
  624. #ifdef CONFIG_SMP
  625. seq_printf(m, "siblings : %u\n", cpus_weight(cpu_core_map[cpunum]));
  626. if (c->socket_id != -1)
  627. seq_printf(m, "physical id: %u\n", c->socket_id);
  628. if (c->threads_per_core > 1 || c->cores_per_socket > 1)
  629. seq_printf(m,
  630. "core id : %u\n"
  631. "thread id : %u\n",
  632. c->core_id, c->thread_id);
  633. #endif
  634. seq_printf(m,"\n");
  635. return 0;
  636. }
  637. static void *
  638. c_start (struct seq_file *m, loff_t *pos)
  639. {
  640. #ifdef CONFIG_SMP
  641. while (*pos < nr_cpu_ids && !cpu_online(*pos))
  642. ++*pos;
  643. #endif
  644. return *pos < nr_cpu_ids ? cpu_data(*pos) : NULL;
  645. }
  646. static void *
  647. c_next (struct seq_file *m, void *v, loff_t *pos)
  648. {
  649. ++*pos;
  650. return c_start(m, pos);
  651. }
  652. static void
  653. c_stop (struct seq_file *m, void *v)
  654. {
  655. }
  656. const struct seq_operations cpuinfo_op = {
  657. .start = c_start,
  658. .next = c_next,
  659. .stop = c_stop,
  660. .show = show_cpuinfo
  661. };
  662. #define MAX_BRANDS 8
  663. static char brandname[MAX_BRANDS][128];
  664. static char * __cpuinit
  665. get_model_name(__u8 family, __u8 model)
  666. {
  667. static int overflow;
  668. char brand[128];
  669. int i;
  670. memcpy(brand, "Unknown", 8);
  671. if (ia64_pal_get_brand_info(brand)) {
  672. if (family == 0x7)
  673. memcpy(brand, "Merced", 7);
  674. else if (family == 0x1f) switch (model) {
  675. case 0: memcpy(brand, "McKinley", 9); break;
  676. case 1: memcpy(brand, "Madison", 8); break;
  677. case 2: memcpy(brand, "Madison up to 9M cache", 23); break;
  678. }
  679. }
  680. for (i = 0; i < MAX_BRANDS; i++)
  681. if (strcmp(brandname[i], brand) == 0)
  682. return brandname[i];
  683. for (i = 0; i < MAX_BRANDS; i++)
  684. if (brandname[i][0] == '\0')
  685. return strcpy(brandname[i], brand);
  686. if (overflow++ == 0)
  687. printk(KERN_ERR
  688. "%s: Table overflow. Some processor model information will be missing\n",
  689. __func__);
  690. return "Unknown";
  691. }
  692. static void __cpuinit
  693. identify_cpu (struct cpuinfo_ia64 *c)
  694. {
  695. union {
  696. unsigned long bits[5];
  697. struct {
  698. /* id 0 & 1: */
  699. char vendor[16];
  700. /* id 2 */
  701. u64 ppn; /* processor serial number */
  702. /* id 3: */
  703. unsigned number : 8;
  704. unsigned revision : 8;
  705. unsigned model : 8;
  706. unsigned family : 8;
  707. unsigned archrev : 8;
  708. unsigned reserved : 24;
  709. /* id 4: */
  710. u64 features;
  711. } field;
  712. } cpuid;
  713. pal_vm_info_1_u_t vm1;
  714. pal_vm_info_2_u_t vm2;
  715. pal_status_t status;
  716. unsigned long impl_va_msb = 50, phys_addr_size = 44; /* Itanium defaults */
  717. int i;
  718. for (i = 0; i < 5; ++i)
  719. cpuid.bits[i] = ia64_get_cpuid(i);
  720. memcpy(c->vendor, cpuid.field.vendor, 16);
  721. #ifdef CONFIG_SMP
  722. c->cpu = smp_processor_id();
  723. /* below default values will be overwritten by identify_siblings()
  724. * for Multi-Threading/Multi-Core capable CPUs
  725. */
  726. c->threads_per_core = c->cores_per_socket = c->num_log = 1;
  727. c->socket_id = -1;
  728. identify_siblings(c);
  729. if (c->threads_per_core > smp_num_siblings)
  730. smp_num_siblings = c->threads_per_core;
  731. #endif
  732. c->ppn = cpuid.field.ppn;
  733. c->number = cpuid.field.number;
  734. c->revision = cpuid.field.revision;
  735. c->model = cpuid.field.model;
  736. c->family = cpuid.field.family;
  737. c->archrev = cpuid.field.archrev;
  738. c->features = cpuid.field.features;
  739. c->model_name = get_model_name(c->family, c->model);
  740. status = ia64_pal_vm_summary(&vm1, &vm2);
  741. if (status == PAL_STATUS_SUCCESS) {
  742. impl_va_msb = vm2.pal_vm_info_2_s.impl_va_msb;
  743. phys_addr_size = vm1.pal_vm_info_1_s.phys_add_size;
  744. }
  745. c->unimpl_va_mask = ~((7L<<61) | ((1L << (impl_va_msb + 1)) - 1));
  746. c->unimpl_pa_mask = ~((1L<<63) | ((1L << phys_addr_size) - 1));
  747. }
  748. void __init
  749. setup_per_cpu_areas (void)
  750. {
  751. /* start_kernel() requires this... */
  752. }
  753. /*
  754. * Do the following calculations:
  755. *
  756. * 1. the max. cache line size.
  757. * 2. the minimum of the i-cache stride sizes for "flush_icache_range()".
  758. * 3. the minimum of the cache stride sizes for "clflush_cache_range()".
  759. */
  760. static void __cpuinit
  761. get_cache_info(void)
  762. {
  763. unsigned long line_size, max = 1;
  764. u64 l, levels, unique_caches;
  765. pal_cache_config_info_t cci;
  766. s64 status;
  767. status = ia64_pal_cache_summary(&levels, &unique_caches);
  768. if (status != 0) {
  769. printk(KERN_ERR "%s: ia64_pal_cache_summary() failed (status=%ld)\n",
  770. __func__, status);
  771. max = SMP_CACHE_BYTES;
  772. /* Safest setup for "flush_icache_range()" */
  773. ia64_i_cache_stride_shift = I_CACHE_STRIDE_SHIFT;
  774. /* Safest setup for "clflush_cache_range()" */
  775. ia64_cache_stride_shift = CACHE_STRIDE_SHIFT;
  776. goto out;
  777. }
  778. for (l = 0; l < levels; ++l) {
  779. /* cache_type (data_or_unified)=2 */
  780. status = ia64_pal_cache_config_info(l, 2, &cci);
  781. if (status != 0) {
  782. printk(KERN_ERR
  783. "%s: ia64_pal_cache_config_info(l=%lu, 2) failed (status=%ld)\n",
  784. __func__, l, status);
  785. max = SMP_CACHE_BYTES;
  786. /* The safest setup for "flush_icache_range()" */
  787. cci.pcci_stride = I_CACHE_STRIDE_SHIFT;
  788. /* The safest setup for "clflush_cache_range()" */
  789. ia64_cache_stride_shift = CACHE_STRIDE_SHIFT;
  790. cci.pcci_unified = 1;
  791. } else {
  792. if (cci.pcci_stride < ia64_cache_stride_shift)
  793. ia64_cache_stride_shift = cci.pcci_stride;
  794. line_size = 1 << cci.pcci_line_size;
  795. if (line_size > max)
  796. max = line_size;
  797. }
  798. if (!cci.pcci_unified) {
  799. /* cache_type (instruction)=1*/
  800. status = ia64_pal_cache_config_info(l, 1, &cci);
  801. if (status != 0) {
  802. printk(KERN_ERR
  803. "%s: ia64_pal_cache_config_info(l=%lu, 1) failed (status=%ld)\n",
  804. __func__, l, status);
  805. /* The safest setup for "flush_icache_range()" */
  806. cci.pcci_stride = I_CACHE_STRIDE_SHIFT;
  807. }
  808. }
  809. if (cci.pcci_stride < ia64_i_cache_stride_shift)
  810. ia64_i_cache_stride_shift = cci.pcci_stride;
  811. }
  812. out:
  813. if (max > ia64_max_cacheline_size)
  814. ia64_max_cacheline_size = max;
  815. }
  816. /*
  817. * cpu_init() initializes state that is per-CPU. This function acts
  818. * as a 'CPU state barrier', nothing should get across.
  819. */
  820. void __cpuinit
  821. cpu_init (void)
  822. {
  823. extern void __cpuinit ia64_mmu_init (void *);
  824. static unsigned long max_num_phys_stacked = IA64_NUM_PHYS_STACK_REG;
  825. unsigned long num_phys_stacked;
  826. pal_vm_info_2_u_t vmi;
  827. unsigned int max_ctx;
  828. struct cpuinfo_ia64 *cpu_info;
  829. void *cpu_data;
  830. cpu_data = per_cpu_init();
  831. #ifdef CONFIG_SMP
  832. /*
  833. * insert boot cpu into sibling and core mapes
  834. * (must be done after per_cpu area is setup)
  835. */
  836. if (smp_processor_id() == 0) {
  837. cpu_set(0, per_cpu(cpu_sibling_map, 0));
  838. cpu_set(0, cpu_core_map[0]);
  839. } else {
  840. /*
  841. * Set ar.k3 so that assembly code in MCA handler can compute
  842. * physical addresses of per cpu variables with a simple:
  843. * phys = ar.k3 + &per_cpu_var
  844. * and the alt-dtlb-miss handler can set per-cpu mapping into
  845. * the TLB when needed. head.S already did this for cpu0.
  846. */
  847. ia64_set_kr(IA64_KR_PER_CPU_DATA,
  848. ia64_tpa(cpu_data) - (long) __per_cpu_start);
  849. }
  850. #endif
  851. get_cache_info();
  852. /*
  853. * We can't pass "local_cpu_data" to identify_cpu() because we haven't called
  854. * ia64_mmu_init() yet. And we can't call ia64_mmu_init() first because it
  855. * depends on the data returned by identify_cpu(). We break the dependency by
  856. * accessing cpu_data() through the canonical per-CPU address.
  857. */
  858. cpu_info = cpu_data + ((char *) &__ia64_per_cpu_var(cpu_info) - __per_cpu_start);
  859. identify_cpu(cpu_info);
  860. #ifdef CONFIG_MCKINLEY
  861. {
  862. # define FEATURE_SET 16
  863. struct ia64_pal_retval iprv;
  864. if (cpu_info->family == 0x1f) {
  865. PAL_CALL_PHYS(iprv, PAL_PROC_GET_FEATURES, 0, FEATURE_SET, 0);
  866. if ((iprv.status == 0) && (iprv.v0 & 0x80) && (iprv.v2 & 0x80))
  867. PAL_CALL_PHYS(iprv, PAL_PROC_SET_FEATURES,
  868. (iprv.v1 | 0x80), FEATURE_SET, 0);
  869. }
  870. }
  871. #endif
  872. /* Clear the stack memory reserved for pt_regs: */
  873. memset(task_pt_regs(current), 0, sizeof(struct pt_regs));
  874. ia64_set_kr(IA64_KR_FPU_OWNER, 0);
  875. /*
  876. * Initialize the page-table base register to a global
  877. * directory with all zeroes. This ensure that we can handle
  878. * TLB-misses to user address-space even before we created the
  879. * first user address-space. This may happen, e.g., due to
  880. * aggressive use of lfetch.fault.
  881. */
  882. ia64_set_kr(IA64_KR_PT_BASE, __pa(ia64_imva(empty_zero_page)));
  883. /*
  884. * Initialize default control register to defer speculative faults except
  885. * for those arising from TLB misses, which are not deferred. The
  886. * kernel MUST NOT depend on a particular setting of these bits (in other words,
  887. * the kernel must have recovery code for all speculative accesses). Turn on
  888. * dcr.lc as per recommendation by the architecture team. Most IA-32 apps
  889. * shouldn't be affected by this (moral: keep your ia32 locks aligned and you'll
  890. * be fine).
  891. */
  892. ia64_setreg(_IA64_REG_CR_DCR, ( IA64_DCR_DP | IA64_DCR_DK | IA64_DCR_DX | IA64_DCR_DR
  893. | IA64_DCR_DA | IA64_DCR_DD | IA64_DCR_LC));
  894. atomic_inc(&init_mm.mm_count);
  895. current->active_mm = &init_mm;
  896. BUG_ON(current->mm);
  897. ia64_mmu_init(ia64_imva(cpu_data));
  898. ia64_mca_cpu_init(ia64_imva(cpu_data));
  899. #ifdef CONFIG_IA32_SUPPORT
  900. ia32_cpu_init();
  901. #endif
  902. /* Clear ITC to eliminate sched_clock() overflows in human time. */
  903. ia64_set_itc(0);
  904. /* disable all local interrupt sources: */
  905. ia64_set_itv(1 << 16);
  906. ia64_set_lrr0(1 << 16);
  907. ia64_set_lrr1(1 << 16);
  908. ia64_setreg(_IA64_REG_CR_PMV, 1 << 16);
  909. ia64_setreg(_IA64_REG_CR_CMCV, 1 << 16);
  910. /* clear TPR & XTP to enable all interrupt classes: */
  911. ia64_setreg(_IA64_REG_CR_TPR, 0);
  912. /* Clear any pending interrupts left by SAL/EFI */
  913. while (ia64_get_ivr() != IA64_SPURIOUS_INT_VECTOR)
  914. ia64_eoi();
  915. #ifdef CONFIG_SMP
  916. normal_xtp();
  917. #endif
  918. /* set ia64_ctx.max_rid to the maximum RID that is supported by all CPUs: */
  919. if (ia64_pal_vm_summary(NULL, &vmi) == 0) {
  920. max_ctx = (1U << (vmi.pal_vm_info_2_s.rid_size - 3)) - 1;
  921. setup_ptcg_sem(vmi.pal_vm_info_2_s.max_purges, NPTCG_FROM_PAL);
  922. } else {
  923. printk(KERN_WARNING "cpu_init: PAL VM summary failed, assuming 18 RID bits\n");
  924. max_ctx = (1U << 15) - 1; /* use architected minimum */
  925. }
  926. while (max_ctx < ia64_ctx.max_ctx) {
  927. unsigned int old = ia64_ctx.max_ctx;
  928. if (cmpxchg(&ia64_ctx.max_ctx, old, max_ctx) == old)
  929. break;
  930. }
  931. if (ia64_pal_rse_info(&num_phys_stacked, NULL) != 0) {
  932. printk(KERN_WARNING "cpu_init: PAL RSE info failed; assuming 96 physical "
  933. "stacked regs\n");
  934. num_phys_stacked = 96;
  935. }
  936. /* size of physical stacked register partition plus 8 bytes: */
  937. if (num_phys_stacked > max_num_phys_stacked) {
  938. ia64_patch_phys_stack_reg(num_phys_stacked*8 + 8);
  939. max_num_phys_stacked = num_phys_stacked;
  940. }
  941. platform_cpu_init();
  942. pm_idle = default_idle;
  943. }
  944. void __init
  945. check_bugs (void)
  946. {
  947. ia64_patch_mckinley_e9((unsigned long) __start___mckinley_e9_bundles,
  948. (unsigned long) __end___mckinley_e9_bundles);
  949. }
  950. static int __init run_dmi_scan(void)
  951. {
  952. dmi_scan_machine();
  953. return 0;
  954. }
  955. core_initcall(run_dmi_scan);