spinlock.h 7.8 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269
  1. #ifndef _ASM_IA64_SPINLOCK_H
  2. #define _ASM_IA64_SPINLOCK_H
  3. /*
  4. * Copyright (C) 1998-2003 Hewlett-Packard Co
  5. * David Mosberger-Tang <davidm@hpl.hp.com>
  6. * Copyright (C) 1999 Walt Drummond <drummond@valinux.com>
  7. *
  8. * This file is used for SMP configurations only.
  9. */
  10. #include <linux/compiler.h>
  11. #include <linux/kernel.h>
  12. #include <linux/bitops.h>
  13. #include <asm/atomic.h>
  14. #include <asm/intrinsics.h>
  15. #include <asm/system.h>
  16. #define __raw_spin_lock_init(x) ((x)->lock = 0)
  17. #ifdef ASM_SUPPORTED
  18. /*
  19. * Try to get the lock. If we fail to get the lock, make a non-standard call to
  20. * ia64_spinlock_contention(). We do not use a normal call because that would force all
  21. * callers of __raw_spin_lock() to be non-leaf routines. Instead, ia64_spinlock_contention() is
  22. * carefully coded to touch only those registers that __raw_spin_lock() marks "clobbered".
  23. */
  24. #define IA64_SPINLOCK_CLOBBERS "ar.ccv", "ar.pfs", "p14", "p15", "r27", "r28", "r29", "r30", "b6", "memory"
  25. static inline void
  26. __raw_spin_lock_flags (raw_spinlock_t *lock, unsigned long flags)
  27. {
  28. register volatile unsigned int *ptr asm ("r31") = &lock->lock;
  29. #if (__GNUC__ == 3 && __GNUC_MINOR__ < 3)
  30. # ifdef CONFIG_ITANIUM
  31. /* don't use brl on Itanium... */
  32. asm volatile ("{\n\t"
  33. " mov ar.ccv = r0\n\t"
  34. " mov r28 = ip\n\t"
  35. " mov r30 = 1;;\n\t"
  36. "}\n\t"
  37. "cmpxchg4.acq r30 = [%1], r30, ar.ccv\n\t"
  38. "movl r29 = ia64_spinlock_contention_pre3_4;;\n\t"
  39. "cmp4.ne p14, p0 = r30, r0\n\t"
  40. "mov b6 = r29;;\n\t"
  41. "mov r27=%2\n\t"
  42. "(p14) br.cond.spnt.many b6"
  43. : "=r"(ptr) : "r"(ptr), "r" (flags) : IA64_SPINLOCK_CLOBBERS);
  44. # else
  45. asm volatile ("{\n\t"
  46. " mov ar.ccv = r0\n\t"
  47. " mov r28 = ip\n\t"
  48. " mov r30 = 1;;\n\t"
  49. "}\n\t"
  50. "cmpxchg4.acq r30 = [%1], r30, ar.ccv;;\n\t"
  51. "cmp4.ne p14, p0 = r30, r0\n\t"
  52. "mov r27=%2\n\t"
  53. "(p14) brl.cond.spnt.many ia64_spinlock_contention_pre3_4;;"
  54. : "=r"(ptr) : "r"(ptr), "r" (flags) : IA64_SPINLOCK_CLOBBERS);
  55. # endif /* CONFIG_MCKINLEY */
  56. #else
  57. # ifdef CONFIG_ITANIUM
  58. /* don't use brl on Itanium... */
  59. /* mis-declare, so we get the entry-point, not it's function descriptor: */
  60. asm volatile ("mov r30 = 1\n\t"
  61. "mov r27=%2\n\t"
  62. "mov ar.ccv = r0;;\n\t"
  63. "cmpxchg4.acq r30 = [%0], r30, ar.ccv\n\t"
  64. "movl r29 = ia64_spinlock_contention;;\n\t"
  65. "cmp4.ne p14, p0 = r30, r0\n\t"
  66. "mov b6 = r29;;\n\t"
  67. "(p14) br.call.spnt.many b6 = b6"
  68. : "=r"(ptr) : "r"(ptr), "r" (flags) : IA64_SPINLOCK_CLOBBERS);
  69. # else
  70. asm volatile ("mov r30 = 1\n\t"
  71. "mov r27=%2\n\t"
  72. "mov ar.ccv = r0;;\n\t"
  73. "cmpxchg4.acq r30 = [%0], r30, ar.ccv;;\n\t"
  74. "cmp4.ne p14, p0 = r30, r0\n\t"
  75. "(p14) brl.call.spnt.many b6=ia64_spinlock_contention;;"
  76. : "=r"(ptr) : "r"(ptr), "r" (flags) : IA64_SPINLOCK_CLOBBERS);
  77. # endif /* CONFIG_MCKINLEY */
  78. #endif
  79. }
  80. #define __raw_spin_lock(lock) __raw_spin_lock_flags(lock, 0)
  81. /* Unlock by doing an ordered store and releasing the cacheline with nta */
  82. static inline void __raw_spin_unlock(raw_spinlock_t *x) {
  83. barrier();
  84. asm volatile ("st4.rel.nta [%0] = r0\n\t" :: "r"(x));
  85. }
  86. #else /* !ASM_SUPPORTED */
  87. #define __raw_spin_lock_flags(lock, flags) __raw_spin_lock(lock)
  88. # define __raw_spin_lock(x) \
  89. do { \
  90. __u32 *ia64_spinlock_ptr = (__u32 *) (x); \
  91. __u64 ia64_spinlock_val; \
  92. ia64_spinlock_val = ia64_cmpxchg4_acq(ia64_spinlock_ptr, 1, 0); \
  93. if (unlikely(ia64_spinlock_val)) { \
  94. do { \
  95. while (*ia64_spinlock_ptr) \
  96. ia64_barrier(); \
  97. ia64_spinlock_val = ia64_cmpxchg4_acq(ia64_spinlock_ptr, 1, 0); \
  98. } while (ia64_spinlock_val); \
  99. } \
  100. } while (0)
  101. #define __raw_spin_unlock(x) do { barrier(); ((raw_spinlock_t *) x)->lock = 0; } while (0)
  102. #endif /* !ASM_SUPPORTED */
  103. #define __raw_spin_is_locked(x) ((x)->lock != 0)
  104. #define __raw_spin_trylock(x) (cmpxchg_acq(&(x)->lock, 0, 1) == 0)
  105. #define __raw_spin_unlock_wait(lock) \
  106. do { while (__raw_spin_is_locked(lock)) cpu_relax(); } while (0)
  107. #define __raw_read_can_lock(rw) (*(volatile int *)(rw) >= 0)
  108. #define __raw_write_can_lock(rw) (*(volatile int *)(rw) == 0)
  109. #ifdef ASM_SUPPORTED
  110. static __always_inline void
  111. __raw_read_lock_flags(raw_rwlock_t *lock, unsigned long flags)
  112. {
  113. __asm__ __volatile__ (
  114. "tbit.nz p6, p0 = %1,%2\n"
  115. "br.few 3f\n"
  116. "1:\n"
  117. "fetchadd4.rel r2 = [%0], -1;;\n"
  118. "(p6) ssm psr.i\n"
  119. "2:\n"
  120. "hint @pause\n"
  121. "ld4 r2 = [%0];;\n"
  122. "cmp4.lt p7,p0 = r2, r0\n"
  123. "(p7) br.cond.spnt.few 2b\n"
  124. "(p6) rsm psr.i\n"
  125. ";;\n"
  126. "3:\n"
  127. "fetchadd4.acq r2 = [%0], 1;;\n"
  128. "cmp4.lt p7,p0 = r2, r0\n"
  129. "(p7) br.cond.spnt.few 1b\n"
  130. : : "r"(lock), "r"(flags), "i"(IA64_PSR_I_BIT)
  131. : "p6", "p7", "r2", "memory");
  132. }
  133. #define __raw_read_lock(lock) __raw_read_lock_flags(lock, 0)
  134. #else /* !ASM_SUPPORTED */
  135. #define __raw_read_lock_flags(rw, flags) __raw_read_lock(rw)
  136. #define __raw_read_lock(rw) \
  137. do { \
  138. raw_rwlock_t *__read_lock_ptr = (rw); \
  139. \
  140. while (unlikely(ia64_fetchadd(1, (int *) __read_lock_ptr, acq) < 0)) { \
  141. ia64_fetchadd(-1, (int *) __read_lock_ptr, rel); \
  142. while (*(volatile int *)__read_lock_ptr < 0) \
  143. cpu_relax(); \
  144. } \
  145. } while (0)
  146. #endif /* !ASM_SUPPORTED */
  147. #define __raw_read_unlock(rw) \
  148. do { \
  149. raw_rwlock_t *__read_lock_ptr = (rw); \
  150. ia64_fetchadd(-1, (int *) __read_lock_ptr, rel); \
  151. } while (0)
  152. #ifdef ASM_SUPPORTED
  153. static __always_inline void
  154. __raw_write_lock_flags(raw_rwlock_t *lock, unsigned long flags)
  155. {
  156. __asm__ __volatile__ (
  157. "tbit.nz p6, p0 = %1, %2\n"
  158. "mov ar.ccv = r0\n"
  159. "dep r29 = -1, r0, 31, 1\n"
  160. "br.few 3f;;\n"
  161. "1:\n"
  162. "(p6) ssm psr.i\n"
  163. "2:\n"
  164. "hint @pause\n"
  165. "ld4 r2 = [%0];;\n"
  166. "cmp4.eq p0,p7 = r0, r2\n"
  167. "(p7) br.cond.spnt.few 2b\n"
  168. "(p6) rsm psr.i\n"
  169. ";;\n"
  170. "3:\n"
  171. "cmpxchg4.acq r2 = [%0], r29, ar.ccv;;\n"
  172. "cmp4.eq p0,p7 = r0, r2\n"
  173. "(p7) br.cond.spnt.few 1b;;\n"
  174. : : "r"(lock), "r"(flags), "i"(IA64_PSR_I_BIT)
  175. : "ar.ccv", "p6", "p7", "r2", "r29", "memory");
  176. }
  177. #define __raw_write_lock(rw) __raw_write_lock_flags(rw, 0)
  178. #define __raw_write_trylock(rw) \
  179. ({ \
  180. register long result; \
  181. \
  182. __asm__ __volatile__ ( \
  183. "mov ar.ccv = r0\n" \
  184. "dep r29 = -1, r0, 31, 1;;\n" \
  185. "cmpxchg4.acq %0 = [%1], r29, ar.ccv\n" \
  186. : "=r"(result) : "r"(rw) : "ar.ccv", "r29", "memory"); \
  187. (result == 0); \
  188. })
  189. static inline void __raw_write_unlock(raw_rwlock_t *x)
  190. {
  191. u8 *y = (u8 *)x;
  192. barrier();
  193. asm volatile ("st1.rel.nta [%0] = r0\n\t" :: "r"(y+3) : "memory" );
  194. }
  195. #else /* !ASM_SUPPORTED */
  196. #define __raw_write_lock_flags(l, flags) __raw_write_lock(l)
  197. #define __raw_write_lock(l) \
  198. ({ \
  199. __u64 ia64_val, ia64_set_val = ia64_dep_mi(-1, 0, 31, 1); \
  200. __u32 *ia64_write_lock_ptr = (__u32 *) (l); \
  201. do { \
  202. while (*ia64_write_lock_ptr) \
  203. ia64_barrier(); \
  204. ia64_val = ia64_cmpxchg4_acq(ia64_write_lock_ptr, ia64_set_val, 0); \
  205. } while (ia64_val); \
  206. })
  207. #define __raw_write_trylock(rw) \
  208. ({ \
  209. __u64 ia64_val; \
  210. __u64 ia64_set_val = ia64_dep_mi(-1, 0, 31,1); \
  211. ia64_val = ia64_cmpxchg4_acq((__u32 *)(rw), ia64_set_val, 0); \
  212. (ia64_val == 0); \
  213. })
  214. static inline void __raw_write_unlock(raw_rwlock_t *x)
  215. {
  216. barrier();
  217. x->write_lock = 0;
  218. }
  219. #endif /* !ASM_SUPPORTED */
  220. static inline int __raw_read_trylock(raw_rwlock_t *x)
  221. {
  222. union {
  223. raw_rwlock_t lock;
  224. __u32 word;
  225. } old, new;
  226. old.lock = new.lock = *x;
  227. old.lock.write_lock = new.lock.write_lock = 0;
  228. ++new.lock.read_counter;
  229. return (u32)ia64_cmpxchg4_acq((__u32 *)(x), new.word, old.word) == old.word;
  230. }
  231. #define _raw_spin_relax(lock) cpu_relax()
  232. #define _raw_read_relax(lock) cpu_relax()
  233. #define _raw_write_relax(lock) cpu_relax()
  234. #endif /* _ASM_IA64_SPINLOCK_H */