clock.c 5.5 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281
  1. /* linux/arch/arm/plat-s3c64xx/clock.c
  2. *
  3. * Copyright 2008 Openmoko, Inc.
  4. * Copyright 2008 Simtec Electronics
  5. * Ben Dooks <ben@simtec.co.uk>
  6. * http://armlinux.simtec.co.uk/
  7. *
  8. * S3C64XX Base clock support
  9. *
  10. * This program is free software; you can redistribute it and/or modify
  11. * it under the terms of the GNU General Public License version 2 as
  12. * published by the Free Software Foundation.
  13. */
  14. #include <linux/init.h>
  15. #include <linux/module.h>
  16. #include <linux/interrupt.h>
  17. #include <linux/ioport.h>
  18. #include <linux/io.h>
  19. #include <mach/hardware.h>
  20. #include <mach/map.h>
  21. #include <plat/regs-sys.h>
  22. #include <plat/regs-clock.h>
  23. #include <plat/cpu.h>
  24. #include <plat/devs.h>
  25. #include <plat/clock.h>
  26. struct clk clk_27m = {
  27. .name = "clk_27m",
  28. .id = -1,
  29. .rate = 27000000,
  30. };
  31. static int clk_48m_ctrl(struct clk *clk, int enable)
  32. {
  33. unsigned long flags;
  34. u32 val;
  35. /* can't rely on clock lock, this register has other usages */
  36. local_irq_save(flags);
  37. val = __raw_readl(S3C64XX_OTHERS);
  38. if (enable)
  39. val |= S3C64XX_OTHERS_USBMASK;
  40. else
  41. val &= ~S3C64XX_OTHERS_USBMASK;
  42. __raw_writel(val, S3C64XX_OTHERS);
  43. local_irq_restore(flags);
  44. return 0;
  45. }
  46. struct clk clk_48m = {
  47. .name = "clk_48m",
  48. .id = -1,
  49. .rate = 48000000,
  50. .enable = clk_48m_ctrl,
  51. };
  52. static int inline s3c64xx_gate(void __iomem *reg,
  53. struct clk *clk,
  54. int enable)
  55. {
  56. unsigned int ctrlbit = clk->ctrlbit;
  57. u32 con;
  58. con = __raw_readl(reg);
  59. if (enable)
  60. con |= ctrlbit;
  61. else
  62. con &= ~ctrlbit;
  63. __raw_writel(con, reg);
  64. return 0;
  65. }
  66. static int s3c64xx_pclk_ctrl(struct clk *clk, int enable)
  67. {
  68. return s3c64xx_gate(S3C_PCLK_GATE, clk, enable);
  69. }
  70. static int s3c64xx_hclk_ctrl(struct clk *clk, int enable)
  71. {
  72. return s3c64xx_gate(S3C_HCLK_GATE, clk, enable);
  73. }
  74. int s3c64xx_sclk_ctrl(struct clk *clk, int enable)
  75. {
  76. return s3c64xx_gate(S3C_SCLK_GATE, clk, enable);
  77. }
  78. static struct clk init_clocks_disable[] = {
  79. {
  80. .name = "nand",
  81. .id = -1,
  82. .parent = &clk_h,
  83. }, {
  84. .name = "adc",
  85. .id = -1,
  86. .parent = &clk_p,
  87. .enable = s3c64xx_pclk_ctrl,
  88. .ctrlbit = S3C_CLKCON_PCLK_TSADC,
  89. }, {
  90. .name = "i2c",
  91. .id = -1,
  92. .parent = &clk_p,
  93. .enable = s3c64xx_pclk_ctrl,
  94. .ctrlbit = S3C_CLKCON_PCLK_IIC,
  95. }, {
  96. .name = "iis",
  97. .id = 0,
  98. .parent = &clk_p,
  99. .enable = s3c64xx_pclk_ctrl,
  100. .ctrlbit = S3C_CLKCON_PCLK_IIS0,
  101. }, {
  102. .name = "iis",
  103. .id = 1,
  104. .parent = &clk_p,
  105. .enable = s3c64xx_pclk_ctrl,
  106. .ctrlbit = S3C_CLKCON_PCLK_IIS1,
  107. }, {
  108. .name = "spi",
  109. .id = 0,
  110. .parent = &clk_p,
  111. .enable = s3c64xx_pclk_ctrl,
  112. .ctrlbit = S3C_CLKCON_PCLK_SPI0,
  113. }, {
  114. .name = "spi",
  115. .id = 1,
  116. .parent = &clk_p,
  117. .enable = s3c64xx_pclk_ctrl,
  118. .ctrlbit = S3C_CLKCON_PCLK_SPI1,
  119. }, {
  120. .name = "48m",
  121. .id = 0,
  122. .parent = &clk_48m,
  123. .enable = s3c64xx_sclk_ctrl,
  124. .ctrlbit = S3C_CLKCON_SCLK_MMC0_48,
  125. }, {
  126. .name = "48m",
  127. .id = 1,
  128. .parent = &clk_48m,
  129. .enable = s3c64xx_sclk_ctrl,
  130. .ctrlbit = S3C_CLKCON_SCLK_MMC1_48,
  131. }, {
  132. .name = "48m",
  133. .id = 2,
  134. .parent = &clk_48m,
  135. .enable = s3c64xx_sclk_ctrl,
  136. .ctrlbit = S3C_CLKCON_SCLK_MMC2_48,
  137. },
  138. };
  139. static struct clk init_clocks[] = {
  140. {
  141. .name = "lcd",
  142. .id = -1,
  143. .parent = &clk_h,
  144. .enable = s3c64xx_hclk_ctrl,
  145. .ctrlbit = S3C_CLKCON_HCLK_LCD,
  146. }, {
  147. .name = "gpio",
  148. .id = -1,
  149. .parent = &clk_p,
  150. .enable = s3c64xx_pclk_ctrl,
  151. .ctrlbit = S3C_CLKCON_PCLK_GPIO,
  152. }, {
  153. .name = "usb-host",
  154. .id = -1,
  155. .parent = &clk_h,
  156. .enable = s3c64xx_hclk_ctrl,
  157. .ctrlbit = S3C_CLKCON_SCLK_UHOST,
  158. }, {
  159. .name = "hsmmc",
  160. .id = 0,
  161. .parent = &clk_h,
  162. .enable = s3c64xx_hclk_ctrl,
  163. .ctrlbit = S3C_CLKCON_HCLK_HSMMC0,
  164. }, {
  165. .name = "hsmmc",
  166. .id = 1,
  167. .parent = &clk_h,
  168. .enable = s3c64xx_hclk_ctrl,
  169. .ctrlbit = S3C_CLKCON_HCLK_HSMMC1,
  170. }, {
  171. .name = "hsmmc",
  172. .id = 2,
  173. .parent = &clk_h,
  174. .enable = s3c64xx_hclk_ctrl,
  175. .ctrlbit = S3C_CLKCON_HCLK_HSMMC2,
  176. }, {
  177. .name = "timers",
  178. .id = -1,
  179. .parent = &clk_p,
  180. .enable = s3c64xx_pclk_ctrl,
  181. .ctrlbit = S3C_CLKCON_PCLK_PWM,
  182. }, {
  183. .name = "uart",
  184. .id = 0,
  185. .parent = &clk_p,
  186. .enable = s3c64xx_pclk_ctrl,
  187. .ctrlbit = S3C_CLKCON_PCLK_UART0,
  188. }, {
  189. .name = "uart",
  190. .id = 1,
  191. .parent = &clk_p,
  192. .enable = s3c64xx_pclk_ctrl,
  193. .ctrlbit = S3C_CLKCON_PCLK_UART1,
  194. }, {
  195. .name = "uart",
  196. .id = 2,
  197. .parent = &clk_p,
  198. .enable = s3c64xx_pclk_ctrl,
  199. .ctrlbit = S3C_CLKCON_PCLK_UART2,
  200. }, {
  201. .name = "uart",
  202. .id = 3,
  203. .parent = &clk_p,
  204. .enable = s3c64xx_pclk_ctrl,
  205. .ctrlbit = S3C_CLKCON_PCLK_UART3,
  206. }, {
  207. .name = "rtc",
  208. .id = -1,
  209. .parent = &clk_p,
  210. .enable = s3c64xx_pclk_ctrl,
  211. .ctrlbit = S3C_CLKCON_PCLK_RTC,
  212. }, {
  213. .name = "watchdog",
  214. .id = -1,
  215. .parent = &clk_p,
  216. .ctrlbit = S3C_CLKCON_PCLK_WDT,
  217. }, {
  218. .name = "ac97",
  219. .id = -1,
  220. .parent = &clk_p,
  221. .ctrlbit = S3C_CLKCON_PCLK_AC97,
  222. }
  223. };
  224. static struct clk *clks[] __initdata = {
  225. &clk_ext,
  226. &clk_epll,
  227. &clk_27m,
  228. &clk_48m,
  229. };
  230. void __init s3c64xx_register_clocks(void)
  231. {
  232. struct clk *clkp;
  233. int ret;
  234. int ptr;
  235. s3c24xx_register_clocks(clks, ARRAY_SIZE(clks));
  236. clkp = init_clocks;
  237. for (ptr = 0; ptr < ARRAY_SIZE(init_clocks); ptr++, clkp++) {
  238. ret = s3c24xx_register_clock(clkp);
  239. if (ret < 0) {
  240. printk(KERN_ERR "Failed to register clock %s (%d)\n",
  241. clkp->name, ret);
  242. }
  243. }
  244. clkp = init_clocks_disable;
  245. for (ptr = 0; ptr < ARRAY_SIZE(init_clocks_disable); ptr++, clkp++) {
  246. ret = s3c24xx_register_clock(clkp);
  247. if (ret < 0) {
  248. printk(KERN_ERR "Failed to register clock %s (%d)\n",
  249. clkp->name, ret);
  250. }
  251. (clkp->enable)(clkp, 0);
  252. }
  253. s3c_pwmclk_init();
  254. }