gpio.c 9.1 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403
  1. /*
  2. * arch/arm/plat-orion/gpio.c
  3. *
  4. * Marvell Orion SoC GPIO handling.
  5. *
  6. * This file is licensed under the terms of the GNU General Public
  7. * License version 2. This program is licensed "as is" without any
  8. * warranty of any kind, whether express or implied.
  9. */
  10. #include <linux/kernel.h>
  11. #include <linux/init.h>
  12. #include <linux/irq.h>
  13. #include <linux/module.h>
  14. #include <linux/spinlock.h>
  15. #include <linux/bitops.h>
  16. #include <linux/io.h>
  17. #include <asm/gpio.h>
  18. static DEFINE_SPINLOCK(gpio_lock);
  19. static const char *gpio_label[GPIO_MAX]; /* non null for allocated GPIOs */
  20. static unsigned long gpio_valid_input[BITS_TO_LONGS(GPIO_MAX)];
  21. static unsigned long gpio_valid_output[BITS_TO_LONGS(GPIO_MAX)];
  22. static inline void __set_direction(unsigned pin, int input)
  23. {
  24. u32 u;
  25. u = readl(GPIO_IO_CONF(pin));
  26. if (input)
  27. u |= 1 << (pin & 31);
  28. else
  29. u &= ~(1 << (pin & 31));
  30. writel(u, GPIO_IO_CONF(pin));
  31. }
  32. static void __set_level(unsigned pin, int high)
  33. {
  34. u32 u;
  35. u = readl(GPIO_OUT(pin));
  36. if (high)
  37. u |= 1 << (pin & 31);
  38. else
  39. u &= ~(1 << (pin & 31));
  40. writel(u, GPIO_OUT(pin));
  41. }
  42. /*
  43. * GENERIC_GPIO primitives.
  44. */
  45. int gpio_direction_input(unsigned pin)
  46. {
  47. unsigned long flags;
  48. if (pin >= GPIO_MAX || !test_bit(pin, gpio_valid_input)) {
  49. pr_debug("%s: invalid GPIO %d\n", __func__, pin);
  50. return -EINVAL;
  51. }
  52. spin_lock_irqsave(&gpio_lock, flags);
  53. /*
  54. * Some callers might not have used gpio_request(),
  55. * so flag this pin as requested now.
  56. */
  57. if (gpio_label[pin] == NULL)
  58. gpio_label[pin] = "?";
  59. /*
  60. * Configure GPIO direction.
  61. */
  62. __set_direction(pin, 1);
  63. spin_unlock_irqrestore(&gpio_lock, flags);
  64. return 0;
  65. }
  66. EXPORT_SYMBOL(gpio_direction_input);
  67. int gpio_direction_output(unsigned pin, int value)
  68. {
  69. unsigned long flags;
  70. u32 u;
  71. if (pin >= GPIO_MAX || !test_bit(pin, gpio_valid_output)) {
  72. pr_debug("%s: invalid GPIO %d\n", __func__, pin);
  73. return -EINVAL;
  74. }
  75. spin_lock_irqsave(&gpio_lock, flags);
  76. /*
  77. * Some callers might not have used gpio_request(),
  78. * so flag this pin as requested now.
  79. */
  80. if (gpio_label[pin] == NULL)
  81. gpio_label[pin] = "?";
  82. /*
  83. * Disable blinking.
  84. */
  85. u = readl(GPIO_BLINK_EN(pin));
  86. u &= ~(1 << (pin & 31));
  87. writel(u, GPIO_BLINK_EN(pin));
  88. /*
  89. * Configure GPIO output value.
  90. */
  91. __set_level(pin, value);
  92. /*
  93. * Configure GPIO direction.
  94. */
  95. __set_direction(pin, 0);
  96. spin_unlock_irqrestore(&gpio_lock, flags);
  97. return 0;
  98. }
  99. EXPORT_SYMBOL(gpio_direction_output);
  100. int gpio_get_value(unsigned pin)
  101. {
  102. int val;
  103. if (readl(GPIO_IO_CONF(pin)) & (1 << (pin & 31)))
  104. val = readl(GPIO_DATA_IN(pin)) ^ readl(GPIO_IN_POL(pin));
  105. else
  106. val = readl(GPIO_OUT(pin));
  107. return (val >> (pin & 31)) & 1;
  108. }
  109. EXPORT_SYMBOL(gpio_get_value);
  110. void gpio_set_value(unsigned pin, int value)
  111. {
  112. unsigned long flags;
  113. u32 u;
  114. spin_lock_irqsave(&gpio_lock, flags);
  115. /*
  116. * Disable blinking.
  117. */
  118. u = readl(GPIO_BLINK_EN(pin));
  119. u &= ~(1 << (pin & 31));
  120. writel(u, GPIO_BLINK_EN(pin));
  121. /*
  122. * Configure GPIO output value.
  123. */
  124. __set_level(pin, value);
  125. spin_unlock_irqrestore(&gpio_lock, flags);
  126. }
  127. EXPORT_SYMBOL(gpio_set_value);
  128. int gpio_request(unsigned pin, const char *label)
  129. {
  130. unsigned long flags;
  131. int ret;
  132. if (pin >= GPIO_MAX ||
  133. !(test_bit(pin, gpio_valid_input) ||
  134. test_bit(pin, gpio_valid_output))) {
  135. pr_debug("%s: invalid GPIO %d\n", __func__, pin);
  136. return -EINVAL;
  137. }
  138. spin_lock_irqsave(&gpio_lock, flags);
  139. if (gpio_label[pin] == NULL) {
  140. gpio_label[pin] = label ? label : "?";
  141. ret = 0;
  142. } else {
  143. pr_debug("%s: GPIO %d already used as %s\n",
  144. __func__, pin, gpio_label[pin]);
  145. ret = -EBUSY;
  146. }
  147. spin_unlock_irqrestore(&gpio_lock, flags);
  148. return ret;
  149. }
  150. EXPORT_SYMBOL(gpio_request);
  151. void gpio_free(unsigned pin)
  152. {
  153. if (pin >= GPIO_MAX ||
  154. !(test_bit(pin, gpio_valid_input) ||
  155. test_bit(pin, gpio_valid_output))) {
  156. pr_debug("%s: invalid GPIO %d\n", __func__, pin);
  157. return;
  158. }
  159. if (gpio_label[pin] == NULL)
  160. pr_warning("%s: GPIO %d already freed\n", __func__, pin);
  161. else
  162. gpio_label[pin] = NULL;
  163. }
  164. EXPORT_SYMBOL(gpio_free);
  165. /*
  166. * Orion-specific GPIO API extensions.
  167. */
  168. void __init orion_gpio_set_unused(unsigned pin)
  169. {
  170. /*
  171. * Configure as output, drive low.
  172. */
  173. __set_level(pin, 0);
  174. __set_direction(pin, 0);
  175. }
  176. void __init orion_gpio_set_valid(unsigned pin, int mode)
  177. {
  178. if (mode == 1)
  179. mode = GPIO_INPUT_OK | GPIO_OUTPUT_OK;
  180. if (mode & GPIO_INPUT_OK)
  181. __set_bit(pin, gpio_valid_input);
  182. else
  183. __clear_bit(pin, gpio_valid_input);
  184. if (mode & GPIO_OUTPUT_OK)
  185. __set_bit(pin, gpio_valid_output);
  186. else
  187. __clear_bit(pin, gpio_valid_output);
  188. }
  189. void orion_gpio_set_blink(unsigned pin, int blink)
  190. {
  191. unsigned long flags;
  192. u32 u;
  193. spin_lock_irqsave(&gpio_lock, flags);
  194. /*
  195. * Set output value to zero.
  196. */
  197. __set_level(pin, 0);
  198. u = readl(GPIO_BLINK_EN(pin));
  199. if (blink)
  200. u |= 1 << (pin & 31);
  201. else
  202. u &= ~(1 << (pin & 31));
  203. writel(u, GPIO_BLINK_EN(pin));
  204. spin_unlock_irqrestore(&gpio_lock, flags);
  205. }
  206. EXPORT_SYMBOL(orion_gpio_set_blink);
  207. /*****************************************************************************
  208. * Orion GPIO IRQ
  209. *
  210. * GPIO_IN_POL register controls whether GPIO_DATA_IN will hold the same
  211. * value of the line or the opposite value.
  212. *
  213. * Level IRQ handlers: DATA_IN is used directly as cause register.
  214. * Interrupt are masked by LEVEL_MASK registers.
  215. * Edge IRQ handlers: Change in DATA_IN are latched in EDGE_CAUSE.
  216. * Interrupt are masked by EDGE_MASK registers.
  217. * Both-edge handlers: Similar to regular Edge handlers, but also swaps
  218. * the polarity to catch the next line transaction.
  219. * This is a race condition that might not perfectly
  220. * work on some use cases.
  221. *
  222. * Every eight GPIO lines are grouped (OR'ed) before going up to main
  223. * cause register.
  224. *
  225. * EDGE cause mask
  226. * data-in /--------| |-----| |----\
  227. * -----| |----- ---- to main cause reg
  228. * X \----------------| |----/
  229. * polarity LEVEL mask
  230. *
  231. ****************************************************************************/
  232. static void gpio_irq_ack(u32 irq)
  233. {
  234. int type = irq_desc[irq].status & IRQ_TYPE_SENSE_MASK;
  235. if (type & (IRQ_TYPE_EDGE_RISING | IRQ_TYPE_EDGE_FALLING)) {
  236. int pin = irq_to_gpio(irq);
  237. writel(~(1 << (pin & 31)), GPIO_EDGE_CAUSE(pin));
  238. }
  239. }
  240. static void gpio_irq_mask(u32 irq)
  241. {
  242. int pin = irq_to_gpio(irq);
  243. int type = irq_desc[irq].status & IRQ_TYPE_SENSE_MASK;
  244. u32 reg = (type & (IRQ_TYPE_EDGE_RISING | IRQ_TYPE_EDGE_FALLING)) ?
  245. GPIO_EDGE_MASK(pin) : GPIO_LEVEL_MASK(pin);
  246. u32 u = readl(reg);
  247. u &= ~(1 << (pin & 31));
  248. writel(u, reg);
  249. }
  250. static void gpio_irq_unmask(u32 irq)
  251. {
  252. int pin = irq_to_gpio(irq);
  253. int type = irq_desc[irq].status & IRQ_TYPE_SENSE_MASK;
  254. u32 reg = (type & (IRQ_TYPE_EDGE_RISING | IRQ_TYPE_EDGE_FALLING)) ?
  255. GPIO_EDGE_MASK(pin) : GPIO_LEVEL_MASK(pin);
  256. u32 u = readl(reg);
  257. u |= 1 << (pin & 31);
  258. writel(u, reg);
  259. }
  260. static int gpio_irq_set_type(u32 irq, u32 type)
  261. {
  262. int pin = irq_to_gpio(irq);
  263. struct irq_desc *desc;
  264. u32 u;
  265. u = readl(GPIO_IO_CONF(pin)) & (1 << (pin & 31));
  266. if (!u) {
  267. printk(KERN_ERR "orion gpio_irq_set_type failed "
  268. "(irq %d, pin %d).\n", irq, pin);
  269. return -EINVAL;
  270. }
  271. desc = irq_desc + irq;
  272. /*
  273. * Set edge/level type.
  274. */
  275. if (type & (IRQ_TYPE_EDGE_RISING | IRQ_TYPE_EDGE_FALLING)) {
  276. desc->handle_irq = handle_edge_irq;
  277. } else if (type & (IRQ_TYPE_LEVEL_HIGH | IRQ_TYPE_LEVEL_LOW)) {
  278. desc->handle_irq = handle_level_irq;
  279. } else {
  280. printk(KERN_ERR "failed to set irq=%d (type=%d)\n", irq, type);
  281. return -EINVAL;
  282. }
  283. /*
  284. * Configure interrupt polarity.
  285. */
  286. if (type == IRQ_TYPE_EDGE_RISING || type == IRQ_TYPE_LEVEL_HIGH) {
  287. u = readl(GPIO_IN_POL(pin));
  288. u &= ~(1 << (pin & 31));
  289. writel(u, GPIO_IN_POL(pin));
  290. } else if (type == IRQ_TYPE_EDGE_FALLING || type == IRQ_TYPE_LEVEL_LOW) {
  291. u = readl(GPIO_IN_POL(pin));
  292. u |= 1 << (pin & 31);
  293. writel(u, GPIO_IN_POL(pin));
  294. } else if (type == IRQ_TYPE_EDGE_BOTH) {
  295. u32 v;
  296. v = readl(GPIO_IN_POL(pin)) ^ readl(GPIO_DATA_IN(pin));
  297. /*
  298. * set initial polarity based on current input level
  299. */
  300. u = readl(GPIO_IN_POL(pin));
  301. if (v & (1 << (pin & 31)))
  302. u |= 1 << (pin & 31); /* falling */
  303. else
  304. u &= ~(1 << (pin & 31)); /* rising */
  305. writel(u, GPIO_IN_POL(pin));
  306. }
  307. desc->status = (desc->status & ~IRQ_TYPE_SENSE_MASK) | type;
  308. return 0;
  309. }
  310. struct irq_chip orion_gpio_irq_chip = {
  311. .name = "orion_gpio",
  312. .ack = gpio_irq_ack,
  313. .mask = gpio_irq_mask,
  314. .unmask = gpio_irq_unmask,
  315. .set_type = gpio_irq_set_type,
  316. };
  317. void orion_gpio_irq_handler(int pinoff)
  318. {
  319. u32 cause;
  320. int pin;
  321. cause = readl(GPIO_DATA_IN(pinoff)) & readl(GPIO_LEVEL_MASK(pinoff));
  322. cause |= readl(GPIO_EDGE_CAUSE(pinoff)) & readl(GPIO_EDGE_MASK(pinoff));
  323. for (pin = pinoff; pin < pinoff + 8; pin++) {
  324. int irq = gpio_to_irq(pin);
  325. struct irq_desc *desc = irq_desc + irq;
  326. if (!(cause & (1 << (pin & 31))))
  327. continue;
  328. if ((desc->status & IRQ_TYPE_SENSE_MASK) == IRQ_TYPE_EDGE_BOTH) {
  329. /* Swap polarity (race with GPIO line) */
  330. u32 polarity;
  331. polarity = readl(GPIO_IN_POL(pin));
  332. polarity ^= 1 << (pin & 31);
  333. writel(polarity, GPIO_IN_POL(pin));
  334. }
  335. desc_handle_irq(irq, desc);
  336. }
  337. }