irq.c 4.7 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156
  1. /*
  2. * Copyright 2004-2007 Freescale Semiconductor, Inc. All Rights Reserved.
  3. * Copyright 2008 Juergen Beisert, kernel@pengutronix.de
  4. *
  5. * This program is free software; you can redistribute it and/or
  6. * modify it under the terms of the GNU General Public License
  7. * as published by the Free Software Foundation; either version 2
  8. * of the License, or (at your option) any later version.
  9. * This program is distributed in the hope that it will be useful,
  10. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  11. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  12. * GNU General Public License for more details.
  13. *
  14. * You should have received a copy of the GNU General Public License
  15. * along with this program; if not, write to the Free Software
  16. * Foundation, Inc., 51 Franklin Street, Fifth Floor, Boston,
  17. * MA 02110-1301, USA.
  18. */
  19. #include <linux/module.h>
  20. #include <linux/irq.h>
  21. #include <linux/io.h>
  22. #include <mach/common.h>
  23. #include <asm/mach/irq.h>
  24. #include <mach/hardware.h>
  25. #define AVIC_BASE IO_ADDRESS(AVIC_BASE_ADDR)
  26. #define AVIC_INTCNTL (AVIC_BASE + 0x00) /* int control reg */
  27. #define AVIC_NIMASK (AVIC_BASE + 0x04) /* int mask reg */
  28. #define AVIC_INTENNUM (AVIC_BASE + 0x08) /* int enable number reg */
  29. #define AVIC_INTDISNUM (AVIC_BASE + 0x0C) /* int disable number reg */
  30. #define AVIC_INTENABLEH (AVIC_BASE + 0x10) /* int enable reg high */
  31. #define AVIC_INTENABLEL (AVIC_BASE + 0x14) /* int enable reg low */
  32. #define AVIC_INTTYPEH (AVIC_BASE + 0x18) /* int type reg high */
  33. #define AVIC_INTTYPEL (AVIC_BASE + 0x1C) /* int type reg low */
  34. #define AVIC_NIPRIORITY(x) (AVIC_BASE + (0x20 + 4 * (7 - (x)))) /* int priority */
  35. #define AVIC_NIVECSR (AVIC_BASE + 0x40) /* norm int vector/status */
  36. #define AVIC_FIVECSR (AVIC_BASE + 0x44) /* fast int vector/status */
  37. #define AVIC_INTSRCH (AVIC_BASE + 0x48) /* int source reg high */
  38. #define AVIC_INTSRCL (AVIC_BASE + 0x4C) /* int source reg low */
  39. #define AVIC_INTFRCH (AVIC_BASE + 0x50) /* int force reg high */
  40. #define AVIC_INTFRCL (AVIC_BASE + 0x54) /* int force reg low */
  41. #define AVIC_NIPNDH (AVIC_BASE + 0x58) /* norm int pending high */
  42. #define AVIC_NIPNDL (AVIC_BASE + 0x5C) /* norm int pending low */
  43. #define AVIC_FIPNDH (AVIC_BASE + 0x60) /* fast int pending high */
  44. #define AVIC_FIPNDL (AVIC_BASE + 0x64) /* fast int pending low */
  45. #define SYSTEM_PREV_REG IO_ADDRESS(IIM_BASE_ADDR + 0x20)
  46. #define SYSTEM_SREV_REG IO_ADDRESS(IIM_BASE_ADDR + 0x24)
  47. #define IIM_PROD_REV_SH 3
  48. #define IIM_PROD_REV_LEN 5
  49. int imx_irq_set_priority(unsigned char irq, unsigned char prio)
  50. {
  51. #ifdef CONFIG_MXC_IRQ_PRIOR
  52. unsigned int temp;
  53. unsigned int mask = 0x0F << irq % 8 * 4;
  54. if (irq >= MXC_INTERNAL_IRQS)
  55. return -EINVAL;;
  56. temp = __raw_readl(AVIC_NIPRIORITY(irq / 8));
  57. temp &= ~mask;
  58. temp |= prio & mask;
  59. __raw_writel(temp, AVIC_NIPRIORITY(irq / 8));
  60. return 0;
  61. #else
  62. return -ENOSYS;
  63. #endif
  64. }
  65. EXPORT_SYMBOL(imx_irq_set_priority);
  66. #ifdef CONFIG_FIQ
  67. int mxc_set_irq_fiq(unsigned int irq, unsigned int type)
  68. {
  69. unsigned int irqt;
  70. if (irq >= MXC_INTERNAL_IRQS)
  71. return -EINVAL;
  72. if (irq < MXC_INTERNAL_IRQS / 2) {
  73. irqt = __raw_readl(AVIC_INTTYPEL) & ~(1 << irq);
  74. __raw_writel(irqt | (!!type << irq), AVIC_INTTYPEL);
  75. } else {
  76. irq -= MXC_INTERNAL_IRQS / 2;
  77. irqt = __raw_readl(AVIC_INTTYPEH) & ~(1 << irq);
  78. __raw_writel(irqt | (!!type << irq), AVIC_INTTYPEH);
  79. }
  80. return 0;
  81. }
  82. EXPORT_SYMBOL(mxc_set_irq_fiq);
  83. #endif /* CONFIG_FIQ */
  84. /* Disable interrupt number "irq" in the AVIC */
  85. static void mxc_mask_irq(unsigned int irq)
  86. {
  87. __raw_writel(irq, AVIC_INTDISNUM);
  88. }
  89. /* Enable interrupt number "irq" in the AVIC */
  90. static void mxc_unmask_irq(unsigned int irq)
  91. {
  92. __raw_writel(irq, AVIC_INTENNUM);
  93. }
  94. static struct irq_chip mxc_avic_chip = {
  95. .ack = mxc_mask_irq,
  96. .mask = mxc_mask_irq,
  97. .unmask = mxc_unmask_irq,
  98. };
  99. /*
  100. * This function initializes the AVIC hardware and disables all the
  101. * interrupts. It registers the interrupt enable and disable functions
  102. * to the kernel for each interrupt source.
  103. */
  104. void __init mxc_init_irq(void)
  105. {
  106. int i;
  107. /* put the AVIC into the reset value with
  108. * all interrupts disabled
  109. */
  110. __raw_writel(0, AVIC_INTCNTL);
  111. __raw_writel(0x1f, AVIC_NIMASK);
  112. /* disable all interrupts */
  113. __raw_writel(0, AVIC_INTENABLEH);
  114. __raw_writel(0, AVIC_INTENABLEL);
  115. /* all IRQ no FIQ */
  116. __raw_writel(0, AVIC_INTTYPEH);
  117. __raw_writel(0, AVIC_INTTYPEL);
  118. for (i = 0; i < MXC_INTERNAL_IRQS; i++) {
  119. set_irq_chip(i, &mxc_avic_chip);
  120. set_irq_handler(i, handle_level_irq);
  121. set_irq_flags(i, IRQF_VALID);
  122. }
  123. /* Set default priority value (0) for all IRQ's */
  124. for (i = 0; i < 8; i++)
  125. __raw_writel(0, AVIC_NIPRIORITY(i));
  126. /* init architectures chained interrupt handler */
  127. mxc_register_gpios();
  128. #ifdef CONFIG_FIQ
  129. /* Initialize FIQ */
  130. init_FIQ();
  131. #endif
  132. printk(KERN_INFO "MXC IRQ initialized\n");
  133. }