tlb-v7.S 2.4 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091
  1. /*
  2. * linux/arch/arm/mm/tlb-v7.S
  3. *
  4. * Copyright (C) 1997-2002 Russell King
  5. * Modified for ARMv7 by Catalin Marinas
  6. *
  7. * This program is free software; you can redistribute it and/or modify
  8. * it under the terms of the GNU General Public License version 2 as
  9. * published by the Free Software Foundation.
  10. *
  11. * ARM architecture version 6 TLB handling functions.
  12. * These assume a split I/D TLB.
  13. */
  14. #include <linux/init.h>
  15. #include <linux/linkage.h>
  16. #include <asm/asm-offsets.h>
  17. #include <asm/page.h>
  18. #include <asm/tlbflush.h>
  19. #include "proc-macros.S"
  20. /*
  21. * v7wbi_flush_user_tlb_range(start, end, vma)
  22. *
  23. * Invalidate a range of TLB entries in the specified address space.
  24. *
  25. * - start - start address (may not be aligned)
  26. * - end - end address (exclusive, may not be aligned)
  27. * - vma - vma_struct describing address range
  28. *
  29. * It is assumed that:
  30. * - the "Invalidate single entry" instruction will invalidate
  31. * both the I and the D TLBs on Harvard-style TLBs
  32. */
  33. ENTRY(v7wbi_flush_user_tlb_range)
  34. vma_vm_mm r3, r2 @ get vma->vm_mm
  35. mmid r3, r3 @ get vm_mm->context.id
  36. dsb
  37. mov r0, r0, lsr #PAGE_SHIFT @ align address
  38. mov r1, r1, lsr #PAGE_SHIFT
  39. asid r3, r3 @ mask ASID
  40. orr r0, r3, r0, lsl #PAGE_SHIFT @ Create initial MVA
  41. mov r1, r1, lsl #PAGE_SHIFT
  42. vma_vm_flags r2, r2 @ get vma->vm_flags
  43. 1:
  44. mcr p15, 0, r0, c8, c6, 1 @ TLB invalidate D MVA (was 1)
  45. tst r2, #VM_EXEC @ Executable area ?
  46. mcrne p15, 0, r0, c8, c5, 1 @ TLB invalidate I MVA (was 1)
  47. add r0, r0, #PAGE_SZ
  48. cmp r0, r1
  49. blo 1b
  50. mov ip, #0
  51. mcr p15, 0, ip, c7, c5, 6 @ flush BTAC/BTB
  52. dsb
  53. mov pc, lr
  54. ENDPROC(v7wbi_flush_user_tlb_range)
  55. /*
  56. * v7wbi_flush_kern_tlb_range(start,end)
  57. *
  58. * Invalidate a range of kernel TLB entries
  59. *
  60. * - start - start address (may not be aligned)
  61. * - end - end address (exclusive, may not be aligned)
  62. */
  63. ENTRY(v7wbi_flush_kern_tlb_range)
  64. dsb
  65. mov r0, r0, lsr #PAGE_SHIFT @ align address
  66. mov r1, r1, lsr #PAGE_SHIFT
  67. mov r0, r0, lsl #PAGE_SHIFT
  68. mov r1, r1, lsl #PAGE_SHIFT
  69. 1:
  70. mcr p15, 0, r0, c8, c6, 1 @ TLB invalidate D MVA
  71. mcr p15, 0, r0, c8, c5, 1 @ TLB invalidate I MVA
  72. add r0, r0, #PAGE_SZ
  73. cmp r0, r1
  74. blo 1b
  75. mov r2, #0
  76. mcr p15, 0, r2, c7, c5, 6 @ flush BTAC/BTB
  77. dsb
  78. isb
  79. mov pc, lr
  80. ENDPROC(v7wbi_flush_kern_tlb_range)
  81. __INIT
  82. .type v7wbi_tlb_fns, #object
  83. ENTRY(v7wbi_tlb_fns)
  84. .long v7wbi_flush_user_tlb_range
  85. .long v7wbi_flush_kern_tlb_range
  86. .long v6wbi_tlb_flags
  87. .size v7wbi_tlb_fns, . - v7wbi_tlb_fns