proc-v7.S 7.0 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292
  1. /*
  2. * linux/arch/arm/mm/proc-v7.S
  3. *
  4. * Copyright (C) 2001 Deep Blue Solutions Ltd.
  5. *
  6. * This program is free software; you can redistribute it and/or modify
  7. * it under the terms of the GNU General Public License version 2 as
  8. * published by the Free Software Foundation.
  9. *
  10. * This is the "shell" of the ARMv7 processor support.
  11. */
  12. #include <linux/init.h>
  13. #include <linux/linkage.h>
  14. #include <asm/assembler.h>
  15. #include <asm/asm-offsets.h>
  16. #include <asm/hwcap.h>
  17. #include <asm/pgtable-hwdef.h>
  18. #include <asm/pgtable.h>
  19. #include "proc-macros.S"
  20. #define TTB_C (1 << 0)
  21. #define TTB_S (1 << 1)
  22. #define TTB_RGN_NC (0 << 3)
  23. #define TTB_RGN_OC_WBWA (1 << 3)
  24. #define TTB_RGN_OC_WT (2 << 3)
  25. #define TTB_RGN_OC_WB (3 << 3)
  26. #ifndef CONFIG_SMP
  27. #define TTB_FLAGS TTB_C|TTB_RGN_OC_WB @ mark PTWs cacheable, outer WB
  28. #else
  29. #define TTB_FLAGS TTB_C|TTB_S|TTB_RGN_OC_WBWA @ mark PTWs cacheable and shared, outer WBWA
  30. #endif
  31. ENTRY(cpu_v7_proc_init)
  32. mov pc, lr
  33. ENDPROC(cpu_v7_proc_init)
  34. ENTRY(cpu_v7_proc_fin)
  35. mov pc, lr
  36. ENDPROC(cpu_v7_proc_fin)
  37. /*
  38. * cpu_v7_reset(loc)
  39. *
  40. * Perform a soft reset of the system. Put the CPU into the
  41. * same state as it would be if it had been reset, and branch
  42. * to what would be the reset vector.
  43. *
  44. * - loc - location to jump to for soft reset
  45. *
  46. * It is assumed that:
  47. */
  48. .align 5
  49. ENTRY(cpu_v7_reset)
  50. mov pc, r0
  51. ENDPROC(cpu_v7_reset)
  52. /*
  53. * cpu_v7_do_idle()
  54. *
  55. * Idle the processor (eg, wait for interrupt).
  56. *
  57. * IRQs are already disabled.
  58. */
  59. ENTRY(cpu_v7_do_idle)
  60. dsb @ WFI may enter a low-power mode
  61. wfi
  62. mov pc, lr
  63. ENDPROC(cpu_v7_do_idle)
  64. ENTRY(cpu_v7_dcache_clean_area)
  65. #ifndef TLB_CAN_READ_FROM_L1_CACHE
  66. dcache_line_size r2, r3
  67. 1: mcr p15, 0, r0, c7, c10, 1 @ clean D entry
  68. add r0, r0, r2
  69. subs r1, r1, r2
  70. bhi 1b
  71. dsb
  72. #endif
  73. mov pc, lr
  74. ENDPROC(cpu_v7_dcache_clean_area)
  75. /*
  76. * cpu_v7_switch_mm(pgd_phys, tsk)
  77. *
  78. * Set the translation table base pointer to be pgd_phys
  79. *
  80. * - pgd_phys - physical address of new TTB
  81. *
  82. * It is assumed that:
  83. * - we are not using split page tables
  84. */
  85. ENTRY(cpu_v7_switch_mm)
  86. #ifdef CONFIG_MMU
  87. mov r2, #0
  88. ldr r1, [r1, #MM_CONTEXT_ID] @ get mm->context.id
  89. orr r0, r0, #TTB_FLAGS
  90. #ifdef CONFIG_ARM_ERRATA_430973
  91. mcr p15, 0, r2, c7, c5, 6 @ flush BTAC/BTB
  92. #endif
  93. mcr p15, 0, r2, c13, c0, 1 @ set reserved context ID
  94. isb
  95. 1: mcr p15, 0, r0, c2, c0, 0 @ set TTB 0
  96. isb
  97. mcr p15, 0, r1, c13, c0, 1 @ set context ID
  98. isb
  99. #endif
  100. mov pc, lr
  101. ENDPROC(cpu_v7_switch_mm)
  102. /*
  103. * cpu_v7_set_pte_ext(ptep, pte)
  104. *
  105. * Set a level 2 translation table entry.
  106. *
  107. * - ptep - pointer to level 2 translation table entry
  108. * (hardware version is stored at -1024 bytes)
  109. * - pte - PTE value to store
  110. * - ext - value for extended PTE bits
  111. */
  112. ENTRY(cpu_v7_set_pte_ext)
  113. #ifdef CONFIG_MMU
  114. str r1, [r0], #-2048 @ linux version
  115. bic r3, r1, #0x000003f0
  116. bic r3, r3, #PTE_TYPE_MASK
  117. orr r3, r3, r2
  118. orr r3, r3, #PTE_EXT_AP0 | 2
  119. tst r1, #1 << 4
  120. orrne r3, r3, #PTE_EXT_TEX(1)
  121. tst r1, #L_PTE_WRITE
  122. tstne r1, #L_PTE_DIRTY
  123. orreq r3, r3, #PTE_EXT_APX
  124. tst r1, #L_PTE_USER
  125. orrne r3, r3, #PTE_EXT_AP1
  126. tstne r3, #PTE_EXT_APX
  127. bicne r3, r3, #PTE_EXT_APX | PTE_EXT_AP0
  128. tst r1, #L_PTE_EXEC
  129. orreq r3, r3, #PTE_EXT_XN
  130. tst r1, #L_PTE_YOUNG
  131. tstne r1, #L_PTE_PRESENT
  132. moveq r3, #0
  133. str r3, [r0]
  134. mcr p15, 0, r0, c7, c10, 1 @ flush_pte
  135. #endif
  136. mov pc, lr
  137. ENDPROC(cpu_v7_set_pte_ext)
  138. cpu_v7_name:
  139. .ascii "ARMv7 Processor"
  140. .align
  141. __INIT
  142. /*
  143. * __v7_setup
  144. *
  145. * Initialise TLB, Caches, and MMU state ready to switch the MMU
  146. * on. Return in r0 the new CP15 C1 control register setting.
  147. *
  148. * We automatically detect if we have a Harvard cache, and use the
  149. * Harvard cache control instructions insead of the unified cache
  150. * control instructions.
  151. *
  152. * This should be able to cover all ARMv7 cores.
  153. *
  154. * It is assumed that:
  155. * - cache type register is implemented
  156. */
  157. __v7_setup:
  158. #ifdef CONFIG_SMP
  159. mrc p15, 0, r0, c1, c0, 1 @ Enable SMP/nAMP mode
  160. orr r0, r0, #(0x1 << 6)
  161. mcr p15, 0, r0, c1, c0, 1
  162. #endif
  163. adr r12, __v7_setup_stack @ the local stack
  164. stmia r12, {r0-r5, r7, r9, r11, lr}
  165. bl v7_flush_dcache_all
  166. ldmia r12, {r0-r5, r7, r9, r11, lr}
  167. #ifdef CONFIG_ARM_ERRATA_430973
  168. mrc p15, 0, r10, c1, c0, 1 @ read aux control register
  169. orr r10, r10, #(1 << 6) @ set IBE to 1
  170. mcr p15, 0, r10, c1, c0, 1 @ write aux control register
  171. #endif
  172. #ifdef CONFIG_ARM_ERRATA_458693
  173. mrc p15, 0, r10, c1, c0, 1 @ read aux control register
  174. orr r10, r10, #(1 << 5) @ set L1NEON to 1
  175. orr r10, r10, #(1 << 9) @ set PLDNOP to 1
  176. mcr p15, 0, r10, c1, c0, 1 @ write aux control register
  177. #endif
  178. #ifdef CONFIG_ARM_ERRATA_460075
  179. mrc p15, 1, r10, c9, c0, 2 @ read L2 cache aux ctrl register
  180. orr r10, r10, #(1 << 22) @ set the Write Allocate disable bit
  181. mcr p15, 1, r10, c9, c0, 2 @ write the L2 cache aux ctrl register
  182. #endif
  183. mov r10, #0
  184. #ifdef HARVARD_CACHE
  185. mcr p15, 0, r10, c7, c5, 0 @ I+BTB cache invalidate
  186. #endif
  187. dsb
  188. #ifdef CONFIG_MMU
  189. mcr p15, 0, r10, c8, c7, 0 @ invalidate I + D TLBs
  190. mcr p15, 0, r10, c2, c0, 2 @ TTB control register
  191. orr r4, r4, #TTB_FLAGS
  192. mcr p15, 0, r4, c2, c0, 1 @ load TTB1
  193. mov r10, #0x1f @ domains 0, 1 = manager
  194. mcr p15, 0, r10, c3, c0, 0 @ load domain access register
  195. #endif
  196. ldr r5, =0xff0aa1a8
  197. ldr r6, =0x40e040e0
  198. mcr p15, 0, r5, c10, c2, 0 @ write PRRR
  199. mcr p15, 0, r6, c10, c2, 1 @ write NMRR
  200. adr r5, v7_crval
  201. ldmia r5, {r5, r6}
  202. mrc p15, 0, r0, c1, c0, 0 @ read control register
  203. bic r0, r0, r5 @ clear bits them
  204. orr r0, r0, r6 @ set them
  205. mov pc, lr @ return to head.S:__ret
  206. ENDPROC(__v7_setup)
  207. /* AT
  208. * TFR EV X F I D LR
  209. * .EEE ..EE PUI. .T.T 4RVI ZFRS BLDP WCAM
  210. * rxxx rrxx xxx0 0101 xxxx xxxx x111 xxxx < forced
  211. * 1 0 110 0011 1.00 .111 1101 < we want
  212. */
  213. .type v7_crval, #object
  214. v7_crval:
  215. crval clear=0x0120c302, mmuset=0x10c0387d, ucset=0x00c0187c
  216. __v7_setup_stack:
  217. .space 4 * 11 @ 11 registers
  218. .type v7_processor_functions, #object
  219. ENTRY(v7_processor_functions)
  220. .word v7_early_abort
  221. .word pabort_ifar
  222. .word cpu_v7_proc_init
  223. .word cpu_v7_proc_fin
  224. .word cpu_v7_reset
  225. .word cpu_v7_do_idle
  226. .word cpu_v7_dcache_clean_area
  227. .word cpu_v7_switch_mm
  228. .word cpu_v7_set_pte_ext
  229. .size v7_processor_functions, . - v7_processor_functions
  230. .type cpu_arch_name, #object
  231. cpu_arch_name:
  232. .asciz "armv7"
  233. .size cpu_arch_name, . - cpu_arch_name
  234. .type cpu_elf_name, #object
  235. cpu_elf_name:
  236. .asciz "v7"
  237. .size cpu_elf_name, . - cpu_elf_name
  238. .align
  239. .section ".proc.info.init", #alloc, #execinstr
  240. /*
  241. * Match any ARMv7 processor core.
  242. */
  243. .type __v7_proc_info, #object
  244. __v7_proc_info:
  245. .long 0x000f0000 @ Required ID value
  246. .long 0x000f0000 @ Mask for ID
  247. .long PMD_TYPE_SECT | \
  248. PMD_SECT_BUFFERABLE | \
  249. PMD_SECT_CACHEABLE | \
  250. PMD_SECT_AP_WRITE | \
  251. PMD_SECT_AP_READ
  252. .long PMD_TYPE_SECT | \
  253. PMD_SECT_XN | \
  254. PMD_SECT_AP_WRITE | \
  255. PMD_SECT_AP_READ
  256. b __v7_setup
  257. .long cpu_arch_name
  258. .long cpu_elf_name
  259. .long HWCAP_SWP|HWCAP_HALF|HWCAP_THUMB|HWCAP_FAST_MULT|HWCAP_EDSP
  260. .long cpu_v7_name
  261. .long v7_processor_functions
  262. .long v7wbi_tlb_fns
  263. .long v6_user_fns
  264. .long v7_cache_fns
  265. .size __v7_proc_info, . - __v7_proc_info