platform.h 19 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436
  1. /*
  2. * arch/arm/mach-versatile/include/mach/platform.h
  3. *
  4. * Copyright (c) ARM Limited 2003. All rights reserved.
  5. *
  6. * This program is free software; you can redistribute it and/or modify
  7. * it under the terms of the GNU General Public License as published by
  8. * the Free Software Foundation; either version 2 of the License, or
  9. * (at your option) any later version.
  10. *
  11. * This program is distributed in the hope that it will be useful,
  12. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  13. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  14. * GNU General Public License for more details.
  15. *
  16. * You should have received a copy of the GNU General Public License
  17. * along with this program; if not, write to the Free Software
  18. * Foundation, Inc., 59 Temple Place, Suite 330, Boston, MA 02111-1307 USA
  19. */
  20. #ifndef __address_h
  21. #define __address_h 1
  22. /*
  23. * Memory definitions
  24. */
  25. #define VERSATILE_BOOT_ROM_LO 0x30000000 /* DoC Base (64Mb)...*/
  26. #define VERSATILE_BOOT_ROM_HI 0x30000000
  27. #define VERSATILE_BOOT_ROM_BASE VERSATILE_BOOT_ROM_HI /* Normal position */
  28. #define VERSATILE_BOOT_ROM_SIZE SZ_64M
  29. #define VERSATILE_SSRAM_BASE /* VERSATILE_SSMC_BASE ? */
  30. #define VERSATILE_SSRAM_SIZE SZ_2M
  31. #define VERSATILE_FLASH_BASE 0x34000000
  32. #define VERSATILE_FLASH_SIZE SZ_64M
  33. /*
  34. * SDRAM
  35. */
  36. #define VERSATILE_SDRAM_BASE 0x00000000
  37. /*
  38. * Logic expansion modules
  39. *
  40. */
  41. /* ------------------------------------------------------------------------
  42. * Versatile Registers
  43. * ------------------------------------------------------------------------
  44. *
  45. */
  46. #define VERSATILE_SYS_ID_OFFSET 0x00
  47. #define VERSATILE_SYS_SW_OFFSET 0x04
  48. #define VERSATILE_SYS_LED_OFFSET 0x08
  49. #define VERSATILE_SYS_OSC0_OFFSET 0x0C
  50. #if defined(CONFIG_ARCH_VERSATILE_PB)
  51. #define VERSATILE_SYS_OSC1_OFFSET 0x10
  52. #define VERSATILE_SYS_OSC2_OFFSET 0x14
  53. #define VERSATILE_SYS_OSC3_OFFSET 0x18
  54. #define VERSATILE_SYS_OSC4_OFFSET 0x1C
  55. #elif defined(CONFIG_MACH_VERSATILE_AB)
  56. #define VERSATILE_SYS_OSC1_OFFSET 0x1C
  57. #endif
  58. #define VERSATILE_SYS_OSCCLCD_OFFSET 0x1c
  59. #define VERSATILE_SYS_LOCK_OFFSET 0x20
  60. #define VERSATILE_SYS_100HZ_OFFSET 0x24
  61. #define VERSATILE_SYS_CFGDATA1_OFFSET 0x28
  62. #define VERSATILE_SYS_CFGDATA2_OFFSET 0x2C
  63. #define VERSATILE_SYS_FLAGS_OFFSET 0x30
  64. #define VERSATILE_SYS_FLAGSSET_OFFSET 0x30
  65. #define VERSATILE_SYS_FLAGSCLR_OFFSET 0x34
  66. #define VERSATILE_SYS_NVFLAGS_OFFSET 0x38
  67. #define VERSATILE_SYS_NVFLAGSSET_OFFSET 0x38
  68. #define VERSATILE_SYS_NVFLAGSCLR_OFFSET 0x3C
  69. #define VERSATILE_SYS_RESETCTL_OFFSET 0x40
  70. #define VERSATILE_SYS_PCICTL_OFFSET 0x44
  71. #define VERSATILE_SYS_MCI_OFFSET 0x48
  72. #define VERSATILE_SYS_FLASH_OFFSET 0x4C
  73. #define VERSATILE_SYS_CLCD_OFFSET 0x50
  74. #define VERSATILE_SYS_CLCDSER_OFFSET 0x54
  75. #define VERSATILE_SYS_BOOTCS_OFFSET 0x58
  76. #define VERSATILE_SYS_24MHz_OFFSET 0x5C
  77. #define VERSATILE_SYS_MISC_OFFSET 0x60
  78. #define VERSATILE_SYS_TEST_OSC0_OFFSET 0x80
  79. #define VERSATILE_SYS_TEST_OSC1_OFFSET 0x84
  80. #define VERSATILE_SYS_TEST_OSC2_OFFSET 0x88
  81. #define VERSATILE_SYS_TEST_OSC3_OFFSET 0x8C
  82. #define VERSATILE_SYS_TEST_OSC4_OFFSET 0x90
  83. #define VERSATILE_SYS_BASE 0x10000000
  84. #define VERSATILE_SYS_ID (VERSATILE_SYS_BASE + VERSATILE_SYS_ID_OFFSET)
  85. #define VERSATILE_SYS_SW (VERSATILE_SYS_BASE + VERSATILE_SYS_SW_OFFSET)
  86. #define VERSATILE_SYS_LED (VERSATILE_SYS_BASE + VERSATILE_SYS_LED_OFFSET)
  87. #define VERSATILE_SYS_OSC0 (VERSATILE_SYS_BASE + VERSATILE_SYS_OSC0_OFFSET)
  88. #define VERSATILE_SYS_OSC1 (VERSATILE_SYS_BASE + VERSATILE_SYS_OSC1_OFFSET)
  89. #if defined(CONFIG_ARCH_VERSATILE_PB)
  90. #define VERSATILE_SYS_OSC2 (VERSATILE_SYS_BASE + VERSATILE_SYS_OSC2_OFFSET)
  91. #define VERSATILE_SYS_OSC3 (VERSATILE_SYS_BASE + VERSATILE_SYS_OSC3_OFFSET)
  92. #define VERSATILE_SYS_OSC4 (VERSATILE_SYS_BASE + VERSATILE_SYS_OSC4_OFFSET)
  93. #endif
  94. #define VERSATILE_SYS_LOCK (VERSATILE_SYS_BASE + VERSATILE_SYS_LOCK_OFFSET)
  95. #define VERSATILE_SYS_100HZ (VERSATILE_SYS_BASE + VERSATILE_SYS_100HZ_OFFSET)
  96. #define VERSATILE_SYS_CFGDATA1 (VERSATILE_SYS_BASE + VERSATILE_SYS_CFGDATA1_OFFSET)
  97. #define VERSATILE_SYS_CFGDATA2 (VERSATILE_SYS_BASE + VERSATILE_SYS_CFGDATA2_OFFSET)
  98. #define VERSATILE_SYS_FLAGS (VERSATILE_SYS_BASE + VERSATILE_SYS_FLAGS_OFFSET)
  99. #define VERSATILE_SYS_FLAGSSET (VERSATILE_SYS_BASE + VERSATILE_SYS_FLAGSSET_OFFSET)
  100. #define VERSATILE_SYS_FLAGSCLR (VERSATILE_SYS_BASE + VERSATILE_SYS_FLAGSCLR_OFFSET)
  101. #define VERSATILE_SYS_NVFLAGS (VERSATILE_SYS_BASE + VERSATILE_SYS_NVFLAGS_OFFSET)
  102. #define VERSATILE_SYS_NVFLAGSSET (VERSATILE_SYS_BASE + VERSATILE_SYS_NVFLAGSSET_OFFSET)
  103. #define VERSATILE_SYS_NVFLAGSCLR (VERSATILE_SYS_BASE + VERSATILE_SYS_NVFLAGSCLR_OFFSET)
  104. #define VERSATILE_SYS_RESETCTL (VERSATILE_SYS_BASE + VERSATILE_SYS_RESETCTL_OFFSET)
  105. #define VERSATILE_SYS_PCICTL (VERSATILE_SYS_BASE + VERSATILE_SYS_PCICTL_OFFSET)
  106. #define VERSATILE_SYS_MCI (VERSATILE_SYS_BASE + VERSATILE_SYS_MCI_OFFSET)
  107. #define VERSATILE_SYS_FLASH (VERSATILE_SYS_BASE + VERSATILE_SYS_FLASH_OFFSET)
  108. #define VERSATILE_SYS_CLCD (VERSATILE_SYS_BASE + VERSATILE_SYS_CLCD_OFFSET)
  109. #define VERSATILE_SYS_CLCDSER (VERSATILE_SYS_BASE + VERSATILE_SYS_CLCDSER_OFFSET)
  110. #define VERSATILE_SYS_BOOTCS (VERSATILE_SYS_BASE + VERSATILE_SYS_BOOTCS_OFFSET)
  111. #define VERSATILE_SYS_24MHz (VERSATILE_SYS_BASE + VERSATILE_SYS_24MHz_OFFSET)
  112. #define VERSATILE_SYS_MISC (VERSATILE_SYS_BASE + VERSATILE_SYS_MISC_OFFSET)
  113. #define VERSATILE_SYS_TEST_OSC0 (VERSATILE_SYS_BASE + VERSATILE_SYS_TEST_OSC0_OFFSET)
  114. #define VERSATILE_SYS_TEST_OSC1 (VERSATILE_SYS_BASE + VERSATILE_SYS_TEST_OSC1_OFFSET)
  115. #define VERSATILE_SYS_TEST_OSC2 (VERSATILE_SYS_BASE + VERSATILE_SYS_TEST_OSC2_OFFSET)
  116. #define VERSATILE_SYS_TEST_OSC3 (VERSATILE_SYS_BASE + VERSATILE_SYS_TEST_OSC3_OFFSET)
  117. #define VERSATILE_SYS_TEST_OSC4 (VERSATILE_SYS_BASE + VERSATILE_SYS_TEST_OSC4_OFFSET)
  118. /*
  119. * Values for VERSATILE_SYS_RESET_CTRL
  120. */
  121. #define VERSATILE_SYS_CTRL_RESET_CONFIGCLR 0x01
  122. #define VERSATILE_SYS_CTRL_RESET_CONFIGINIT 0x02
  123. #define VERSATILE_SYS_CTRL_RESET_DLLRESET 0x03
  124. #define VERSATILE_SYS_CTRL_RESET_PLLRESET 0x04
  125. #define VERSATILE_SYS_CTRL_RESET_POR 0x05
  126. #define VERSATILE_SYS_CTRL_RESET_DoC 0x06
  127. #define VERSATILE_SYS_CTRL_LED (1 << 0)
  128. /* ------------------------------------------------------------------------
  129. * Versatile control registers
  130. * ------------------------------------------------------------------------
  131. */
  132. /*
  133. * VERSATILE_IDFIELD
  134. *
  135. * 31:24 = manufacturer (0x41 = ARM)
  136. * 23:16 = architecture (0x08 = AHB system bus, ASB processor bus)
  137. * 15:12 = FPGA (0x3 = XVC600 or XVC600E)
  138. * 11:4 = build value
  139. * 3:0 = revision number (0x1 = rev B (AHB))
  140. */
  141. /*
  142. * VERSATILE_SYS_LOCK
  143. * control access to SYS_OSCx, SYS_CFGDATAx, SYS_RESETCTL,
  144. * SYS_CLD, SYS_BOOTCS
  145. */
  146. #define VERSATILE_SYS_LOCK_LOCKED (1 << 16)
  147. #define VERSATILE_SYS_LOCKVAL_MASK 0xFFFF /* write 0xA05F to enable write access */
  148. /*
  149. * VERSATILE_SYS_FLASH
  150. */
  151. #define VERSATILE_FLASHPROG_FLVPPEN (1 << 0) /* Enable writing to flash */
  152. /*
  153. * VERSATILE_INTREG
  154. * - used to acknowledge and control MMCI and UART interrupts
  155. */
  156. #define VERSATILE_INTREG_WPROT 0x00 /* MMC protection status (no interrupt generated) */
  157. #define VERSATILE_INTREG_RI0 0x01 /* Ring indicator UART0 is asserted, */
  158. #define VERSATILE_INTREG_CARDIN 0x08 /* MMCI card in detect */
  159. /* write 1 to acknowledge and clear */
  160. #define VERSATILE_INTREG_RI1 0x02 /* Ring indicator UART1 is asserted, */
  161. #define VERSATILE_INTREG_CARDINSERT 0x03 /* Signal insertion of MMC card */
  162. /*
  163. * VERSATILE peripheral addresses
  164. */
  165. #define VERSATILE_PCI_CORE_BASE 0x10001000 /* PCI core control */
  166. #define VERSATILE_I2C_BASE 0x10002000 /* I2C control */
  167. #define VERSATILE_SIC_BASE 0x10003000 /* Secondary interrupt controller */
  168. #define VERSATILE_AACI_BASE 0x10004000 /* Audio */
  169. #define VERSATILE_MMCI0_BASE 0x10005000 /* MMC interface */
  170. #define VERSATILE_KMI0_BASE 0x10006000 /* KMI interface */
  171. #define VERSATILE_KMI1_BASE 0x10007000 /* KMI 2nd interface */
  172. #define VERSATILE_CHAR_LCD_BASE 0x10008000 /* Character LCD */
  173. #define VERSATILE_UART3_BASE 0x10009000 /* UART 3 */
  174. #define VERSATILE_SCI1_BASE 0x1000A000
  175. #define VERSATILE_MMCI1_BASE 0x1000B000 /* MMC Interface */
  176. /* 0x1000C000 - 0x1000CFFF = reserved */
  177. #define VERSATILE_ETH_BASE 0x10010000 /* Ethernet */
  178. #define VERSATILE_USB_BASE 0x10020000 /* USB */
  179. /* 0x10030000 - 0x100FFFFF = reserved */
  180. #define VERSATILE_SMC_BASE 0x10100000 /* SMC */
  181. #define VERSATILE_MPMC_BASE 0x10110000 /* MPMC */
  182. #define VERSATILE_CLCD_BASE 0x10120000 /* CLCD */
  183. #define VERSATILE_DMAC_BASE 0x10130000 /* DMA controller */
  184. #define VERSATILE_VIC_BASE 0x10140000 /* Vectored interrupt controller */
  185. #define VERSATILE_PERIPH_BASE 0x10150000 /* off-chip peripherals alias from */
  186. /* 0x10000000 - 0x100FFFFF */
  187. #define VERSATILE_AHBM_BASE 0x101D0000 /* AHB monitor */
  188. #define VERSATILE_SCTL_BASE 0x101E0000 /* System controller */
  189. #define VERSATILE_WATCHDOG_BASE 0x101E1000 /* Watchdog */
  190. #define VERSATILE_TIMER0_1_BASE 0x101E2000 /* Timer 0 and 1 */
  191. #define VERSATILE_TIMER2_3_BASE 0x101E3000 /* Timer 2 and 3 */
  192. #define VERSATILE_GPIO0_BASE 0x101E4000 /* GPIO port 0 */
  193. #define VERSATILE_GPIO1_BASE 0x101E5000 /* GPIO port 1 */
  194. #define VERSATILE_GPIO2_BASE 0x101E6000 /* GPIO port 2 */
  195. #define VERSATILE_GPIO3_BASE 0x101E7000 /* GPIO port 3 */
  196. #define VERSATILE_RTC_BASE 0x101E8000 /* Real Time Clock */
  197. /* 0x101E9000 - reserved */
  198. #define VERSATILE_SCI_BASE 0x101F0000 /* Smart card controller */
  199. #define VERSATILE_UART0_BASE 0x101F1000 /* Uart 0 */
  200. #define VERSATILE_UART1_BASE 0x101F2000 /* Uart 1 */
  201. #define VERSATILE_UART2_BASE 0x101F3000 /* Uart 2 */
  202. #define VERSATILE_SSP_BASE 0x101F4000 /* Synchronous Serial Port */
  203. #define VERSATILE_SSMC_BASE 0x20000000 /* SSMC */
  204. #define VERSATILE_IB2_BASE 0x24000000 /* IB2 module */
  205. #define VERSATILE_MBX_BASE 0x40000000 /* MBX */
  206. /* PCI space */
  207. #define VERSATILE_PCI_BASE 0x41000000 /* PCI Interface */
  208. #define VERSATILE_PCI_CFG_BASE 0x42000000
  209. #define VERSATILE_PCI_MEM_BASE0 0x44000000
  210. #define VERSATILE_PCI_MEM_BASE1 0x50000000
  211. #define VERSATILE_PCI_MEM_BASE2 0x60000000
  212. /* Sizes of above maps */
  213. #define VERSATILE_PCI_BASE_SIZE 0x01000000
  214. #define VERSATILE_PCI_CFG_BASE_SIZE 0x02000000
  215. #define VERSATILE_PCI_MEM_BASE0_SIZE 0x0c000000 /* 32Mb */
  216. #define VERSATILE_PCI_MEM_BASE1_SIZE 0x10000000 /* 256Mb */
  217. #define VERSATILE_PCI_MEM_BASE2_SIZE 0x10000000 /* 256Mb */
  218. #define VERSATILE_SDRAM67_BASE 0x70000000 /* SDRAM banks 6 and 7 */
  219. #define VERSATILE_LT_BASE 0x80000000 /* Logic Tile expansion */
  220. /*
  221. * Disk on Chip
  222. */
  223. #define VERSATILE_DOC_BASE 0x2C000000
  224. #define VERSATILE_DOC_SIZE (16 << 20)
  225. #define VERSATILE_DOC_PAGE_SIZE 512
  226. #define VERSATILE_DOC_TOTAL_PAGES (DOC_SIZE / PAGE_SIZE)
  227. #define ERASE_UNIT_PAGES 32
  228. #define START_PAGE 0x80
  229. /*
  230. * LED settings, bits [7:0]
  231. */
  232. #define VERSATILE_SYS_LED0 (1 << 0)
  233. #define VERSATILE_SYS_LED1 (1 << 1)
  234. #define VERSATILE_SYS_LED2 (1 << 2)
  235. #define VERSATILE_SYS_LED3 (1 << 3)
  236. #define VERSATILE_SYS_LED4 (1 << 4)
  237. #define VERSATILE_SYS_LED5 (1 << 5)
  238. #define VERSATILE_SYS_LED6 (1 << 6)
  239. #define VERSATILE_SYS_LED7 (1 << 7)
  240. #define ALL_LEDS 0xFF
  241. #define LED_BANK VERSATILE_SYS_LED
  242. /*
  243. * Control registers
  244. */
  245. #define VERSATILE_IDFIELD_OFFSET 0x0 /* Versatile build information */
  246. #define VERSATILE_FLASHPROG_OFFSET 0x4 /* Flash devices */
  247. #define VERSATILE_INTREG_OFFSET 0x8 /* Interrupt control */
  248. #define VERSATILE_DECODE_OFFSET 0xC /* Fitted logic modules */
  249. /* ------------------------------------------------------------------------
  250. * Versatile Interrupt Controller - control registers
  251. * ------------------------------------------------------------------------
  252. *
  253. * Offsets from interrupt controller base
  254. *
  255. * System Controller interrupt controller base is
  256. *
  257. * VERSATILE_IC_BASE
  258. *
  259. * Core Module interrupt controller base is
  260. *
  261. * VERSATILE_SYS_IC
  262. *
  263. */
  264. /* VIC definitions in include/asm-arm/hardware/vic.h */
  265. #define SIC_IRQ_STATUS 0
  266. #define SIC_IRQ_RAW_STATUS 0x04
  267. #define SIC_IRQ_ENABLE 0x08
  268. #define SIC_IRQ_ENABLE_SET 0x08
  269. #define SIC_IRQ_ENABLE_CLEAR 0x0C
  270. #define SIC_INT_SOFT_SET 0x10
  271. #define SIC_INT_SOFT_CLEAR 0x14
  272. #define SIC_INT_PIC_ENABLE 0x20 /* read status of pass through mask */
  273. #define SIC_INT_PIC_ENABLES 0x20 /* set interrupt pass through bits */
  274. #define SIC_INT_PIC_ENABLEC 0x24 /* Clear interrupt pass through bits */
  275. /* ------------------------------------------------------------------------
  276. * Interrupts - bit assignment (primary)
  277. * ------------------------------------------------------------------------
  278. */
  279. #define INT_WDOGINT 0 /* Watchdog timer */
  280. #define INT_SOFTINT 1 /* Software interrupt */
  281. #define INT_COMMRx 2 /* Debug Comm Rx interrupt */
  282. #define INT_COMMTx 3 /* Debug Comm Tx interrupt */
  283. #define INT_TIMERINT0_1 4 /* Timer 0 and 1 */
  284. #define INT_TIMERINT2_3 5 /* Timer 2 and 3 */
  285. #define INT_GPIOINT0 6 /* GPIO 0 */
  286. #define INT_GPIOINT1 7 /* GPIO 1 */
  287. #define INT_GPIOINT2 8 /* GPIO 2 */
  288. #define INT_GPIOINT3 9 /* GPIO 3 */
  289. #define INT_RTCINT 10 /* Real Time Clock */
  290. #define INT_SSPINT 11 /* Synchronous Serial Port */
  291. #define INT_UARTINT0 12 /* UART 0 on development chip */
  292. #define INT_UARTINT1 13 /* UART 1 on development chip */
  293. #define INT_UARTINT2 14 /* UART 2 on development chip */
  294. #define INT_SCIINT 15 /* Smart Card Interface */
  295. #define INT_CLCDINT 16 /* CLCD controller */
  296. #define INT_DMAINT 17 /* DMA controller */
  297. #define INT_PWRFAILINT 18 /* Power failure */
  298. #define INT_MBXINT 19 /* Graphics processor */
  299. #define INT_GNDINT 20 /* Reserved */
  300. /* External interrupt signals from logic tiles or secondary controller */
  301. #define INT_VICSOURCE21 21 /* Disk on Chip */
  302. #define INT_VICSOURCE22 22 /* MCI0A */
  303. #define INT_VICSOURCE23 23 /* MCI1A */
  304. #define INT_VICSOURCE24 24 /* AACI */
  305. #define INT_VICSOURCE25 25 /* Ethernet */
  306. #define INT_VICSOURCE26 26 /* USB */
  307. #define INT_VICSOURCE27 27 /* PCI 0 */
  308. #define INT_VICSOURCE28 28 /* PCI 1 */
  309. #define INT_VICSOURCE29 29 /* PCI 2 */
  310. #define INT_VICSOURCE30 30 /* PCI 3 */
  311. #define INT_VICSOURCE31 31 /* SIC source */
  312. #define VERSATILE_SC_VALID_INT 0x003FFFFF
  313. #define MAXIRQNUM 31
  314. #define MAXFIQNUM 31
  315. #define MAXSWINUM 31
  316. /* ------------------------------------------------------------------------
  317. * Interrupts - bit assignment (secondary)
  318. * ------------------------------------------------------------------------
  319. */
  320. #define SIC_INT_MMCI0B 1 /* Multimedia Card 0B */
  321. #define SIC_INT_MMCI1B 2 /* Multimedia Card 1B */
  322. #define SIC_INT_KMI0 3 /* Keyboard/Mouse port 0 */
  323. #define SIC_INT_KMI1 4 /* Keyboard/Mouse port 1 */
  324. #define SIC_INT_SCI3 5 /* Smart Card interface */
  325. #define SIC_INT_UART3 6 /* UART 3 empty or data available */
  326. #define SIC_INT_CLCD 7 /* Character LCD */
  327. #define SIC_INT_TOUCH 8 /* Touchscreen */
  328. #define SIC_INT_KEYPAD 9 /* Key pressed on display keypad */
  329. /* 10:20 - reserved */
  330. #define SIC_INT_DoC 21 /* Disk on Chip memory controller */
  331. #define SIC_INT_MMCI0A 22 /* MMC 0A */
  332. #define SIC_INT_MMCI1A 23 /* MMC 1A */
  333. #define SIC_INT_AACI 24 /* Audio Codec */
  334. #define SIC_INT_ETH 25 /* Ethernet controller */
  335. #define SIC_INT_USB 26 /* USB controller */
  336. #define SIC_INT_PCI0 27
  337. #define SIC_INT_PCI1 28
  338. #define SIC_INT_PCI2 29
  339. #define SIC_INT_PCI3 30
  340. /*
  341. * Clean base - dummy
  342. *
  343. */
  344. #define CLEAN_BASE VERSATILE_BOOT_ROM_HI
  345. /*
  346. * System controller bit assignment
  347. */
  348. #define VERSATILE_REFCLK 0
  349. #define VERSATILE_TIMCLK 1
  350. #define VERSATILE_TIMER1_EnSel 15
  351. #define VERSATILE_TIMER2_EnSel 17
  352. #define VERSATILE_TIMER3_EnSel 19
  353. #define VERSATILE_TIMER4_EnSel 21
  354. #define MAX_TIMER 2
  355. #define MAX_PERIOD 699050
  356. #define TICKS_PER_uSEC 1
  357. /*
  358. * These are useconds NOT ticks.
  359. *
  360. */
  361. #define mSEC_1 1000
  362. #define mSEC_5 (mSEC_1 * 5)
  363. #define mSEC_10 (mSEC_1 * 10)
  364. #define mSEC_25 (mSEC_1 * 25)
  365. #define SEC_1 (mSEC_1 * 1000)
  366. #define VERSATILE_CSR_BASE 0x10000000
  367. #define VERSATILE_CSR_SIZE 0x10000000
  368. #ifdef CONFIG_MACH_VERSATILE_AB
  369. /*
  370. * IB2 Versatile/AB expansion board definitions
  371. */
  372. #define VERSATILE_IB2_CAMERA_BANK VERSATILE_IB2_BASE
  373. #define VERSATILE_IB2_KBD_DATAREG (VERSATILE_IB2_BASE + 0x01000000)
  374. /* VICINTSOURCE27 */
  375. #define VERSATILE_IB2_INT_BASE (VERSATILE_IB2_BASE + 0x02000000)
  376. #define VERSATILE_IB2_IER (VERSATILE_IB2_INT_BASE + 0)
  377. #define VERSATILE_IB2_ISR (VERSATILE_IB2_INT_BASE + 4)
  378. #define VERSATILE_IB2_CTL_BASE (VERSATILE_IB2_BASE + 0x03000000)
  379. #define VERSATILE_IB2_CTRL (VERSATILE_IB2_CTL_BASE + 0)
  380. #define VERSATILE_IB2_STAT (VERSATILE_IB2_CTL_BASE + 4)
  381. #endif
  382. #endif
  383. /* END */