core.c 25 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029
  1. /*
  2. * linux/arch/arm/mach-versatile/core.c
  3. *
  4. * Copyright (C) 1999 - 2003 ARM Limited
  5. * Copyright (C) 2000 Deep Blue Solutions Ltd
  6. *
  7. * This program is free software; you can redistribute it and/or modify
  8. * it under the terms of the GNU General Public License as published by
  9. * the Free Software Foundation; either version 2 of the License, or
  10. * (at your option) any later version.
  11. *
  12. * This program is distributed in the hope that it will be useful,
  13. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  14. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  15. * GNU General Public License for more details.
  16. *
  17. * You should have received a copy of the GNU General Public License
  18. * along with this program; if not, write to the Free Software
  19. * Foundation, Inc., 59 Temple Place, Suite 330, Boston, MA 02111-1307 USA
  20. */
  21. #include <linux/init.h>
  22. #include <linux/device.h>
  23. #include <linux/dma-mapping.h>
  24. #include <linux/platform_device.h>
  25. #include <linux/sysdev.h>
  26. #include <linux/interrupt.h>
  27. #include <linux/amba/bus.h>
  28. #include <linux/amba/clcd.h>
  29. #include <linux/clocksource.h>
  30. #include <linux/clockchips.h>
  31. #include <linux/cnt32_to_63.h>
  32. #include <linux/io.h>
  33. #include <asm/clkdev.h>
  34. #include <asm/system.h>
  35. #include <mach/hardware.h>
  36. #include <asm/irq.h>
  37. #include <asm/leds.h>
  38. #include <asm/hardware/arm_timer.h>
  39. #include <asm/hardware/icst307.h>
  40. #include <asm/hardware/vic.h>
  41. #include <asm/mach-types.h>
  42. #include <asm/mach/arch.h>
  43. #include <asm/mach/flash.h>
  44. #include <asm/mach/irq.h>
  45. #include <asm/mach/time.h>
  46. #include <asm/mach/map.h>
  47. #include <asm/mach/mmc.h>
  48. #include "core.h"
  49. #include "clock.h"
  50. /*
  51. * All IO addresses are mapped onto VA 0xFFFx.xxxx, where x.xxxx
  52. * is the (PA >> 12).
  53. *
  54. * Setup a VA for the Versatile Vectored Interrupt Controller.
  55. */
  56. #define __io_address(n) __io(IO_ADDRESS(n))
  57. #define VA_VIC_BASE __io_address(VERSATILE_VIC_BASE)
  58. #define VA_SIC_BASE __io_address(VERSATILE_SIC_BASE)
  59. static void sic_mask_irq(unsigned int irq)
  60. {
  61. irq -= IRQ_SIC_START;
  62. writel(1 << irq, VA_SIC_BASE + SIC_IRQ_ENABLE_CLEAR);
  63. }
  64. static void sic_unmask_irq(unsigned int irq)
  65. {
  66. irq -= IRQ_SIC_START;
  67. writel(1 << irq, VA_SIC_BASE + SIC_IRQ_ENABLE_SET);
  68. }
  69. static struct irq_chip sic_chip = {
  70. .name = "SIC",
  71. .ack = sic_mask_irq,
  72. .mask = sic_mask_irq,
  73. .unmask = sic_unmask_irq,
  74. };
  75. static void
  76. sic_handle_irq(unsigned int irq, struct irq_desc *desc)
  77. {
  78. unsigned long status = readl(VA_SIC_BASE + SIC_IRQ_STATUS);
  79. if (status == 0) {
  80. do_bad_IRQ(irq, desc);
  81. return;
  82. }
  83. do {
  84. irq = ffs(status) - 1;
  85. status &= ~(1 << irq);
  86. irq += IRQ_SIC_START;
  87. generic_handle_irq(irq);
  88. } while (status);
  89. }
  90. #if 1
  91. #define IRQ_MMCI0A IRQ_VICSOURCE22
  92. #define IRQ_AACI IRQ_VICSOURCE24
  93. #define IRQ_ETH IRQ_VICSOURCE25
  94. #define PIC_MASK 0xFFD00000
  95. #else
  96. #define IRQ_MMCI0A IRQ_SIC_MMCI0A
  97. #define IRQ_AACI IRQ_SIC_AACI
  98. #define IRQ_ETH IRQ_SIC_ETH
  99. #define PIC_MASK 0
  100. #endif
  101. void __init versatile_init_irq(void)
  102. {
  103. unsigned int i;
  104. vic_init(VA_VIC_BASE, IRQ_VIC_START, ~0);
  105. set_irq_chained_handler(IRQ_VICSOURCE31, sic_handle_irq);
  106. /* Do second interrupt controller */
  107. writel(~0, VA_SIC_BASE + SIC_IRQ_ENABLE_CLEAR);
  108. for (i = IRQ_SIC_START; i <= IRQ_SIC_END; i++) {
  109. if ((PIC_MASK & (1 << (i - IRQ_SIC_START))) == 0) {
  110. set_irq_chip(i, &sic_chip);
  111. set_irq_handler(i, handle_level_irq);
  112. set_irq_flags(i, IRQF_VALID | IRQF_PROBE);
  113. }
  114. }
  115. /*
  116. * Interrupts on secondary controller from 0 to 8 are routed to
  117. * source 31 on PIC.
  118. * Interrupts from 21 to 31 are routed directly to the VIC on
  119. * the corresponding number on primary controller. This is controlled
  120. * by setting PIC_ENABLEx.
  121. */
  122. writel(PIC_MASK, VA_SIC_BASE + SIC_INT_PIC_ENABLE);
  123. }
  124. static struct map_desc versatile_io_desc[] __initdata = {
  125. {
  126. .virtual = IO_ADDRESS(VERSATILE_SYS_BASE),
  127. .pfn = __phys_to_pfn(VERSATILE_SYS_BASE),
  128. .length = SZ_4K,
  129. .type = MT_DEVICE
  130. }, {
  131. .virtual = IO_ADDRESS(VERSATILE_SIC_BASE),
  132. .pfn = __phys_to_pfn(VERSATILE_SIC_BASE),
  133. .length = SZ_4K,
  134. .type = MT_DEVICE
  135. }, {
  136. .virtual = IO_ADDRESS(VERSATILE_VIC_BASE),
  137. .pfn = __phys_to_pfn(VERSATILE_VIC_BASE),
  138. .length = SZ_4K,
  139. .type = MT_DEVICE
  140. }, {
  141. .virtual = IO_ADDRESS(VERSATILE_SCTL_BASE),
  142. .pfn = __phys_to_pfn(VERSATILE_SCTL_BASE),
  143. .length = SZ_4K * 9,
  144. .type = MT_DEVICE
  145. },
  146. #ifdef CONFIG_MACH_VERSATILE_AB
  147. {
  148. .virtual = IO_ADDRESS(VERSATILE_GPIO0_BASE),
  149. .pfn = __phys_to_pfn(VERSATILE_GPIO0_BASE),
  150. .length = SZ_4K,
  151. .type = MT_DEVICE
  152. }, {
  153. .virtual = IO_ADDRESS(VERSATILE_IB2_BASE),
  154. .pfn = __phys_to_pfn(VERSATILE_IB2_BASE),
  155. .length = SZ_64M,
  156. .type = MT_DEVICE
  157. },
  158. #endif
  159. #ifdef CONFIG_DEBUG_LL
  160. {
  161. .virtual = IO_ADDRESS(VERSATILE_UART0_BASE),
  162. .pfn = __phys_to_pfn(VERSATILE_UART0_BASE),
  163. .length = SZ_4K,
  164. .type = MT_DEVICE
  165. },
  166. #endif
  167. #ifdef CONFIG_PCI
  168. {
  169. .virtual = IO_ADDRESS(VERSATILE_PCI_CORE_BASE),
  170. .pfn = __phys_to_pfn(VERSATILE_PCI_CORE_BASE),
  171. .length = SZ_4K,
  172. .type = MT_DEVICE
  173. }, {
  174. .virtual = (unsigned long)VERSATILE_PCI_VIRT_BASE,
  175. .pfn = __phys_to_pfn(VERSATILE_PCI_BASE),
  176. .length = VERSATILE_PCI_BASE_SIZE,
  177. .type = MT_DEVICE
  178. }, {
  179. .virtual = (unsigned long)VERSATILE_PCI_CFG_VIRT_BASE,
  180. .pfn = __phys_to_pfn(VERSATILE_PCI_CFG_BASE),
  181. .length = VERSATILE_PCI_CFG_BASE_SIZE,
  182. .type = MT_DEVICE
  183. },
  184. #if 0
  185. {
  186. .virtual = VERSATILE_PCI_VIRT_MEM_BASE0,
  187. .pfn = __phys_to_pfn(VERSATILE_PCI_MEM_BASE0),
  188. .length = SZ_16M,
  189. .type = MT_DEVICE
  190. }, {
  191. .virtual = VERSATILE_PCI_VIRT_MEM_BASE1,
  192. .pfn = __phys_to_pfn(VERSATILE_PCI_MEM_BASE1),
  193. .length = SZ_16M,
  194. .type = MT_DEVICE
  195. }, {
  196. .virtual = VERSATILE_PCI_VIRT_MEM_BASE2,
  197. .pfn = __phys_to_pfn(VERSATILE_PCI_MEM_BASE2),
  198. .length = SZ_16M,
  199. .type = MT_DEVICE
  200. },
  201. #endif
  202. #endif
  203. };
  204. void __init versatile_map_io(void)
  205. {
  206. iotable_init(versatile_io_desc, ARRAY_SIZE(versatile_io_desc));
  207. }
  208. #define VERSATILE_REFCOUNTER (__io_address(VERSATILE_SYS_BASE) + VERSATILE_SYS_24MHz_OFFSET)
  209. /*
  210. * This is the Versatile sched_clock implementation. This has
  211. * a resolution of 41.7ns, and a maximum value of about 35583 days.
  212. *
  213. * The return value is guaranteed to be monotonic in that range as
  214. * long as there is always less than 89 seconds between successive
  215. * calls to this function.
  216. */
  217. unsigned long long sched_clock(void)
  218. {
  219. unsigned long long v = cnt32_to_63(readl(VERSATILE_REFCOUNTER));
  220. /* the <<1 gets rid of the cnt_32_to_63 top bit saving on a bic insn */
  221. v *= 125<<1;
  222. do_div(v, 3<<1);
  223. return v;
  224. }
  225. #define VERSATILE_FLASHCTRL (__io_address(VERSATILE_SYS_BASE) + VERSATILE_SYS_FLASH_OFFSET)
  226. static int versatile_flash_init(void)
  227. {
  228. u32 val;
  229. val = __raw_readl(VERSATILE_FLASHCTRL);
  230. val &= ~VERSATILE_FLASHPROG_FLVPPEN;
  231. __raw_writel(val, VERSATILE_FLASHCTRL);
  232. return 0;
  233. }
  234. static void versatile_flash_exit(void)
  235. {
  236. u32 val;
  237. val = __raw_readl(VERSATILE_FLASHCTRL);
  238. val &= ~VERSATILE_FLASHPROG_FLVPPEN;
  239. __raw_writel(val, VERSATILE_FLASHCTRL);
  240. }
  241. static void versatile_flash_set_vpp(int on)
  242. {
  243. u32 val;
  244. val = __raw_readl(VERSATILE_FLASHCTRL);
  245. if (on)
  246. val |= VERSATILE_FLASHPROG_FLVPPEN;
  247. else
  248. val &= ~VERSATILE_FLASHPROG_FLVPPEN;
  249. __raw_writel(val, VERSATILE_FLASHCTRL);
  250. }
  251. static struct flash_platform_data versatile_flash_data = {
  252. .map_name = "cfi_probe",
  253. .width = 4,
  254. .init = versatile_flash_init,
  255. .exit = versatile_flash_exit,
  256. .set_vpp = versatile_flash_set_vpp,
  257. };
  258. static struct resource versatile_flash_resource = {
  259. .start = VERSATILE_FLASH_BASE,
  260. .end = VERSATILE_FLASH_BASE + VERSATILE_FLASH_SIZE - 1,
  261. .flags = IORESOURCE_MEM,
  262. };
  263. static struct platform_device versatile_flash_device = {
  264. .name = "armflash",
  265. .id = 0,
  266. .dev = {
  267. .platform_data = &versatile_flash_data,
  268. },
  269. .num_resources = 1,
  270. .resource = &versatile_flash_resource,
  271. };
  272. static struct resource smc91x_resources[] = {
  273. [0] = {
  274. .start = VERSATILE_ETH_BASE,
  275. .end = VERSATILE_ETH_BASE + SZ_64K - 1,
  276. .flags = IORESOURCE_MEM,
  277. },
  278. [1] = {
  279. .start = IRQ_ETH,
  280. .end = IRQ_ETH,
  281. .flags = IORESOURCE_IRQ,
  282. },
  283. };
  284. static struct platform_device smc91x_device = {
  285. .name = "smc91x",
  286. .id = 0,
  287. .num_resources = ARRAY_SIZE(smc91x_resources),
  288. .resource = smc91x_resources,
  289. };
  290. static struct resource versatile_i2c_resource = {
  291. .start = VERSATILE_I2C_BASE,
  292. .end = VERSATILE_I2C_BASE + SZ_4K - 1,
  293. .flags = IORESOURCE_MEM,
  294. };
  295. static struct platform_device versatile_i2c_device = {
  296. .name = "versatile-i2c",
  297. .id = 0,
  298. .num_resources = 1,
  299. .resource = &versatile_i2c_resource,
  300. };
  301. static struct i2c_board_info versatile_i2c_board_info[] = {
  302. {
  303. I2C_BOARD_INFO("rtc-ds1307", 0xd0 >> 1),
  304. .type = "ds1338",
  305. },
  306. };
  307. static int __init versatile_i2c_init(void)
  308. {
  309. return i2c_register_board_info(0, versatile_i2c_board_info,
  310. ARRAY_SIZE(versatile_i2c_board_info));
  311. }
  312. arch_initcall(versatile_i2c_init);
  313. #define VERSATILE_SYSMCI (__io_address(VERSATILE_SYS_BASE) + VERSATILE_SYS_MCI_OFFSET)
  314. unsigned int mmc_status(struct device *dev)
  315. {
  316. struct amba_device *adev = container_of(dev, struct amba_device, dev);
  317. u32 mask;
  318. if (adev->res.start == VERSATILE_MMCI0_BASE)
  319. mask = 1;
  320. else
  321. mask = 2;
  322. return readl(VERSATILE_SYSMCI) & mask;
  323. }
  324. static struct mmc_platform_data mmc0_plat_data = {
  325. .ocr_mask = MMC_VDD_32_33|MMC_VDD_33_34,
  326. .status = mmc_status,
  327. };
  328. /*
  329. * Clock handling
  330. */
  331. static const struct icst307_params versatile_oscvco_params = {
  332. .ref = 24000,
  333. .vco_max = 200000,
  334. .vd_min = 4 + 8,
  335. .vd_max = 511 + 8,
  336. .rd_min = 1 + 2,
  337. .rd_max = 127 + 2,
  338. };
  339. static void versatile_oscvco_set(struct clk *clk, struct icst307_vco vco)
  340. {
  341. void __iomem *sys = __io_address(VERSATILE_SYS_BASE);
  342. void __iomem *sys_lock = sys + VERSATILE_SYS_LOCK_OFFSET;
  343. u32 val;
  344. val = readl(sys + clk->oscoff) & ~0x7ffff;
  345. val |= vco.v | (vco.r << 9) | (vco.s << 16);
  346. writel(0xa05f, sys_lock);
  347. writel(val, sys + clk->oscoff);
  348. writel(0, sys_lock);
  349. }
  350. static struct clk osc4_clk = {
  351. .params = &versatile_oscvco_params,
  352. .oscoff = VERSATILE_SYS_OSCCLCD_OFFSET,
  353. .setvco = versatile_oscvco_set,
  354. };
  355. /*
  356. * These are fixed clocks.
  357. */
  358. static struct clk ref24_clk = {
  359. .rate = 24000000,
  360. };
  361. static struct clk_lookup lookups[] = {
  362. { /* UART0 */
  363. .dev_id = "dev:f1",
  364. .clk = &ref24_clk,
  365. }, { /* UART1 */
  366. .dev_id = "dev:f2",
  367. .clk = &ref24_clk,
  368. }, { /* UART2 */
  369. .dev_id = "dev:f3",
  370. .clk = &ref24_clk,
  371. }, { /* UART3 */
  372. .dev_id = "fpga:09",
  373. .clk = &ref24_clk,
  374. }, { /* KMI0 */
  375. .dev_id = "fpga:06",
  376. .clk = &ref24_clk,
  377. }, { /* KMI1 */
  378. .dev_id = "fpga:07",
  379. .clk = &ref24_clk,
  380. }, { /* MMC0 */
  381. .dev_id = "fpga:05",
  382. .clk = &ref24_clk,
  383. }, { /* MMC1 */
  384. .dev_id = "fpga:0b",
  385. .clk = &ref24_clk,
  386. }, { /* CLCD */
  387. .dev_id = "dev:20",
  388. .clk = &osc4_clk,
  389. }
  390. };
  391. /*
  392. * CLCD support.
  393. */
  394. #define SYS_CLCD_MODE_MASK (3 << 0)
  395. #define SYS_CLCD_MODE_888 (0 << 0)
  396. #define SYS_CLCD_MODE_5551 (1 << 0)
  397. #define SYS_CLCD_MODE_565_RLSB (2 << 0)
  398. #define SYS_CLCD_MODE_565_BLSB (3 << 0)
  399. #define SYS_CLCD_NLCDIOON (1 << 2)
  400. #define SYS_CLCD_VDDPOSSWITCH (1 << 3)
  401. #define SYS_CLCD_PWR3V5SWITCH (1 << 4)
  402. #define SYS_CLCD_ID_MASK (0x1f << 8)
  403. #define SYS_CLCD_ID_SANYO_3_8 (0x00 << 8)
  404. #define SYS_CLCD_ID_UNKNOWN_8_4 (0x01 << 8)
  405. #define SYS_CLCD_ID_EPSON_2_2 (0x02 << 8)
  406. #define SYS_CLCD_ID_SANYO_2_5 (0x07 << 8)
  407. #define SYS_CLCD_ID_VGA (0x1f << 8)
  408. static struct clcd_panel vga = {
  409. .mode = {
  410. .name = "VGA",
  411. .refresh = 60,
  412. .xres = 640,
  413. .yres = 480,
  414. .pixclock = 39721,
  415. .left_margin = 40,
  416. .right_margin = 24,
  417. .upper_margin = 32,
  418. .lower_margin = 11,
  419. .hsync_len = 96,
  420. .vsync_len = 2,
  421. .sync = 0,
  422. .vmode = FB_VMODE_NONINTERLACED,
  423. },
  424. .width = -1,
  425. .height = -1,
  426. .tim2 = TIM2_BCD | TIM2_IPC,
  427. .cntl = CNTL_LCDTFT | CNTL_LCDVCOMP(1),
  428. .bpp = 16,
  429. };
  430. static struct clcd_panel sanyo_3_8_in = {
  431. .mode = {
  432. .name = "Sanyo QVGA",
  433. .refresh = 116,
  434. .xres = 320,
  435. .yres = 240,
  436. .pixclock = 100000,
  437. .left_margin = 6,
  438. .right_margin = 6,
  439. .upper_margin = 5,
  440. .lower_margin = 5,
  441. .hsync_len = 6,
  442. .vsync_len = 6,
  443. .sync = 0,
  444. .vmode = FB_VMODE_NONINTERLACED,
  445. },
  446. .width = -1,
  447. .height = -1,
  448. .tim2 = TIM2_BCD,
  449. .cntl = CNTL_LCDTFT | CNTL_LCDVCOMP(1),
  450. .bpp = 16,
  451. };
  452. static struct clcd_panel sanyo_2_5_in = {
  453. .mode = {
  454. .name = "Sanyo QVGA Portrait",
  455. .refresh = 116,
  456. .xres = 240,
  457. .yres = 320,
  458. .pixclock = 100000,
  459. .left_margin = 20,
  460. .right_margin = 10,
  461. .upper_margin = 2,
  462. .lower_margin = 2,
  463. .hsync_len = 10,
  464. .vsync_len = 2,
  465. .sync = FB_SYNC_HOR_HIGH_ACT | FB_SYNC_VERT_HIGH_ACT,
  466. .vmode = FB_VMODE_NONINTERLACED,
  467. },
  468. .width = -1,
  469. .height = -1,
  470. .tim2 = TIM2_IVS | TIM2_IHS | TIM2_IPC,
  471. .cntl = CNTL_LCDTFT | CNTL_LCDVCOMP(1),
  472. .bpp = 16,
  473. };
  474. static struct clcd_panel epson_2_2_in = {
  475. .mode = {
  476. .name = "Epson QCIF",
  477. .refresh = 390,
  478. .xres = 176,
  479. .yres = 220,
  480. .pixclock = 62500,
  481. .left_margin = 3,
  482. .right_margin = 2,
  483. .upper_margin = 1,
  484. .lower_margin = 0,
  485. .hsync_len = 3,
  486. .vsync_len = 2,
  487. .sync = 0,
  488. .vmode = FB_VMODE_NONINTERLACED,
  489. },
  490. .width = -1,
  491. .height = -1,
  492. .tim2 = TIM2_BCD | TIM2_IPC,
  493. .cntl = CNTL_LCDTFT | CNTL_LCDVCOMP(1),
  494. .bpp = 16,
  495. };
  496. /*
  497. * Detect which LCD panel is connected, and return the appropriate
  498. * clcd_panel structure. Note: we do not have any information on
  499. * the required timings for the 8.4in panel, so we presently assume
  500. * VGA timings.
  501. */
  502. static struct clcd_panel *versatile_clcd_panel(void)
  503. {
  504. void __iomem *sys_clcd = __io_address(VERSATILE_SYS_BASE) + VERSATILE_SYS_CLCD_OFFSET;
  505. struct clcd_panel *panel = &vga;
  506. u32 val;
  507. val = readl(sys_clcd) & SYS_CLCD_ID_MASK;
  508. if (val == SYS_CLCD_ID_SANYO_3_8)
  509. panel = &sanyo_3_8_in;
  510. else if (val == SYS_CLCD_ID_SANYO_2_5)
  511. panel = &sanyo_2_5_in;
  512. else if (val == SYS_CLCD_ID_EPSON_2_2)
  513. panel = &epson_2_2_in;
  514. else if (val == SYS_CLCD_ID_VGA)
  515. panel = &vga;
  516. else {
  517. printk(KERN_ERR "CLCD: unknown LCD panel ID 0x%08x, using VGA\n",
  518. val);
  519. panel = &vga;
  520. }
  521. return panel;
  522. }
  523. /*
  524. * Disable all display connectors on the interface module.
  525. */
  526. static void versatile_clcd_disable(struct clcd_fb *fb)
  527. {
  528. void __iomem *sys_clcd = __io_address(VERSATILE_SYS_BASE) + VERSATILE_SYS_CLCD_OFFSET;
  529. u32 val;
  530. val = readl(sys_clcd);
  531. val &= ~SYS_CLCD_NLCDIOON | SYS_CLCD_PWR3V5SWITCH;
  532. writel(val, sys_clcd);
  533. #ifdef CONFIG_MACH_VERSATILE_AB
  534. /*
  535. * If the LCD is Sanyo 2x5 in on the IB2 board, turn the back-light off
  536. */
  537. if (machine_is_versatile_ab() && fb->panel == &sanyo_2_5_in) {
  538. void __iomem *versatile_ib2_ctrl = __io_address(VERSATILE_IB2_CTRL);
  539. unsigned long ctrl;
  540. ctrl = readl(versatile_ib2_ctrl);
  541. ctrl &= ~0x01;
  542. writel(ctrl, versatile_ib2_ctrl);
  543. }
  544. #endif
  545. }
  546. /*
  547. * Enable the relevant connector on the interface module.
  548. */
  549. static void versatile_clcd_enable(struct clcd_fb *fb)
  550. {
  551. void __iomem *sys_clcd = __io_address(VERSATILE_SYS_BASE) + VERSATILE_SYS_CLCD_OFFSET;
  552. u32 val;
  553. val = readl(sys_clcd);
  554. val &= ~SYS_CLCD_MODE_MASK;
  555. switch (fb->fb.var.green.length) {
  556. case 5:
  557. val |= SYS_CLCD_MODE_5551;
  558. break;
  559. case 6:
  560. val |= SYS_CLCD_MODE_565_RLSB;
  561. break;
  562. case 8:
  563. val |= SYS_CLCD_MODE_888;
  564. break;
  565. }
  566. /*
  567. * Set the MUX
  568. */
  569. writel(val, sys_clcd);
  570. /*
  571. * And now enable the PSUs
  572. */
  573. val |= SYS_CLCD_NLCDIOON | SYS_CLCD_PWR3V5SWITCH;
  574. writel(val, sys_clcd);
  575. #ifdef CONFIG_MACH_VERSATILE_AB
  576. /*
  577. * If the LCD is Sanyo 2x5 in on the IB2 board, turn the back-light on
  578. */
  579. if (machine_is_versatile_ab() && fb->panel == &sanyo_2_5_in) {
  580. void __iomem *versatile_ib2_ctrl = __io_address(VERSATILE_IB2_CTRL);
  581. unsigned long ctrl;
  582. ctrl = readl(versatile_ib2_ctrl);
  583. ctrl |= 0x01;
  584. writel(ctrl, versatile_ib2_ctrl);
  585. }
  586. #endif
  587. }
  588. static unsigned long framesize = SZ_1M;
  589. static int versatile_clcd_setup(struct clcd_fb *fb)
  590. {
  591. dma_addr_t dma;
  592. fb->panel = versatile_clcd_panel();
  593. fb->fb.screen_base = dma_alloc_writecombine(&fb->dev->dev, framesize,
  594. &dma, GFP_KERNEL);
  595. if (!fb->fb.screen_base) {
  596. printk(KERN_ERR "CLCD: unable to map framebuffer\n");
  597. return -ENOMEM;
  598. }
  599. fb->fb.fix.smem_start = dma;
  600. fb->fb.fix.smem_len = framesize;
  601. return 0;
  602. }
  603. static int versatile_clcd_mmap(struct clcd_fb *fb, struct vm_area_struct *vma)
  604. {
  605. return dma_mmap_writecombine(&fb->dev->dev, vma,
  606. fb->fb.screen_base,
  607. fb->fb.fix.smem_start,
  608. fb->fb.fix.smem_len);
  609. }
  610. static void versatile_clcd_remove(struct clcd_fb *fb)
  611. {
  612. dma_free_writecombine(&fb->dev->dev, fb->fb.fix.smem_len,
  613. fb->fb.screen_base, fb->fb.fix.smem_start);
  614. }
  615. static struct clcd_board clcd_plat_data = {
  616. .name = "Versatile",
  617. .check = clcdfb_check,
  618. .decode = clcdfb_decode,
  619. .disable = versatile_clcd_disable,
  620. .enable = versatile_clcd_enable,
  621. .setup = versatile_clcd_setup,
  622. .mmap = versatile_clcd_mmap,
  623. .remove = versatile_clcd_remove,
  624. };
  625. #define AACI_IRQ { IRQ_AACI, NO_IRQ }
  626. #define AACI_DMA { 0x80, 0x81 }
  627. #define MMCI0_IRQ { IRQ_MMCI0A,IRQ_SIC_MMCI0B }
  628. #define MMCI0_DMA { 0x84, 0 }
  629. #define KMI0_IRQ { IRQ_SIC_KMI0, NO_IRQ }
  630. #define KMI0_DMA { 0, 0 }
  631. #define KMI1_IRQ { IRQ_SIC_KMI1, NO_IRQ }
  632. #define KMI1_DMA { 0, 0 }
  633. /*
  634. * These devices are connected directly to the multi-layer AHB switch
  635. */
  636. #define SMC_IRQ { NO_IRQ, NO_IRQ }
  637. #define SMC_DMA { 0, 0 }
  638. #define MPMC_IRQ { NO_IRQ, NO_IRQ }
  639. #define MPMC_DMA { 0, 0 }
  640. #define CLCD_IRQ { IRQ_CLCDINT, NO_IRQ }
  641. #define CLCD_DMA { 0, 0 }
  642. #define DMAC_IRQ { IRQ_DMAINT, NO_IRQ }
  643. #define DMAC_DMA { 0, 0 }
  644. /*
  645. * These devices are connected via the core APB bridge
  646. */
  647. #define SCTL_IRQ { NO_IRQ, NO_IRQ }
  648. #define SCTL_DMA { 0, 0 }
  649. #define WATCHDOG_IRQ { IRQ_WDOGINT, NO_IRQ }
  650. #define WATCHDOG_DMA { 0, 0 }
  651. #define GPIO0_IRQ { IRQ_GPIOINT0, NO_IRQ }
  652. #define GPIO0_DMA { 0, 0 }
  653. #define GPIO1_IRQ { IRQ_GPIOINT1, NO_IRQ }
  654. #define GPIO1_DMA { 0, 0 }
  655. #define RTC_IRQ { IRQ_RTCINT, NO_IRQ }
  656. #define RTC_DMA { 0, 0 }
  657. /*
  658. * These devices are connected via the DMA APB bridge
  659. */
  660. #define SCI_IRQ { IRQ_SCIINT, NO_IRQ }
  661. #define SCI_DMA { 7, 6 }
  662. #define UART0_IRQ { IRQ_UARTINT0, NO_IRQ }
  663. #define UART0_DMA { 15, 14 }
  664. #define UART1_IRQ { IRQ_UARTINT1, NO_IRQ }
  665. #define UART1_DMA { 13, 12 }
  666. #define UART2_IRQ { IRQ_UARTINT2, NO_IRQ }
  667. #define UART2_DMA { 11, 10 }
  668. #define SSP_IRQ { IRQ_SSPINT, NO_IRQ }
  669. #define SSP_DMA { 9, 8 }
  670. /* FPGA Primecells */
  671. AMBA_DEVICE(aaci, "fpga:04", AACI, NULL);
  672. AMBA_DEVICE(mmc0, "fpga:05", MMCI0, &mmc0_plat_data);
  673. AMBA_DEVICE(kmi0, "fpga:06", KMI0, NULL);
  674. AMBA_DEVICE(kmi1, "fpga:07", KMI1, NULL);
  675. /* DevChip Primecells */
  676. AMBA_DEVICE(smc, "dev:00", SMC, NULL);
  677. AMBA_DEVICE(mpmc, "dev:10", MPMC, NULL);
  678. AMBA_DEVICE(clcd, "dev:20", CLCD, &clcd_plat_data);
  679. AMBA_DEVICE(dmac, "dev:30", DMAC, NULL);
  680. AMBA_DEVICE(sctl, "dev:e0", SCTL, NULL);
  681. AMBA_DEVICE(wdog, "dev:e1", WATCHDOG, NULL);
  682. AMBA_DEVICE(gpio0, "dev:e4", GPIO0, NULL);
  683. AMBA_DEVICE(gpio1, "dev:e5", GPIO1, NULL);
  684. AMBA_DEVICE(rtc, "dev:e8", RTC, NULL);
  685. AMBA_DEVICE(sci0, "dev:f0", SCI, NULL);
  686. AMBA_DEVICE(uart0, "dev:f1", UART0, NULL);
  687. AMBA_DEVICE(uart1, "dev:f2", UART1, NULL);
  688. AMBA_DEVICE(uart2, "dev:f3", UART2, NULL);
  689. AMBA_DEVICE(ssp0, "dev:f4", SSP, NULL);
  690. static struct amba_device *amba_devs[] __initdata = {
  691. &dmac_device,
  692. &uart0_device,
  693. &uart1_device,
  694. &uart2_device,
  695. &smc_device,
  696. &mpmc_device,
  697. &clcd_device,
  698. &sctl_device,
  699. &wdog_device,
  700. &gpio0_device,
  701. &gpio1_device,
  702. &rtc_device,
  703. &sci0_device,
  704. &ssp0_device,
  705. &aaci_device,
  706. &mmc0_device,
  707. &kmi0_device,
  708. &kmi1_device,
  709. };
  710. #ifdef CONFIG_LEDS
  711. #define VA_LEDS_BASE (__io_address(VERSATILE_SYS_BASE) + VERSATILE_SYS_LED_OFFSET)
  712. static void versatile_leds_event(led_event_t ledevt)
  713. {
  714. unsigned long flags;
  715. u32 val;
  716. local_irq_save(flags);
  717. val = readl(VA_LEDS_BASE);
  718. switch (ledevt) {
  719. case led_idle_start:
  720. val = val & ~VERSATILE_SYS_LED0;
  721. break;
  722. case led_idle_end:
  723. val = val | VERSATILE_SYS_LED0;
  724. break;
  725. case led_timer:
  726. val = val ^ VERSATILE_SYS_LED1;
  727. break;
  728. case led_halted:
  729. val = 0;
  730. break;
  731. default:
  732. break;
  733. }
  734. writel(val, VA_LEDS_BASE);
  735. local_irq_restore(flags);
  736. }
  737. #endif /* CONFIG_LEDS */
  738. void __init versatile_init(void)
  739. {
  740. int i;
  741. for (i = 0; i < ARRAY_SIZE(lookups); i++)
  742. clkdev_add(&lookups[i]);
  743. platform_device_register(&versatile_flash_device);
  744. platform_device_register(&versatile_i2c_device);
  745. platform_device_register(&smc91x_device);
  746. for (i = 0; i < ARRAY_SIZE(amba_devs); i++) {
  747. struct amba_device *d = amba_devs[i];
  748. amba_device_register(d, &iomem_resource);
  749. }
  750. #ifdef CONFIG_LEDS
  751. leds_event = versatile_leds_event;
  752. #endif
  753. }
  754. /*
  755. * Where is the timer (VA)?
  756. */
  757. #define TIMER0_VA_BASE __io_address(VERSATILE_TIMER0_1_BASE)
  758. #define TIMER1_VA_BASE (__io_address(VERSATILE_TIMER0_1_BASE) + 0x20)
  759. #define TIMER2_VA_BASE __io_address(VERSATILE_TIMER2_3_BASE)
  760. #define TIMER3_VA_BASE (__io_address(VERSATILE_TIMER2_3_BASE) + 0x20)
  761. #define VA_IC_BASE __io_address(VERSATILE_VIC_BASE)
  762. /*
  763. * How long is the timer interval?
  764. */
  765. #define TIMER_INTERVAL (TICKS_PER_uSEC * mSEC_10)
  766. #if TIMER_INTERVAL >= 0x100000
  767. #define TIMER_RELOAD (TIMER_INTERVAL >> 8)
  768. #define TIMER_DIVISOR (TIMER_CTRL_DIV256)
  769. #define TICKS2USECS(x) (256 * (x) / TICKS_PER_uSEC)
  770. #elif TIMER_INTERVAL >= 0x10000
  771. #define TIMER_RELOAD (TIMER_INTERVAL >> 4) /* Divide by 16 */
  772. #define TIMER_DIVISOR (TIMER_CTRL_DIV16)
  773. #define TICKS2USECS(x) (16 * (x) / TICKS_PER_uSEC)
  774. #else
  775. #define TIMER_RELOAD (TIMER_INTERVAL)
  776. #define TIMER_DIVISOR (TIMER_CTRL_DIV1)
  777. #define TICKS2USECS(x) ((x) / TICKS_PER_uSEC)
  778. #endif
  779. static void timer_set_mode(enum clock_event_mode mode,
  780. struct clock_event_device *clk)
  781. {
  782. unsigned long ctrl;
  783. switch(mode) {
  784. case CLOCK_EVT_MODE_PERIODIC:
  785. writel(TIMER_RELOAD, TIMER0_VA_BASE + TIMER_LOAD);
  786. ctrl = TIMER_CTRL_PERIODIC;
  787. ctrl |= TIMER_CTRL_32BIT | TIMER_CTRL_IE | TIMER_CTRL_ENABLE;
  788. break;
  789. case CLOCK_EVT_MODE_ONESHOT:
  790. /* period set, and timer enabled in 'next_event' hook */
  791. ctrl = TIMER_CTRL_ONESHOT;
  792. ctrl |= TIMER_CTRL_32BIT | TIMER_CTRL_IE;
  793. break;
  794. case CLOCK_EVT_MODE_UNUSED:
  795. case CLOCK_EVT_MODE_SHUTDOWN:
  796. default:
  797. ctrl = 0;
  798. }
  799. writel(ctrl, TIMER0_VA_BASE + TIMER_CTRL);
  800. }
  801. static int timer_set_next_event(unsigned long evt,
  802. struct clock_event_device *unused)
  803. {
  804. unsigned long ctrl = readl(TIMER0_VA_BASE + TIMER_CTRL);
  805. writel(evt, TIMER0_VA_BASE + TIMER_LOAD);
  806. writel(ctrl | TIMER_CTRL_ENABLE, TIMER0_VA_BASE + TIMER_CTRL);
  807. return 0;
  808. }
  809. static struct clock_event_device timer0_clockevent = {
  810. .name = "timer0",
  811. .shift = 32,
  812. .features = CLOCK_EVT_FEAT_PERIODIC | CLOCK_EVT_FEAT_ONESHOT,
  813. .set_mode = timer_set_mode,
  814. .set_next_event = timer_set_next_event,
  815. };
  816. /*
  817. * IRQ handler for the timer
  818. */
  819. static irqreturn_t versatile_timer_interrupt(int irq, void *dev_id)
  820. {
  821. struct clock_event_device *evt = &timer0_clockevent;
  822. writel(1, TIMER0_VA_BASE + TIMER_INTCLR);
  823. evt->event_handler(evt);
  824. return IRQ_HANDLED;
  825. }
  826. static struct irqaction versatile_timer_irq = {
  827. .name = "Versatile Timer Tick",
  828. .flags = IRQF_DISABLED | IRQF_TIMER | IRQF_IRQPOLL,
  829. .handler = versatile_timer_interrupt,
  830. };
  831. static cycle_t versatile_get_cycles(struct clocksource *cs)
  832. {
  833. return ~readl(TIMER3_VA_BASE + TIMER_VALUE);
  834. }
  835. static struct clocksource clocksource_versatile = {
  836. .name = "timer3",
  837. .rating = 200,
  838. .read = versatile_get_cycles,
  839. .mask = CLOCKSOURCE_MASK(32),
  840. .shift = 20,
  841. .flags = CLOCK_SOURCE_IS_CONTINUOUS,
  842. };
  843. static int __init versatile_clocksource_init(void)
  844. {
  845. /* setup timer3 as free-running clocksource */
  846. writel(0, TIMER3_VA_BASE + TIMER_CTRL);
  847. writel(0xffffffff, TIMER3_VA_BASE + TIMER_LOAD);
  848. writel(0xffffffff, TIMER3_VA_BASE + TIMER_VALUE);
  849. writel(TIMER_CTRL_32BIT | TIMER_CTRL_ENABLE | TIMER_CTRL_PERIODIC,
  850. TIMER3_VA_BASE + TIMER_CTRL);
  851. clocksource_versatile.mult =
  852. clocksource_khz2mult(1000, clocksource_versatile.shift);
  853. clocksource_register(&clocksource_versatile);
  854. return 0;
  855. }
  856. /*
  857. * Set up timer interrupt, and return the current time in seconds.
  858. */
  859. static void __init versatile_timer_init(void)
  860. {
  861. u32 val;
  862. /*
  863. * set clock frequency:
  864. * VERSATILE_REFCLK is 32KHz
  865. * VERSATILE_TIMCLK is 1MHz
  866. */
  867. val = readl(__io_address(VERSATILE_SCTL_BASE));
  868. writel((VERSATILE_TIMCLK << VERSATILE_TIMER1_EnSel) |
  869. (VERSATILE_TIMCLK << VERSATILE_TIMER2_EnSel) |
  870. (VERSATILE_TIMCLK << VERSATILE_TIMER3_EnSel) |
  871. (VERSATILE_TIMCLK << VERSATILE_TIMER4_EnSel) | val,
  872. __io_address(VERSATILE_SCTL_BASE));
  873. /*
  874. * Initialise to a known state (all timers off)
  875. */
  876. writel(0, TIMER0_VA_BASE + TIMER_CTRL);
  877. writel(0, TIMER1_VA_BASE + TIMER_CTRL);
  878. writel(0, TIMER2_VA_BASE + TIMER_CTRL);
  879. writel(0, TIMER3_VA_BASE + TIMER_CTRL);
  880. /*
  881. * Make irqs happen for the system timer
  882. */
  883. setup_irq(IRQ_TIMERINT0_1, &versatile_timer_irq);
  884. versatile_clocksource_init();
  885. timer0_clockevent.mult =
  886. div_sc(1000000, NSEC_PER_SEC, timer0_clockevent.shift);
  887. timer0_clockevent.max_delta_ns =
  888. clockevent_delta2ns(0xffffffff, &timer0_clockevent);
  889. timer0_clockevent.min_delta_ns =
  890. clockevent_delta2ns(0xf, &timer0_clockevent);
  891. timer0_clockevent.cpumask = cpumask_of(0);
  892. clockevents_register_device(&timer0_clockevent);
  893. }
  894. struct sys_timer versatile_timer = {
  895. .init = versatile_timer_init,
  896. };