mach-anubis.c 11 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494
  1. /* linux/arch/arm/mach-s3c2440/mach-anubis.c
  2. *
  3. * Copyright (c) 2003-2005,2008 Simtec Electronics
  4. * http://armlinux.simtec.co.uk/
  5. * Ben Dooks <ben@simtec.co.uk>
  6. *
  7. * This program is free software; you can redistribute it and/or modify
  8. * it under the terms of the GNU General Public License version 2 as
  9. * published by the Free Software Foundation.
  10. */
  11. #include <linux/kernel.h>
  12. #include <linux/types.h>
  13. #include <linux/interrupt.h>
  14. #include <linux/list.h>
  15. #include <linux/timer.h>
  16. #include <linux/init.h>
  17. #include <linux/serial_core.h>
  18. #include <linux/platform_device.h>
  19. #include <linux/ata_platform.h>
  20. #include <linux/i2c.h>
  21. #include <linux/io.h>
  22. #include <linux/sm501.h>
  23. #include <linux/sm501-regs.h>
  24. #include <asm/mach/arch.h>
  25. #include <asm/mach/map.h>
  26. #include <asm/mach/irq.h>
  27. #include <mach/anubis-map.h>
  28. #include <mach/anubis-irq.h>
  29. #include <mach/anubis-cpld.h>
  30. #include <mach/hardware.h>
  31. #include <asm/irq.h>
  32. #include <asm/mach-types.h>
  33. #include <plat/regs-serial.h>
  34. #include <mach/regs-gpio.h>
  35. #include <mach/regs-mem.h>
  36. #include <mach/regs-lcd.h>
  37. #include <plat/nand.h>
  38. #include <plat/iic.h>
  39. #include <linux/mtd/mtd.h>
  40. #include <linux/mtd/nand.h>
  41. #include <linux/mtd/nand_ecc.h>
  42. #include <linux/mtd/partitions.h>
  43. #include <net/ax88796.h>
  44. #include <plat/clock.h>
  45. #include <plat/devs.h>
  46. #include <plat/cpu.h>
  47. #define COPYRIGHT ", (c) 2005 Simtec Electronics"
  48. static struct map_desc anubis_iodesc[] __initdata = {
  49. /* ISA IO areas */
  50. {
  51. .virtual = (u32)S3C24XX_VA_ISA_BYTE,
  52. .pfn = __phys_to_pfn(0x0),
  53. .length = SZ_4M,
  54. .type = MT_DEVICE,
  55. }, {
  56. .virtual = (u32)S3C24XX_VA_ISA_WORD,
  57. .pfn = __phys_to_pfn(0x0),
  58. .length = SZ_4M,
  59. .type = MT_DEVICE,
  60. },
  61. /* we could possibly compress the next set down into a set of smaller tables
  62. * pagetables, but that would mean using an L2 section, and it still means
  63. * we cannot actually feed the same register to an LDR due to 16K spacing
  64. */
  65. /* CPLD control registers */
  66. {
  67. .virtual = (u32)ANUBIS_VA_CTRL1,
  68. .pfn = __phys_to_pfn(ANUBIS_PA_CTRL1),
  69. .length = SZ_4K,
  70. .type = MT_DEVICE,
  71. }, {
  72. .virtual = (u32)ANUBIS_VA_IDREG,
  73. .pfn = __phys_to_pfn(ANUBIS_PA_IDREG),
  74. .length = SZ_4K,
  75. .type = MT_DEVICE,
  76. },
  77. };
  78. #define UCON S3C2410_UCON_DEFAULT | S3C2410_UCON_UCLK
  79. #define ULCON S3C2410_LCON_CS8 | S3C2410_LCON_PNONE | S3C2410_LCON_STOPB
  80. #define UFCON S3C2410_UFCON_RXTRIG8 | S3C2410_UFCON_FIFOMODE
  81. static struct s3c24xx_uart_clksrc anubis_serial_clocks[] = {
  82. [0] = {
  83. .name = "uclk",
  84. .divisor = 1,
  85. .min_baud = 0,
  86. .max_baud = 0,
  87. },
  88. [1] = {
  89. .name = "pclk",
  90. .divisor = 1,
  91. .min_baud = 0,
  92. .max_baud = 0,
  93. }
  94. };
  95. static struct s3c2410_uartcfg anubis_uartcfgs[] __initdata = {
  96. [0] = {
  97. .hwport = 0,
  98. .flags = 0,
  99. .ucon = UCON,
  100. .ulcon = ULCON,
  101. .ufcon = UFCON,
  102. .clocks = anubis_serial_clocks,
  103. .clocks_size = ARRAY_SIZE(anubis_serial_clocks),
  104. },
  105. [1] = {
  106. .hwport = 2,
  107. .flags = 0,
  108. .ucon = UCON,
  109. .ulcon = ULCON,
  110. .ufcon = UFCON,
  111. .clocks = anubis_serial_clocks,
  112. .clocks_size = ARRAY_SIZE(anubis_serial_clocks),
  113. },
  114. };
  115. /* NAND Flash on Anubis board */
  116. static int external_map[] = { 2 };
  117. static int chip0_map[] = { 0 };
  118. static int chip1_map[] = { 1 };
  119. static struct mtd_partition anubis_default_nand_part[] = {
  120. [0] = {
  121. .name = "Boot Agent",
  122. .size = SZ_16K,
  123. .offset = 0,
  124. },
  125. [1] = {
  126. .name = "/boot",
  127. .size = SZ_4M - SZ_16K,
  128. .offset = SZ_16K,
  129. },
  130. [2] = {
  131. .name = "user1",
  132. .offset = SZ_4M,
  133. .size = SZ_32M - SZ_4M,
  134. },
  135. [3] = {
  136. .name = "user2",
  137. .offset = SZ_32M,
  138. .size = MTDPART_SIZ_FULL,
  139. }
  140. };
  141. static struct mtd_partition anubis_default_nand_part_large[] = {
  142. [0] = {
  143. .name = "Boot Agent",
  144. .size = SZ_128K,
  145. .offset = 0,
  146. },
  147. [1] = {
  148. .name = "/boot",
  149. .size = SZ_4M - SZ_128K,
  150. .offset = SZ_128K,
  151. },
  152. [2] = {
  153. .name = "user1",
  154. .offset = SZ_4M,
  155. .size = SZ_32M - SZ_4M,
  156. },
  157. [3] = {
  158. .name = "user2",
  159. .offset = SZ_32M,
  160. .size = MTDPART_SIZ_FULL,
  161. }
  162. };
  163. /* the Anubis has 3 selectable slots for nand-flash, the two
  164. * on-board chip areas, as well as the external slot.
  165. *
  166. * Note, there is no current hot-plug support for the External
  167. * socket.
  168. */
  169. static struct s3c2410_nand_set anubis_nand_sets[] = {
  170. [1] = {
  171. .name = "External",
  172. .nr_chips = 1,
  173. .nr_map = external_map,
  174. .nr_partitions = ARRAY_SIZE(anubis_default_nand_part),
  175. .partitions = anubis_default_nand_part,
  176. },
  177. [0] = {
  178. .name = "chip0",
  179. .nr_chips = 1,
  180. .nr_map = chip0_map,
  181. .nr_partitions = ARRAY_SIZE(anubis_default_nand_part),
  182. .partitions = anubis_default_nand_part,
  183. },
  184. [2] = {
  185. .name = "chip1",
  186. .nr_chips = 1,
  187. .nr_map = chip1_map,
  188. .nr_partitions = ARRAY_SIZE(anubis_default_nand_part),
  189. .partitions = anubis_default_nand_part,
  190. },
  191. };
  192. static void anubis_nand_select(struct s3c2410_nand_set *set, int slot)
  193. {
  194. unsigned int tmp;
  195. slot = set->nr_map[slot] & 3;
  196. pr_debug("anubis_nand: selecting slot %d (set %p,%p)\n",
  197. slot, set, set->nr_map);
  198. tmp = __raw_readb(ANUBIS_VA_CTRL1);
  199. tmp &= ~ANUBIS_CTRL1_NANDSEL;
  200. tmp |= slot;
  201. pr_debug("anubis_nand: ctrl1 now %02x\n", tmp);
  202. __raw_writeb(tmp, ANUBIS_VA_CTRL1);
  203. }
  204. static struct s3c2410_platform_nand anubis_nand_info = {
  205. .tacls = 25,
  206. .twrph0 = 55,
  207. .twrph1 = 40,
  208. .nr_sets = ARRAY_SIZE(anubis_nand_sets),
  209. .sets = anubis_nand_sets,
  210. .select_chip = anubis_nand_select,
  211. };
  212. /* IDE channels */
  213. static struct pata_platform_info anubis_ide_platdata = {
  214. .ioport_shift = 5,
  215. };
  216. static struct resource anubis_ide0_resource[] = {
  217. {
  218. .start = S3C2410_CS3,
  219. .end = S3C2410_CS3 + (8*32) - 1,
  220. .flags = IORESOURCE_MEM,
  221. }, {
  222. .start = S3C2410_CS3 + (1<<26) + (6*32),
  223. .end = S3C2410_CS3 + (1<<26) + (7*32) - 1,
  224. .flags = IORESOURCE_MEM,
  225. }, {
  226. .start = IRQ_IDE0,
  227. .end = IRQ_IDE0,
  228. .flags = IORESOURCE_IRQ,
  229. },
  230. };
  231. static struct platform_device anubis_device_ide0 = {
  232. .name = "pata_platform",
  233. .id = 0,
  234. .num_resources = ARRAY_SIZE(anubis_ide0_resource),
  235. .resource = anubis_ide0_resource,
  236. .dev = {
  237. .platform_data = &anubis_ide_platdata,
  238. .coherent_dma_mask = ~0,
  239. },
  240. };
  241. static struct resource anubis_ide1_resource[] = {
  242. {
  243. .start = S3C2410_CS4,
  244. .end = S3C2410_CS4 + (8*32) - 1,
  245. .flags = IORESOURCE_MEM,
  246. }, {
  247. .start = S3C2410_CS4 + (1<<26) + (6*32),
  248. .end = S3C2410_CS4 + (1<<26) + (7*32) - 1,
  249. .flags = IORESOURCE_MEM,
  250. }, {
  251. .start = IRQ_IDE0,
  252. .end = IRQ_IDE0,
  253. .flags = IORESOURCE_IRQ,
  254. },
  255. };
  256. static struct platform_device anubis_device_ide1 = {
  257. .name = "pata_platform",
  258. .id = 1,
  259. .num_resources = ARRAY_SIZE(anubis_ide1_resource),
  260. .resource = anubis_ide1_resource,
  261. .dev = {
  262. .platform_data = &anubis_ide_platdata,
  263. .coherent_dma_mask = ~0,
  264. },
  265. };
  266. /* Asix AX88796 10/100 ethernet controller */
  267. static struct ax_plat_data anubis_asix_platdata = {
  268. .flags = AXFLG_MAC_FROMDEV,
  269. .wordlength = 2,
  270. .dcr_val = 0x48,
  271. .rcr_val = 0x40,
  272. };
  273. static struct resource anubis_asix_resource[] = {
  274. [0] = {
  275. .start = S3C2410_CS5,
  276. .end = S3C2410_CS5 + (0x20 * 0x20) -1,
  277. .flags = IORESOURCE_MEM
  278. },
  279. [1] = {
  280. .start = IRQ_ASIX,
  281. .end = IRQ_ASIX,
  282. .flags = IORESOURCE_IRQ
  283. }
  284. };
  285. static struct platform_device anubis_device_asix = {
  286. .name = "ax88796",
  287. .id = 0,
  288. .num_resources = ARRAY_SIZE(anubis_asix_resource),
  289. .resource = anubis_asix_resource,
  290. .dev = {
  291. .platform_data = &anubis_asix_platdata,
  292. }
  293. };
  294. /* SM501 */
  295. static struct resource anubis_sm501_resource[] = {
  296. [0] = {
  297. .start = S3C2410_CS2,
  298. .end = S3C2410_CS2 + SZ_8M,
  299. .flags = IORESOURCE_MEM,
  300. },
  301. [1] = {
  302. .start = S3C2410_CS2 + SZ_64M - SZ_2M,
  303. .end = S3C2410_CS2 + SZ_64M - 1,
  304. .flags = IORESOURCE_MEM,
  305. },
  306. [2] = {
  307. .start = IRQ_EINT0,
  308. .end = IRQ_EINT0,
  309. .flags = IORESOURCE_IRQ,
  310. },
  311. };
  312. static struct sm501_initdata anubis_sm501_initdata = {
  313. .gpio_high = {
  314. .set = 0x3F000000, /* 24bit panel */
  315. .mask = 0x0,
  316. },
  317. .misc_timing = {
  318. .set = 0x010100, /* SDRAM timing */
  319. .mask = 0x1F1F00,
  320. },
  321. .misc_control = {
  322. .set = SM501_MISC_PNL_24BIT,
  323. .mask = 0,
  324. },
  325. .devices = SM501_USE_GPIO,
  326. /* set the SDRAM and bus clocks */
  327. .mclk = 72 * MHZ,
  328. .m1xclk = 144 * MHZ,
  329. };
  330. static struct sm501_platdata_gpio_i2c anubis_sm501_gpio_i2c[] = {
  331. [0] = {
  332. .bus_num = 1,
  333. .pin_scl = 44,
  334. .pin_sda = 45,
  335. },
  336. [1] = {
  337. .bus_num = 2,
  338. .pin_scl = 40,
  339. .pin_sda = 41,
  340. },
  341. };
  342. static struct sm501_platdata anubis_sm501_platdata = {
  343. .init = &anubis_sm501_initdata,
  344. .gpio_base = -1,
  345. .gpio_i2c = anubis_sm501_gpio_i2c,
  346. .gpio_i2c_nr = ARRAY_SIZE(anubis_sm501_gpio_i2c),
  347. };
  348. static struct platform_device anubis_device_sm501 = {
  349. .name = "sm501",
  350. .id = 0,
  351. .num_resources = ARRAY_SIZE(anubis_sm501_resource),
  352. .resource = anubis_sm501_resource,
  353. .dev = {
  354. .platform_data = &anubis_sm501_platdata,
  355. },
  356. };
  357. /* Standard Anubis devices */
  358. static struct platform_device *anubis_devices[] __initdata = {
  359. &s3c_device_usb,
  360. &s3c_device_wdt,
  361. &s3c_device_adc,
  362. &s3c_device_i2c0,
  363. &s3c_device_rtc,
  364. &s3c_device_nand,
  365. &anubis_device_ide0,
  366. &anubis_device_ide1,
  367. &anubis_device_asix,
  368. &anubis_device_sm501,
  369. };
  370. static struct clk *anubis_clocks[] __initdata = {
  371. &s3c24xx_dclk0,
  372. &s3c24xx_dclk1,
  373. &s3c24xx_clkout0,
  374. &s3c24xx_clkout1,
  375. &s3c24xx_uclk,
  376. };
  377. /* I2C devices. */
  378. static struct i2c_board_info anubis_i2c_devs[] __initdata = {
  379. {
  380. I2C_BOARD_INFO("tps65011", 0x48),
  381. .irq = IRQ_EINT20,
  382. }
  383. };
  384. static void __init anubis_map_io(void)
  385. {
  386. /* initialise the clocks */
  387. s3c24xx_dclk0.parent = &clk_upll;
  388. s3c24xx_dclk0.rate = 12*1000*1000;
  389. s3c24xx_dclk1.parent = &clk_upll;
  390. s3c24xx_dclk1.rate = 24*1000*1000;
  391. s3c24xx_clkout0.parent = &s3c24xx_dclk0;
  392. s3c24xx_clkout1.parent = &s3c24xx_dclk1;
  393. s3c24xx_uclk.parent = &s3c24xx_clkout1;
  394. s3c24xx_register_clocks(anubis_clocks, ARRAY_SIZE(anubis_clocks));
  395. s3c_device_nand.dev.platform_data = &anubis_nand_info;
  396. s3c24xx_init_io(anubis_iodesc, ARRAY_SIZE(anubis_iodesc));
  397. s3c24xx_init_clocks(0);
  398. s3c24xx_init_uarts(anubis_uartcfgs, ARRAY_SIZE(anubis_uartcfgs));
  399. /* check for the newer revision boards with large page nand */
  400. if ((__raw_readb(ANUBIS_VA_IDREG) & ANUBIS_IDREG_REVMASK) >= 4) {
  401. printk(KERN_INFO "ANUBIS-B detected (revision %d)\n",
  402. __raw_readb(ANUBIS_VA_IDREG) & ANUBIS_IDREG_REVMASK);
  403. anubis_nand_sets[0].partitions = anubis_default_nand_part_large;
  404. anubis_nand_sets[0].nr_partitions = ARRAY_SIZE(anubis_default_nand_part_large);
  405. } else {
  406. /* ensure that the GPIO is setup */
  407. s3c2410_gpio_setpin(S3C2410_GPA0, 1);
  408. }
  409. }
  410. static void __init anubis_init(void)
  411. {
  412. s3c_i2c0_set_platdata(NULL);
  413. platform_add_devices(anubis_devices, ARRAY_SIZE(anubis_devices));
  414. i2c_register_board_info(0, anubis_i2c_devs,
  415. ARRAY_SIZE(anubis_i2c_devs));
  416. }
  417. MACHINE_START(ANUBIS, "Simtec-Anubis")
  418. /* Maintainer: Ben Dooks <ben@simtec.co.uk> */
  419. .phys_io = S3C2410_PA_UART,
  420. .io_pg_offst = (((u32)S3C24XX_VA_UART) >> 18) & 0xfffc,
  421. .boot_params = S3C2410_SDRAM_PA + 0x100,
  422. .map_io = anubis_map_io,
  423. .init_machine = anubis_init,
  424. .init_irq = s3c24xx_init_irq,
  425. .timer = &s3c24xx_timer,
  426. MACHINE_END