regs-gpio.h 41 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147
  1. /* arch/arm/mach-s3c2410/include/mach/regs-gpio.h
  2. *
  3. * Copyright (c) 2003,2004 Simtec Electronics <linux@simtec.co.uk>
  4. * http://www.simtec.co.uk/products/SWLINUX/
  5. *
  6. * This program is free software; you can redistribute it and/or modify
  7. * it under the terms of the GNU General Public License version 2 as
  8. * published by the Free Software Foundation.
  9. *
  10. * S3C2410 GPIO register definitions
  11. */
  12. #ifndef __ASM_ARCH_REGS_GPIO_H
  13. #define __ASM_ARCH_REGS_GPIO_H
  14. #include <mach/gpio-nrs.h>
  15. #ifdef CONFIG_CPU_S3C2400
  16. #define S3C24XX_GPIO_BASE(x) S3C2400_GPIO_BASE(x)
  17. #define S3C24XX_MISCCR S3C2400_MISCCR
  18. #else
  19. #define S3C24XX_GPIO_BASE(x) S3C2410_GPIO_BASE(x)
  20. #define S3C24XX_MISCCR S3C24XX_GPIOREG2(0x80)
  21. #endif /* CONFIG_CPU_S3C2400 */
  22. /* S3C2400 doesn't have a 1:1 mapping to S3C2410 gpio base pins */
  23. #define S3C2400_BANKNUM(pin) (((pin) & ~31) / 32)
  24. #define S3C2400_BASEA2B(pin) ((((pin) & ~31) >> 2))
  25. #define S3C2400_BASEC2H(pin) ((S3C2400_BANKNUM(pin) * 10) + \
  26. (2 * (S3C2400_BANKNUM(pin)-2)))
  27. #define S3C2400_GPIO_BASE(pin) (pin < S3C2410_GPIO_BANKC ? \
  28. S3C2400_BASEA2B(pin)+S3C24XX_VA_GPIO : \
  29. S3C2400_BASEC2H(pin)+S3C24XX_VA_GPIO)
  30. #define S3C2410_GPIO_BASE(pin) ((((pin) & ~31) >> 1) + S3C24XX_VA_GPIO)
  31. #define S3C2410_GPIO_OFFSET(pin) ((pin) & 31)
  32. /* general configuration options */
  33. #define S3C2410_GPIO_LEAVE (0xFFFFFFFF)
  34. #define S3C2410_GPIO_INPUT (0xFFFFFFF0) /* not available on A */
  35. #define S3C2410_GPIO_OUTPUT (0xFFFFFFF1)
  36. #define S3C2410_GPIO_IRQ (0xFFFFFFF2) /* not available for all */
  37. #define S3C2410_GPIO_SFN2 (0xFFFFFFF2) /* bank A => addr/cs/nand */
  38. #define S3C2410_GPIO_SFN3 (0xFFFFFFF3) /* not available on A */
  39. /* register address for the GPIO registers.
  40. * S3C24XX_GPIOREG2 is for the second set of registers in the
  41. * GPIO which move between s3c2410 and s3c2412 type systems */
  42. #define S3C2410_GPIOREG(x) ((x) + S3C24XX_VA_GPIO)
  43. #define S3C24XX_GPIOREG2(x) ((x) + S3C24XX_VA_GPIO2)
  44. /* configure GPIO ports A..G */
  45. /* port A - S3C2410: 22bits, zero in bit X makes pin X output
  46. * S3C2400: 18bits, zero in bit X makes pin X output
  47. * 1 makes port special function, this is default
  48. */
  49. #define S3C2410_GPACON S3C2410_GPIOREG(0x00)
  50. #define S3C2410_GPADAT S3C2410_GPIOREG(0x04)
  51. #define S3C2400_GPACON S3C2410_GPIOREG(0x00)
  52. #define S3C2400_GPADAT S3C2410_GPIOREG(0x04)
  53. #define S3C2410_GPA0 S3C2410_GPIONO(S3C2410_GPIO_BANKA, 0)
  54. #define S3C2410_GPA0_OUT (0<<0)
  55. #define S3C2410_GPA0_ADDR0 (1<<0)
  56. #define S3C2410_GPA1 S3C2410_GPIONO(S3C2410_GPIO_BANKA, 1)
  57. #define S3C2410_GPA1_OUT (0<<1)
  58. #define S3C2410_GPA1_ADDR16 (1<<1)
  59. #define S3C2410_GPA2 S3C2410_GPIONO(S3C2410_GPIO_BANKA, 2)
  60. #define S3C2410_GPA2_OUT (0<<2)
  61. #define S3C2410_GPA2_ADDR17 (1<<2)
  62. #define S3C2410_GPA3 S3C2410_GPIONO(S3C2410_GPIO_BANKA, 3)
  63. #define S3C2410_GPA3_OUT (0<<3)
  64. #define S3C2410_GPA3_ADDR18 (1<<3)
  65. #define S3C2410_GPA4 S3C2410_GPIONO(S3C2410_GPIO_BANKA, 4)
  66. #define S3C2410_GPA4_OUT (0<<4)
  67. #define S3C2410_GPA4_ADDR19 (1<<4)
  68. #define S3C2410_GPA5 S3C2410_GPIONO(S3C2410_GPIO_BANKA, 5)
  69. #define S3C2410_GPA5_OUT (0<<5)
  70. #define S3C2410_GPA5_ADDR20 (1<<5)
  71. #define S3C2410_GPA6 S3C2410_GPIONO(S3C2410_GPIO_BANKA, 6)
  72. #define S3C2410_GPA6_OUT (0<<6)
  73. #define S3C2410_GPA6_ADDR21 (1<<6)
  74. #define S3C2410_GPA7 S3C2410_GPIONO(S3C2410_GPIO_BANKA, 7)
  75. #define S3C2410_GPA7_OUT (0<<7)
  76. #define S3C2410_GPA7_ADDR22 (1<<7)
  77. #define S3C2410_GPA8 S3C2410_GPIONO(S3C2410_GPIO_BANKA, 8)
  78. #define S3C2410_GPA8_OUT (0<<8)
  79. #define S3C2410_GPA8_ADDR23 (1<<8)
  80. #define S3C2410_GPA9 S3C2410_GPIONO(S3C2410_GPIO_BANKA, 9)
  81. #define S3C2410_GPA9_OUT (0<<9)
  82. #define S3C2410_GPA9_ADDR24 (1<<9)
  83. #define S3C2410_GPA10 S3C2410_GPIONO(S3C2410_GPIO_BANKA, 10)
  84. #define S3C2410_GPA10_OUT (0<<10)
  85. #define S3C2410_GPA10_ADDR25 (1<<10)
  86. #define S3C2400_GPA10_SCKE (1<<10)
  87. #define S3C2410_GPA11 S3C2410_GPIONO(S3C2410_GPIO_BANKA, 11)
  88. #define S3C2410_GPA11_OUT (0<<11)
  89. #define S3C2410_GPA11_ADDR26 (1<<11)
  90. #define S3C2400_GPA11_nCAS0 (1<<11)
  91. #define S3C2410_GPA12 S3C2410_GPIONO(S3C2410_GPIO_BANKA, 12)
  92. #define S3C2410_GPA12_OUT (0<<12)
  93. #define S3C2410_GPA12_nGCS1 (1<<12)
  94. #define S3C2400_GPA12_nCAS1 (1<<12)
  95. #define S3C2410_GPA13 S3C2410_GPIONO(S3C2410_GPIO_BANKA, 13)
  96. #define S3C2410_GPA13_OUT (0<<13)
  97. #define S3C2410_GPA13_nGCS2 (1<<13)
  98. #define S3C2400_GPA13_nGCS1 (1<<13)
  99. #define S3C2410_GPA14 S3C2410_GPIONO(S3C2410_GPIO_BANKA, 14)
  100. #define S3C2410_GPA14_OUT (0<<14)
  101. #define S3C2410_GPA14_nGCS3 (1<<14)
  102. #define S3C2400_GPA14_nGCS2 (1<<14)
  103. #define S3C2410_GPA15 S3C2410_GPIONO(S3C2410_GPIO_BANKA, 15)
  104. #define S3C2410_GPA15_OUT (0<<15)
  105. #define S3C2410_GPA15_nGCS4 (1<<15)
  106. #define S3C2400_GPA15_nGCS3 (1<<15)
  107. #define S3C2410_GPA16 S3C2410_GPIONO(S3C2410_GPIO_BANKA, 16)
  108. #define S3C2410_GPA16_OUT (0<<16)
  109. #define S3C2410_GPA16_nGCS5 (1<<16)
  110. #define S3C2400_GPA16_nGCS4 (1<<16)
  111. #define S3C2410_GPA17 S3C2410_GPIONO(S3C2410_GPIO_BANKA, 17)
  112. #define S3C2410_GPA17_OUT (0<<17)
  113. #define S3C2410_GPA17_CLE (1<<17)
  114. #define S3C2400_GPA17_nGCS5 (1<<17)
  115. #define S3C2410_GPA18 S3C2410_GPIONO(S3C2410_GPIO_BANKA, 18)
  116. #define S3C2410_GPA18_OUT (0<<18)
  117. #define S3C2410_GPA18_ALE (1<<18)
  118. #define S3C2410_GPA19 S3C2410_GPIONO(S3C2410_GPIO_BANKA, 19)
  119. #define S3C2410_GPA19_OUT (0<<19)
  120. #define S3C2410_GPA19_nFWE (1<<19)
  121. #define S3C2410_GPA20 S3C2410_GPIONO(S3C2410_GPIO_BANKA, 20)
  122. #define S3C2410_GPA20_OUT (0<<20)
  123. #define S3C2410_GPA20_nFRE (1<<20)
  124. #define S3C2410_GPA21 S3C2410_GPIONO(S3C2410_GPIO_BANKA, 21)
  125. #define S3C2410_GPA21_OUT (0<<21)
  126. #define S3C2410_GPA21_nRSTOUT (1<<21)
  127. #define S3C2410_GPA22 S3C2410_GPIONO(S3C2410_GPIO_BANKA, 22)
  128. #define S3C2410_GPA22_OUT (0<<22)
  129. #define S3C2410_GPA22_nFCE (1<<22)
  130. /* 0x08 and 0x0c are reserved on S3C2410 */
  131. /* S3C2410:
  132. * GPB is 10 IO pins, each configured by 2 bits each in GPBCON.
  133. * 00 = input, 01 = output, 10=special function, 11=reserved
  134. * S3C2400:
  135. * GPB is 16 IO pins, each configured by 2 bits each in GPBCON.
  136. * 00 = input, 01 = output, 10=data, 11=special function
  137. * bit 0,1 = pin 0, 2,3= pin 1...
  138. *
  139. * CPBUP = pull up resistor control, 1=disabled, 0=enabled
  140. */
  141. #define S3C2410_GPBCON S3C2410_GPIOREG(0x10)
  142. #define S3C2410_GPBDAT S3C2410_GPIOREG(0x14)
  143. #define S3C2410_GPBUP S3C2410_GPIOREG(0x18)
  144. #define S3C2400_GPBCON S3C2410_GPIOREG(0x08)
  145. #define S3C2400_GPBDAT S3C2410_GPIOREG(0x0C)
  146. #define S3C2400_GPBUP S3C2410_GPIOREG(0x10)
  147. /* no i/o pin in port b can have value 3 (unless it is a s3c2443) ! */
  148. #define S3C2410_GPB0 S3C2410_GPIONO(S3C2410_GPIO_BANKB, 0)
  149. #define S3C2410_GPB0_INP (0x00 << 0)
  150. #define S3C2410_GPB0_OUTP (0x01 << 0)
  151. #define S3C2410_GPB0_TOUT0 (0x02 << 0)
  152. #define S3C2400_GPB0_DATA16 (0x02 << 0)
  153. #define S3C2410_GPB1 S3C2410_GPIONO(S3C2410_GPIO_BANKB, 1)
  154. #define S3C2410_GPB1_INP (0x00 << 2)
  155. #define S3C2410_GPB1_OUTP (0x01 << 2)
  156. #define S3C2410_GPB1_TOUT1 (0x02 << 2)
  157. #define S3C2400_GPB1_DATA17 (0x02 << 2)
  158. #define S3C2410_GPB2 S3C2410_GPIONO(S3C2410_GPIO_BANKB, 2)
  159. #define S3C2410_GPB2_INP (0x00 << 4)
  160. #define S3C2410_GPB2_OUTP (0x01 << 4)
  161. #define S3C2410_GPB2_TOUT2 (0x02 << 4)
  162. #define S3C2400_GPB2_DATA18 (0x02 << 4)
  163. #define S3C2400_GPB2_TCLK1 (0x03 << 4)
  164. #define S3C2410_GPB3 S3C2410_GPIONO(S3C2410_GPIO_BANKB, 3)
  165. #define S3C2410_GPB3_INP (0x00 << 6)
  166. #define S3C2410_GPB3_OUTP (0x01 << 6)
  167. #define S3C2410_GPB3_TOUT3 (0x02 << 6)
  168. #define S3C2400_GPB3_DATA19 (0x02 << 6)
  169. #define S3C2400_GPB3_TXD1 (0x03 << 6)
  170. #define S3C2410_GPB4 S3C2410_GPIONO(S3C2410_GPIO_BANKB, 4)
  171. #define S3C2410_GPB4_INP (0x00 << 8)
  172. #define S3C2410_GPB4_OUTP (0x01 << 8)
  173. #define S3C2410_GPB4_TCLK0 (0x02 << 8)
  174. #define S3C2400_GPB4_DATA20 (0x02 << 8)
  175. #define S3C2410_GPB4_MASK (0x03 << 8)
  176. #define S3C2400_GPB4_RXD1 (0x03 << 8)
  177. #define S3C2400_GPB4_MASK (0x03 << 8)
  178. #define S3C2410_GPB5 S3C2410_GPIONO(S3C2410_GPIO_BANKB, 5)
  179. #define S3C2410_GPB5_INP (0x00 << 10)
  180. #define S3C2410_GPB5_OUTP (0x01 << 10)
  181. #define S3C2410_GPB5_nXBACK (0x02 << 10)
  182. #define S3C2443_GPB5_XBACK (0x03 << 10)
  183. #define S3C2400_GPB5_DATA21 (0x02 << 10)
  184. #define S3C2400_GPB5_nCTS1 (0x03 << 10)
  185. #define S3C2410_GPB6 S3C2410_GPIONO(S3C2410_GPIO_BANKB, 6)
  186. #define S3C2410_GPB6_INP (0x00 << 12)
  187. #define S3C2410_GPB6_OUTP (0x01 << 12)
  188. #define S3C2410_GPB6_nXBREQ (0x02 << 12)
  189. #define S3C2443_GPB6_XBREQ (0x03 << 12)
  190. #define S3C2400_GPB6_DATA22 (0x02 << 12)
  191. #define S3C2400_GPB6_nRTS1 (0x03 << 12)
  192. #define S3C2410_GPB7 S3C2410_GPIONO(S3C2410_GPIO_BANKB, 7)
  193. #define S3C2410_GPB7_INP (0x00 << 14)
  194. #define S3C2410_GPB7_OUTP (0x01 << 14)
  195. #define S3C2410_GPB7_nXDACK1 (0x02 << 14)
  196. #define S3C2443_GPB7_XDACK1 (0x03 << 14)
  197. #define S3C2400_GPB7_DATA23 (0x02 << 14)
  198. #define S3C2410_GPB8 S3C2410_GPIONO(S3C2410_GPIO_BANKB, 8)
  199. #define S3C2410_GPB8_INP (0x00 << 16)
  200. #define S3C2410_GPB8_OUTP (0x01 << 16)
  201. #define S3C2410_GPB8_nXDREQ1 (0x02 << 16)
  202. #define S3C2400_GPB8_DATA24 (0x02 << 16)
  203. #define S3C2410_GPB9 S3C2410_GPIONO(S3C2410_GPIO_BANKB, 9)
  204. #define S3C2410_GPB9_INP (0x00 << 18)
  205. #define S3C2410_GPB9_OUTP (0x01 << 18)
  206. #define S3C2410_GPB9_nXDACK0 (0x02 << 18)
  207. #define S3C2443_GPB9_XDACK0 (0x03 << 18)
  208. #define S3C2400_GPB9_DATA25 (0x02 << 18)
  209. #define S3C2400_GPB9_I2SSDI (0x03 << 18)
  210. #define S3C2410_GPB10 S3C2410_GPIONO(S3C2410_GPIO_BANKB, 10)
  211. #define S3C2410_GPB10_INP (0x00 << 20)
  212. #define S3C2410_GPB10_OUTP (0x01 << 20)
  213. #define S3C2410_GPB10_nXDRE0 (0x02 << 20)
  214. #define S3C2443_GPB10_XDREQ0 (0x03 << 20)
  215. #define S3C2400_GPB10_DATA26 (0x02 << 20)
  216. #define S3C2400_GPB10_nSS (0x03 << 20)
  217. #define S3C2400_GPB11 S3C2410_GPIONO(S3C2410_GPIO_BANKB, 11)
  218. #define S3C2400_GPB11_INP (0x00 << 22)
  219. #define S3C2400_GPB11_OUTP (0x01 << 22)
  220. #define S3C2400_GPB11_DATA27 (0x02 << 22)
  221. #define S3C2400_GPB12 S3C2410_GPIONO(S3C2410_GPIO_BANKB, 12)
  222. #define S3C2400_GPB12_INP (0x00 << 24)
  223. #define S3C2400_GPB12_OUTP (0x01 << 24)
  224. #define S3C2400_GPB12_DATA28 (0x02 << 24)
  225. #define S3C2400_GPB13 S3C2410_GPIONO(S3C2410_GPIO_BANKB, 13)
  226. #define S3C2400_GPB13_INP (0x00 << 26)
  227. #define S3C2400_GPB13_OUTP (0x01 << 26)
  228. #define S3C2400_GPB13_DATA29 (0x02 << 26)
  229. #define S3C2400_GPB14 S3C2410_GPIONO(S3C2410_GPIO_BANKB, 14)
  230. #define S3C2400_GPB14_INP (0x00 << 28)
  231. #define S3C2400_GPB14_OUTP (0x01 << 28)
  232. #define S3C2400_GPB14_DATA30 (0x02 << 28)
  233. #define S3C2400_GPB15 S3C2410_GPIONO(S3C2410_GPIO_BANKB, 15)
  234. #define S3C2400_GPB15_INP (0x00 << 30)
  235. #define S3C2400_GPB15_OUTP (0x01 << 30)
  236. #define S3C2400_GPB15_DATA31 (0x02 << 30)
  237. #define S3C2410_GPB_PUPDIS(x) (1<<(x))
  238. /* Port C consits of 16 GPIO/Special function
  239. *
  240. * almost identical setup to port b, but the special functions are mostly
  241. * to do with the video system's sync/etc.
  242. */
  243. #define S3C2410_GPCCON S3C2410_GPIOREG(0x20)
  244. #define S3C2410_GPCDAT S3C2410_GPIOREG(0x24)
  245. #define S3C2410_GPCUP S3C2410_GPIOREG(0x28)
  246. #define S3C2400_GPCCON S3C2410_GPIOREG(0x14)
  247. #define S3C2400_GPCDAT S3C2410_GPIOREG(0x18)
  248. #define S3C2400_GPCUP S3C2410_GPIOREG(0x1C)
  249. #define S3C2410_GPC0 S3C2410_GPIONO(S3C2410_GPIO_BANKC, 0)
  250. #define S3C2410_GPC0_INP (0x00 << 0)
  251. #define S3C2410_GPC0_OUTP (0x01 << 0)
  252. #define S3C2410_GPC0_LEND (0x02 << 0)
  253. #define S3C2400_GPC0_VD0 (0x02 << 0)
  254. #define S3C2410_GPC1 S3C2410_GPIONO(S3C2410_GPIO_BANKC, 1)
  255. #define S3C2410_GPC1_INP (0x00 << 2)
  256. #define S3C2410_GPC1_OUTP (0x01 << 2)
  257. #define S3C2410_GPC1_VCLK (0x02 << 2)
  258. #define S3C2400_GPC1_VD1 (0x02 << 2)
  259. #define S3C2410_GPC2 S3C2410_GPIONO(S3C2410_GPIO_BANKC, 2)
  260. #define S3C2410_GPC2_INP (0x00 << 4)
  261. #define S3C2410_GPC2_OUTP (0x01 << 4)
  262. #define S3C2410_GPC2_VLINE (0x02 << 4)
  263. #define S3C2400_GPC2_VD2 (0x02 << 4)
  264. #define S3C2410_GPC3 S3C2410_GPIONO(S3C2410_GPIO_BANKC, 3)
  265. #define S3C2410_GPC3_INP (0x00 << 6)
  266. #define S3C2410_GPC3_OUTP (0x01 << 6)
  267. #define S3C2410_GPC3_VFRAME (0x02 << 6)
  268. #define S3C2400_GPC3_VD3 (0x02 << 6)
  269. #define S3C2410_GPC4 S3C2410_GPIONO(S3C2410_GPIO_BANKC, 4)
  270. #define S3C2410_GPC4_INP (0x00 << 8)
  271. #define S3C2410_GPC4_OUTP (0x01 << 8)
  272. #define S3C2410_GPC4_VM (0x02 << 8)
  273. #define S3C2400_GPC4_VD4 (0x02 << 8)
  274. #define S3C2410_GPC5 S3C2410_GPIONO(S3C2410_GPIO_BANKC, 5)
  275. #define S3C2410_GPC5_INP (0x00 << 10)
  276. #define S3C2410_GPC5_OUTP (0x01 << 10)
  277. #define S3C2410_GPC5_LCDVF0 (0x02 << 10)
  278. #define S3C2400_GPC5_VD5 (0x02 << 10)
  279. #define S3C2410_GPC6 S3C2410_GPIONO(S3C2410_GPIO_BANKC, 6)
  280. #define S3C2410_GPC6_INP (0x00 << 12)
  281. #define S3C2410_GPC6_OUTP (0x01 << 12)
  282. #define S3C2410_GPC6_LCDVF1 (0x02 << 12)
  283. #define S3C2400_GPC6_VD6 (0x02 << 12)
  284. #define S3C2410_GPC7 S3C2410_GPIONO(S3C2410_GPIO_BANKC, 7)
  285. #define S3C2410_GPC7_INP (0x00 << 14)
  286. #define S3C2410_GPC7_OUTP (0x01 << 14)
  287. #define S3C2410_GPC7_LCDVF2 (0x02 << 14)
  288. #define S3C2400_GPC7_VD7 (0x02 << 14)
  289. #define S3C2410_GPC8 S3C2410_GPIONO(S3C2410_GPIO_BANKC, 8)
  290. #define S3C2410_GPC8_INP (0x00 << 16)
  291. #define S3C2410_GPC8_OUTP (0x01 << 16)
  292. #define S3C2410_GPC8_VD0 (0x02 << 16)
  293. #define S3C2400_GPC8_VD8 (0x02 << 16)
  294. #define S3C2410_GPC9 S3C2410_GPIONO(S3C2410_GPIO_BANKC, 9)
  295. #define S3C2410_GPC9_INP (0x00 << 18)
  296. #define S3C2410_GPC9_OUTP (0x01 << 18)
  297. #define S3C2410_GPC9_VD1 (0x02 << 18)
  298. #define S3C2400_GPC9_VD9 (0x02 << 18)
  299. #define S3C2410_GPC10 S3C2410_GPIONO(S3C2410_GPIO_BANKC, 10)
  300. #define S3C2410_GPC10_INP (0x00 << 20)
  301. #define S3C2410_GPC10_OUTP (0x01 << 20)
  302. #define S3C2410_GPC10_VD2 (0x02 << 20)
  303. #define S3C2400_GPC10_VD10 (0x02 << 20)
  304. #define S3C2410_GPC11 S3C2410_GPIONO(S3C2410_GPIO_BANKC, 11)
  305. #define S3C2410_GPC11_INP (0x00 << 22)
  306. #define S3C2410_GPC11_OUTP (0x01 << 22)
  307. #define S3C2410_GPC11_VD3 (0x02 << 22)
  308. #define S3C2400_GPC11_VD11 (0x02 << 22)
  309. #define S3C2410_GPC12 S3C2410_GPIONO(S3C2410_GPIO_BANKC, 12)
  310. #define S3C2410_GPC12_INP (0x00 << 24)
  311. #define S3C2410_GPC12_OUTP (0x01 << 24)
  312. #define S3C2410_GPC12_VD4 (0x02 << 24)
  313. #define S3C2400_GPC12_VD12 (0x02 << 24)
  314. #define S3C2410_GPC13 S3C2410_GPIONO(S3C2410_GPIO_BANKC, 13)
  315. #define S3C2410_GPC13_INP (0x00 << 26)
  316. #define S3C2410_GPC13_OUTP (0x01 << 26)
  317. #define S3C2410_GPC13_VD5 (0x02 << 26)
  318. #define S3C2400_GPC13_VD13 (0x02 << 26)
  319. #define S3C2410_GPC14 S3C2410_GPIONO(S3C2410_GPIO_BANKC, 14)
  320. #define S3C2410_GPC14_INP (0x00 << 28)
  321. #define S3C2410_GPC14_OUTP (0x01 << 28)
  322. #define S3C2410_GPC14_VD6 (0x02 << 28)
  323. #define S3C2400_GPC14_VD14 (0x02 << 28)
  324. #define S3C2410_GPC15 S3C2410_GPIONO(S3C2410_GPIO_BANKC, 15)
  325. #define S3C2410_GPC15_INP (0x00 << 30)
  326. #define S3C2410_GPC15_OUTP (0x01 << 30)
  327. #define S3C2410_GPC15_VD7 (0x02 << 30)
  328. #define S3C2400_GPC15_VD15 (0x02 << 30)
  329. #define S3C2410_GPC_PUPDIS(x) (1<<(x))
  330. /*
  331. * S3C2410: Port D consists of 16 GPIO/Special function
  332. *
  333. * almost identical setup to port b, but the special functions are mostly
  334. * to do with the video system's data.
  335. *
  336. * S3C2400: Port D consists of 11 GPIO/Special function
  337. *
  338. * almost identical setup to port c
  339. */
  340. #define S3C2410_GPDCON S3C2410_GPIOREG(0x30)
  341. #define S3C2410_GPDDAT S3C2410_GPIOREG(0x34)
  342. #define S3C2410_GPDUP S3C2410_GPIOREG(0x38)
  343. #define S3C2400_GPDCON S3C2410_GPIOREG(0x20)
  344. #define S3C2400_GPDDAT S3C2410_GPIOREG(0x24)
  345. #define S3C2400_GPDUP S3C2410_GPIOREG(0x28)
  346. #define S3C2410_GPD0 S3C2410_GPIONO(S3C2410_GPIO_BANKD, 0)
  347. #define S3C2410_GPD0_INP (0x00 << 0)
  348. #define S3C2410_GPD0_OUTP (0x01 << 0)
  349. #define S3C2410_GPD0_VD8 (0x02 << 0)
  350. #define S3C2400_GPD0_VFRAME (0x02 << 0)
  351. #define S3C2442_GPD0_nSPICS1 (0x03 << 0)
  352. #define S3C2410_GPD1 S3C2410_GPIONO(S3C2410_GPIO_BANKD, 1)
  353. #define S3C2410_GPD1_INP (0x00 << 2)
  354. #define S3C2410_GPD1_OUTP (0x01 << 2)
  355. #define S3C2410_GPD1_VD9 (0x02 << 2)
  356. #define S3C2400_GPD1_VM (0x02 << 2)
  357. #define S3C2442_GPD1_SPICLK1 (0x03 << 2)
  358. #define S3C2410_GPD2 S3C2410_GPIONO(S3C2410_GPIO_BANKD, 2)
  359. #define S3C2410_GPD2_INP (0x00 << 4)
  360. #define S3C2410_GPD2_OUTP (0x01 << 4)
  361. #define S3C2410_GPD2_VD10 (0x02 << 4)
  362. #define S3C2400_GPD2_VLINE (0x02 << 4)
  363. #define S3C2410_GPD3 S3C2410_GPIONO(S3C2410_GPIO_BANKD, 3)
  364. #define S3C2410_GPD3_INP (0x00 << 6)
  365. #define S3C2410_GPD3_OUTP (0x01 << 6)
  366. #define S3C2410_GPD3_VD11 (0x02 << 6)
  367. #define S3C2400_GPD3_VCLK (0x02 << 6)
  368. #define S3C2410_GPD4 S3C2410_GPIONO(S3C2410_GPIO_BANKD, 4)
  369. #define S3C2410_GPD4_INP (0x00 << 8)
  370. #define S3C2410_GPD4_OUTP (0x01 << 8)
  371. #define S3C2410_GPD4_VD12 (0x02 << 8)
  372. #define S3C2400_GPD4_LEND (0x02 << 8)
  373. #define S3C2410_GPD5 S3C2410_GPIONO(S3C2410_GPIO_BANKD, 5)
  374. #define S3C2410_GPD5_INP (0x00 << 10)
  375. #define S3C2410_GPD5_OUTP (0x01 << 10)
  376. #define S3C2410_GPD5_VD13 (0x02 << 10)
  377. #define S3C2400_GPD5_TOUT0 (0x02 << 10)
  378. #define S3C2410_GPD6 S3C2410_GPIONO(S3C2410_GPIO_BANKD, 6)
  379. #define S3C2410_GPD6_INP (0x00 << 12)
  380. #define S3C2410_GPD6_OUTP (0x01 << 12)
  381. #define S3C2410_GPD6_VD14 (0x02 << 12)
  382. #define S3C2400_GPD6_TOUT1 (0x02 << 12)
  383. #define S3C2410_GPD7 S3C2410_GPIONO(S3C2410_GPIO_BANKD, 7)
  384. #define S3C2410_GPD7_INP (0x00 << 14)
  385. #define S3C2410_GPD7_OUTP (0x01 << 14)
  386. #define S3C2410_GPD7_VD15 (0x02 << 14)
  387. #define S3C2400_GPD7_TOUT2 (0x02 << 14)
  388. #define S3C2410_GPD8 S3C2410_GPIONO(S3C2410_GPIO_BANKD, 8)
  389. #define S3C2410_GPD8_INP (0x00 << 16)
  390. #define S3C2410_GPD8_OUTP (0x01 << 16)
  391. #define S3C2410_GPD8_VD16 (0x02 << 16)
  392. #define S3C2400_GPD8_TOUT3 (0x02 << 16)
  393. #define S3C2410_GPD9 S3C2410_GPIONO(S3C2410_GPIO_BANKD, 9)
  394. #define S3C2410_GPD9_INP (0x00 << 18)
  395. #define S3C2410_GPD9_OUTP (0x01 << 18)
  396. #define S3C2410_GPD9_VD17 (0x02 << 18)
  397. #define S3C2400_GPD9_TCLK0 (0x02 << 18)
  398. #define S3C2410_GPD9_MASK (0x03 << 18)
  399. #define S3C2410_GPD10 S3C2410_GPIONO(S3C2410_GPIO_BANKD, 10)
  400. #define S3C2410_GPD10_INP (0x00 << 20)
  401. #define S3C2410_GPD10_OUTP (0x01 << 20)
  402. #define S3C2410_GPD10_VD18 (0x02 << 20)
  403. #define S3C2400_GPD10_nWAIT (0x02 << 20)
  404. #define S3C2410_GPD11 S3C2410_GPIONO(S3C2410_GPIO_BANKD, 11)
  405. #define S3C2410_GPD11_INP (0x00 << 22)
  406. #define S3C2410_GPD11_OUTP (0x01 << 22)
  407. #define S3C2410_GPD11_VD19 (0x02 << 22)
  408. #define S3C2410_GPD12 S3C2410_GPIONO(S3C2410_GPIO_BANKD, 12)
  409. #define S3C2410_GPD12_INP (0x00 << 24)
  410. #define S3C2410_GPD12_OUTP (0x01 << 24)
  411. #define S3C2410_GPD12_VD20 (0x02 << 24)
  412. #define S3C2410_GPD13 S3C2410_GPIONO(S3C2410_GPIO_BANKD, 13)
  413. #define S3C2410_GPD13_INP (0x00 << 26)
  414. #define S3C2410_GPD13_OUTP (0x01 << 26)
  415. #define S3C2410_GPD13_VD21 (0x02 << 26)
  416. #define S3C2410_GPD14 S3C2410_GPIONO(S3C2410_GPIO_BANKD, 14)
  417. #define S3C2410_GPD14_INP (0x00 << 28)
  418. #define S3C2410_GPD14_OUTP (0x01 << 28)
  419. #define S3C2410_GPD14_VD22 (0x02 << 28)
  420. #define S3C2410_GPD14_nSS1 (0x03 << 28)
  421. #define S3C2410_GPD15 S3C2410_GPIONO(S3C2410_GPIO_BANKD, 15)
  422. #define S3C2410_GPD15_INP (0x00 << 30)
  423. #define S3C2410_GPD15_OUTP (0x01 << 30)
  424. #define S3C2410_GPD15_VD23 (0x02 << 30)
  425. #define S3C2410_GPD15_nSS0 (0x03 << 30)
  426. #define S3C2410_GPD_PUPDIS(x) (1<<(x))
  427. /* S3C2410:
  428. * Port E consists of 16 GPIO/Special function
  429. *
  430. * again, the same as port B, but dealing with I2S, SDI, and
  431. * more miscellaneous functions
  432. *
  433. * S3C2400:
  434. * Port E consists of 12 GPIO/Special function
  435. *
  436. * GPIO / interrupt inputs
  437. */
  438. #define S3C2410_GPECON S3C2410_GPIOREG(0x40)
  439. #define S3C2410_GPEDAT S3C2410_GPIOREG(0x44)
  440. #define S3C2410_GPEUP S3C2410_GPIOREG(0x48)
  441. #define S3C2400_GPECON S3C2410_GPIOREG(0x2C)
  442. #define S3C2400_GPEDAT S3C2410_GPIOREG(0x30)
  443. #define S3C2400_GPEUP S3C2410_GPIOREG(0x34)
  444. #define S3C2410_GPE0 S3C2410_GPIONO(S3C2410_GPIO_BANKE, 0)
  445. #define S3C2410_GPE0_INP (0x00 << 0)
  446. #define S3C2410_GPE0_OUTP (0x01 << 0)
  447. #define S3C2410_GPE0_I2SLRCK (0x02 << 0)
  448. #define S3C2443_GPE0_AC_nRESET (0x03 << 0)
  449. #define S3C2400_GPE0_EINT0 (0x02 << 0)
  450. #define S3C2410_GPE0_MASK (0x03 << 0)
  451. #define S3C2410_GPE1 S3C2410_GPIONO(S3C2410_GPIO_BANKE, 1)
  452. #define S3C2410_GPE1_INP (0x00 << 2)
  453. #define S3C2410_GPE1_OUTP (0x01 << 2)
  454. #define S3C2410_GPE1_I2SSCLK (0x02 << 2)
  455. #define S3C2443_GPE1_AC_SYNC (0x03 << 2)
  456. #define S3C2400_GPE1_EINT1 (0x02 << 2)
  457. #define S3C2400_GPE1_nSS (0x03 << 2)
  458. #define S3C2410_GPE1_MASK (0x03 << 2)
  459. #define S3C2410_GPE2 S3C2410_GPIONO(S3C2410_GPIO_BANKE, 2)
  460. #define S3C2410_GPE2_INP (0x00 << 4)
  461. #define S3C2410_GPE2_OUTP (0x01 << 4)
  462. #define S3C2410_GPE2_CDCLK (0x02 << 4)
  463. #define S3C2443_GPE2_AC_BITCLK (0x03 << 4)
  464. #define S3C2400_GPE2_EINT2 (0x02 << 4)
  465. #define S3C2400_GPE2_I2SSDI (0x03 << 4)
  466. #define S3C2410_GPE3 S3C2410_GPIONO(S3C2410_GPIO_BANKE, 3)
  467. #define S3C2410_GPE3_INP (0x00 << 6)
  468. #define S3C2410_GPE3_OUTP (0x01 << 6)
  469. #define S3C2410_GPE3_I2SSDI (0x02 << 6)
  470. #define S3C2443_GPE3_AC_SDI (0x03 << 6)
  471. #define S3C2400_GPE3_EINT3 (0x02 << 6)
  472. #define S3C2400_GPE3_nCTS1 (0x03 << 6)
  473. #define S3C2410_GPE3_nSS0 (0x03 << 6)
  474. #define S3C2410_GPE3_MASK (0x03 << 6)
  475. #define S3C2410_GPE4 S3C2410_GPIONO(S3C2410_GPIO_BANKE, 4)
  476. #define S3C2410_GPE4_INP (0x00 << 8)
  477. #define S3C2410_GPE4_OUTP (0x01 << 8)
  478. #define S3C2410_GPE4_I2SSDO (0x02 << 8)
  479. #define S3C2443_GPE4_AC_SDO (0x03 << 8)
  480. #define S3C2400_GPE4_EINT4 (0x02 << 8)
  481. #define S3C2400_GPE4_nRTS1 (0x03 << 8)
  482. #define S3C2410_GPE4_I2SSDI (0x03 << 8)
  483. #define S3C2410_GPE4_MASK (0x03 << 8)
  484. #define S3C2410_GPE5 S3C2410_GPIONO(S3C2410_GPIO_BANKE, 5)
  485. #define S3C2410_GPE5_INP (0x00 << 10)
  486. #define S3C2410_GPE5_OUTP (0x01 << 10)
  487. #define S3C2410_GPE5_SDCLK (0x02 << 10)
  488. #define S3C2443_GPE5_SD1_CLK (0x02 << 10)
  489. #define S3C2400_GPE5_EINT5 (0x02 << 10)
  490. #define S3C2400_GPE5_TCLK1 (0x03 << 10)
  491. #define S3C2410_GPE6 S3C2410_GPIONO(S3C2410_GPIO_BANKE, 6)
  492. #define S3C2410_GPE6_INP (0x00 << 12)
  493. #define S3C2410_GPE6_OUTP (0x01 << 12)
  494. #define S3C2410_GPE6_SDCMD (0x02 << 12)
  495. #define S3C2443_GPE6_SD1_CMD (0x02 << 12)
  496. #define S3C2443_GPE6_AC_BITCLK (0x03 << 12)
  497. #define S3C2400_GPE6_EINT6 (0x02 << 12)
  498. #define S3C2410_GPE7 S3C2410_GPIONO(S3C2410_GPIO_BANKE, 7)
  499. #define S3C2410_GPE7_INP (0x00 << 14)
  500. #define S3C2410_GPE7_OUTP (0x01 << 14)
  501. #define S3C2410_GPE7_SDDAT0 (0x02 << 14)
  502. #define S3C2443_GPE5_SD1_DAT0 (0x02 << 14)
  503. #define S3C2443_GPE7_AC_SDI (0x03 << 14)
  504. #define S3C2400_GPE7_EINT7 (0x02 << 14)
  505. #define S3C2410_GPE8 S3C2410_GPIONO(S3C2410_GPIO_BANKE, 8)
  506. #define S3C2410_GPE8_INP (0x00 << 16)
  507. #define S3C2410_GPE8_OUTP (0x01 << 16)
  508. #define S3C2410_GPE8_SDDAT1 (0x02 << 16)
  509. #define S3C2443_GPE8_SD1_DAT1 (0x02 << 16)
  510. #define S3C2443_GPE8_AC_SDO (0x03 << 16)
  511. #define S3C2400_GPE8_nXDACK0 (0x02 << 16)
  512. #define S3C2410_GPE9 S3C2410_GPIONO(S3C2410_GPIO_BANKE, 9)
  513. #define S3C2410_GPE9_INP (0x00 << 18)
  514. #define S3C2410_GPE9_OUTP (0x01 << 18)
  515. #define S3C2410_GPE9_SDDAT2 (0x02 << 18)
  516. #define S3C2443_GPE9_SD1_DAT2 (0x02 << 18)
  517. #define S3C2443_GPE9_AC_SYNC (0x03 << 18)
  518. #define S3C2400_GPE9_nXDACK1 (0x02 << 18)
  519. #define S3C2400_GPE9_nXBACK (0x03 << 18)
  520. #define S3C2410_GPE10 S3C2410_GPIONO(S3C2410_GPIO_BANKE, 10)
  521. #define S3C2410_GPE10_INP (0x00 << 20)
  522. #define S3C2410_GPE10_OUTP (0x01 << 20)
  523. #define S3C2410_GPE10_SDDAT3 (0x02 << 20)
  524. #define S3C2443_GPE10_SD1_DAT3 (0x02 << 20)
  525. #define S3C2443_GPE10_AC_nRESET (0x03 << 20)
  526. #define S3C2400_GPE10_nXDREQ0 (0x02 << 20)
  527. #define S3C2410_GPE11 S3C2410_GPIONO(S3C2410_GPIO_BANKE, 11)
  528. #define S3C2410_GPE11_INP (0x00 << 22)
  529. #define S3C2410_GPE11_OUTP (0x01 << 22)
  530. #define S3C2410_GPE11_SPIMISO0 (0x02 << 22)
  531. #define S3C2400_GPE11_nXDREQ1 (0x02 << 22)
  532. #define S3C2400_GPE11_nXBREQ (0x03 << 22)
  533. #define S3C2410_GPE12 S3C2410_GPIONO(S3C2410_GPIO_BANKE, 12)
  534. #define S3C2410_GPE12_INP (0x00 << 24)
  535. #define S3C2410_GPE12_OUTP (0x01 << 24)
  536. #define S3C2410_GPE12_SPIMOSI0 (0x02 << 24)
  537. #define S3C2410_GPE13 S3C2410_GPIONO(S3C2410_GPIO_BANKE, 13)
  538. #define S3C2410_GPE13_INP (0x00 << 26)
  539. #define S3C2410_GPE13_OUTP (0x01 << 26)
  540. #define S3C2410_GPE13_SPICLK0 (0x02 << 26)
  541. #define S3C2410_GPE14 S3C2410_GPIONO(S3C2410_GPIO_BANKE, 14)
  542. #define S3C2410_GPE14_INP (0x00 << 28)
  543. #define S3C2410_GPE14_OUTP (0x01 << 28)
  544. #define S3C2410_GPE14_IICSCL (0x02 << 28)
  545. #define S3C2410_GPE14_MASK (0x03 << 28)
  546. #define S3C2410_GPE15 S3C2410_GPIONO(S3C2410_GPIO_BANKE, 15)
  547. #define S3C2410_GPE15_INP (0x00 << 30)
  548. #define S3C2410_GPE15_OUTP (0x01 << 30)
  549. #define S3C2410_GPE15_IICSDA (0x02 << 30)
  550. #define S3C2410_GPE15_MASK (0x03 << 30)
  551. #define S3C2440_GPE0_ACSYNC (0x03 << 0)
  552. #define S3C2440_GPE1_ACBITCLK (0x03 << 2)
  553. #define S3C2440_GPE2_ACRESET (0x03 << 4)
  554. #define S3C2440_GPE3_ACIN (0x03 << 6)
  555. #define S3C2440_GPE4_ACOUT (0x03 << 8)
  556. #define S3C2410_GPE_PUPDIS(x) (1<<(x))
  557. /* S3C2410:
  558. * Port F consists of 8 GPIO/Special function
  559. *
  560. * GPIO / interrupt inputs
  561. *
  562. * GPFCON has 2 bits for each of the input pins on port F
  563. * 00 = 0 input, 1 output, 2 interrupt (EINT0..7), 3 undefined
  564. *
  565. * pull up works like all other ports.
  566. *
  567. * S3C2400:
  568. * Port F consists of 7 GPIO/Special function
  569. *
  570. * GPIO/serial/misc pins
  571. */
  572. #define S3C2410_GPFCON S3C2410_GPIOREG(0x50)
  573. #define S3C2410_GPFDAT S3C2410_GPIOREG(0x54)
  574. #define S3C2410_GPFUP S3C2410_GPIOREG(0x58)
  575. #define S3C2400_GPFCON S3C2410_GPIOREG(0x38)
  576. #define S3C2400_GPFDAT S3C2410_GPIOREG(0x3C)
  577. #define S3C2400_GPFUP S3C2410_GPIOREG(0x40)
  578. #define S3C2410_GPF0 S3C2410_GPIONO(S3C2410_GPIO_BANKF, 0)
  579. #define S3C2410_GPF0_INP (0x00 << 0)
  580. #define S3C2410_GPF0_OUTP (0x01 << 0)
  581. #define S3C2410_GPF0_EINT0 (0x02 << 0)
  582. #define S3C2400_GPF0_RXD0 (0x02 << 0)
  583. #define S3C2410_GPF1 S3C2410_GPIONO(S3C2410_GPIO_BANKF, 1)
  584. #define S3C2410_GPF1_INP (0x00 << 2)
  585. #define S3C2410_GPF1_OUTP (0x01 << 2)
  586. #define S3C2410_GPF1_EINT1 (0x02 << 2)
  587. #define S3C2400_GPF1_RXD1 (0x02 << 2)
  588. #define S3C2400_GPF1_IICSDA (0x03 << 2)
  589. #define S3C2410_GPF2 S3C2410_GPIONO(S3C2410_GPIO_BANKF, 2)
  590. #define S3C2410_GPF2_INP (0x00 << 4)
  591. #define S3C2410_GPF2_OUTP (0x01 << 4)
  592. #define S3C2410_GPF2_EINT2 (0x02 << 4)
  593. #define S3C2400_GPF2_TXD0 (0x02 << 4)
  594. #define S3C2410_GPF3 S3C2410_GPIONO(S3C2410_GPIO_BANKF, 3)
  595. #define S3C2410_GPF3_INP (0x00 << 6)
  596. #define S3C2410_GPF3_OUTP (0x01 << 6)
  597. #define S3C2410_GPF3_EINT3 (0x02 << 6)
  598. #define S3C2400_GPF3_TXD1 (0x02 << 6)
  599. #define S3C2400_GPF3_IICSCL (0x03 << 6)
  600. #define S3C2410_GPF4 S3C2410_GPIONO(S3C2410_GPIO_BANKF, 4)
  601. #define S3C2410_GPF4_INP (0x00 << 8)
  602. #define S3C2410_GPF4_OUTP (0x01 << 8)
  603. #define S3C2410_GPF4_EINT4 (0x02 << 8)
  604. #define S3C2400_GPF4_nRTS0 (0x02 << 8)
  605. #define S3C2400_GPF4_nXBACK (0x03 << 8)
  606. #define S3C2410_GPF5 S3C2410_GPIONO(S3C2410_GPIO_BANKF, 5)
  607. #define S3C2410_GPF5_INP (0x00 << 10)
  608. #define S3C2410_GPF5_OUTP (0x01 << 10)
  609. #define S3C2410_GPF5_EINT5 (0x02 << 10)
  610. #define S3C2400_GPF5_nCTS0 (0x02 << 10)
  611. #define S3C2400_GPF5_nXBREQ (0x03 << 10)
  612. #define S3C2410_GPF6 S3C2410_GPIONO(S3C2410_GPIO_BANKF, 6)
  613. #define S3C2410_GPF6_INP (0x00 << 12)
  614. #define S3C2410_GPF6_OUTP (0x01 << 12)
  615. #define S3C2410_GPF6_EINT6 (0x02 << 12)
  616. #define S3C2400_GPF6_CLKOUT (0x02 << 12)
  617. #define S3C2410_GPF7 S3C2410_GPIONO(S3C2410_GPIO_BANKF, 7)
  618. #define S3C2410_GPF7_INP (0x00 << 14)
  619. #define S3C2410_GPF7_OUTP (0x01 << 14)
  620. #define S3C2410_GPF7_EINT7 (0x02 << 14)
  621. #define S3C2410_GPF_PUPDIS(x) (1<<(x))
  622. /* S3C2410:
  623. * Port G consists of 8 GPIO/IRQ/Special function
  624. *
  625. * GPGCON has 2 bits for each of the input pins on port F
  626. * 00 = 0 input, 1 output, 2 interrupt (EINT0..7), 3 special func
  627. *
  628. * pull up works like all other ports.
  629. *
  630. * S3C2400:
  631. * Port G consists of 10 GPIO/Special function
  632. */
  633. #define S3C2410_GPGCON S3C2410_GPIOREG(0x60)
  634. #define S3C2410_GPGDAT S3C2410_GPIOREG(0x64)
  635. #define S3C2410_GPGUP S3C2410_GPIOREG(0x68)
  636. #define S3C2400_GPGCON S3C2410_GPIOREG(0x44)
  637. #define S3C2400_GPGDAT S3C2410_GPIOREG(0x48)
  638. #define S3C2400_GPGUP S3C2410_GPIOREG(0x4C)
  639. #define S3C2410_GPG0 S3C2410_GPIONO(S3C2410_GPIO_BANKG, 0)
  640. #define S3C2410_GPG0_INP (0x00 << 0)
  641. #define S3C2410_GPG0_OUTP (0x01 << 0)
  642. #define S3C2410_GPG0_EINT8 (0x02 << 0)
  643. #define S3C2400_GPG0_I2SLRCK (0x02 << 0)
  644. #define S3C2410_GPG1 S3C2410_GPIONO(S3C2410_GPIO_BANKG, 1)
  645. #define S3C2410_GPG1_INP (0x00 << 2)
  646. #define S3C2410_GPG1_OUTP (0x01 << 2)
  647. #define S3C2410_GPG1_EINT9 (0x02 << 2)
  648. #define S3C2400_GPG1_I2SSCLK (0x02 << 2)
  649. #define S3C2410_GPG2 S3C2410_GPIONO(S3C2410_GPIO_BANKG, 2)
  650. #define S3C2410_GPG2_INP (0x00 << 4)
  651. #define S3C2410_GPG2_OUTP (0x01 << 4)
  652. #define S3C2410_GPG2_EINT10 (0x02 << 4)
  653. #define S3C2410_GPG2_nSS0 (0x03 << 4)
  654. #define S3C2400_GPG2_CDCLK (0x02 << 4)
  655. #define S3C2410_GPG3 S3C2410_GPIONO(S3C2410_GPIO_BANKG, 3)
  656. #define S3C2410_GPG3_INP (0x00 << 6)
  657. #define S3C2410_GPG3_OUTP (0x01 << 6)
  658. #define S3C2410_GPG3_EINT11 (0x02 << 6)
  659. #define S3C2410_GPG3_nSS1 (0x03 << 6)
  660. #define S3C2400_GPG3_I2SSDO (0x02 << 6)
  661. #define S3C2400_GPG3_I2SSDI (0x03 << 6)
  662. #define S3C2410_GPG4 S3C2410_GPIONO(S3C2410_GPIO_BANKG, 4)
  663. #define S3C2410_GPG4_INP (0x00 << 8)
  664. #define S3C2410_GPG4_OUTP (0x01 << 8)
  665. #define S3C2410_GPG4_EINT12 (0x02 << 8)
  666. #define S3C2400_GPG4_MMCCLK (0x02 << 8)
  667. #define S3C2400_GPG4_I2SSDI (0x03 << 8)
  668. #define S3C2410_GPG4_LCDPWREN (0x03 << 8)
  669. #define S3C2443_GPG4_LCDPWRDN (0x03 << 8)
  670. #define S3C2410_GPG5 S3C2410_GPIONO(S3C2410_GPIO_BANKG, 5)
  671. #define S3C2410_GPG5_INP (0x00 << 10)
  672. #define S3C2410_GPG5_OUTP (0x01 << 10)
  673. #define S3C2410_GPG5_EINT13 (0x02 << 10)
  674. #define S3C2400_GPG5_MMCCMD (0x02 << 10)
  675. #define S3C2400_GPG5_IICSDA (0x03 << 10)
  676. #define S3C2410_GPG5_SPIMISO1 (0x03 << 10) /* not s3c2443 */
  677. #define S3C2410_GPG6 S3C2410_GPIONO(S3C2410_GPIO_BANKG, 6)
  678. #define S3C2410_GPG6_INP (0x00 << 12)
  679. #define S3C2410_GPG6_OUTP (0x01 << 12)
  680. #define S3C2410_GPG6_EINT14 (0x02 << 12)
  681. #define S3C2400_GPG6_MMCDAT (0x02 << 12)
  682. #define S3C2400_GPG6_IICSCL (0x03 << 12)
  683. #define S3C2410_GPG6_SPIMOSI1 (0x03 << 12)
  684. #define S3C2410_GPG7 S3C2410_GPIONO(S3C2410_GPIO_BANKG, 7)
  685. #define S3C2410_GPG7_INP (0x00 << 14)
  686. #define S3C2410_GPG7_OUTP (0x01 << 14)
  687. #define S3C2410_GPG7_EINT15 (0x02 << 14)
  688. #define S3C2410_GPG7_SPICLK1 (0x03 << 14)
  689. #define S3C2400_GPG7_SPIMISO (0x02 << 14)
  690. #define S3C2400_GPG7_IICSDA (0x03 << 14)
  691. #define S3C2410_GPG8 S3C2410_GPIONO(S3C2410_GPIO_BANKG, 8)
  692. #define S3C2410_GPG8_INP (0x00 << 16)
  693. #define S3C2410_GPG8_OUTP (0x01 << 16)
  694. #define S3C2410_GPG8_EINT16 (0x02 << 16)
  695. #define S3C2400_GPG8_SPIMOSI (0x02 << 16)
  696. #define S3C2400_GPG8_IICSCL (0x03 << 16)
  697. #define S3C2410_GPG9 S3C2410_GPIONO(S3C2410_GPIO_BANKG, 9)
  698. #define S3C2410_GPG9_INP (0x00 << 18)
  699. #define S3C2410_GPG9_OUTP (0x01 << 18)
  700. #define S3C2410_GPG9_EINT17 (0x02 << 18)
  701. #define S3C2400_GPG9_SPICLK (0x02 << 18)
  702. #define S3C2400_GPG9_MMCCLK (0x03 << 18)
  703. #define S3C2410_GPG10 S3C2410_GPIONO(S3C2410_GPIO_BANKG, 10)
  704. #define S3C2410_GPG10_INP (0x00 << 20)
  705. #define S3C2410_GPG10_OUTP (0x01 << 20)
  706. #define S3C2410_GPG10_EINT18 (0x02 << 20)
  707. #define S3C2410_GPG11 S3C2410_GPIONO(S3C2410_GPIO_BANKG, 11)
  708. #define S3C2410_GPG11_INP (0x00 << 22)
  709. #define S3C2410_GPG11_OUTP (0x01 << 22)
  710. #define S3C2410_GPG11_EINT19 (0x02 << 22)
  711. #define S3C2410_GPG11_TCLK1 (0x03 << 22)
  712. #define S3C2443_GPG11_CF_nIREQ (0x03 << 22)
  713. #define S3C2410_GPG12 S3C2410_GPIONO(S3C2410_GPIO_BANKG, 12)
  714. #define S3C2410_GPG12_INP (0x00 << 24)
  715. #define S3C2410_GPG12_OUTP (0x01 << 24)
  716. #define S3C2410_GPG12_EINT20 (0x02 << 24)
  717. #define S3C2410_GPG12_XMON (0x03 << 24)
  718. #define S3C2442_GPG12_nSPICS0 (0x03 << 24)
  719. #define S3C2443_GPG12_nINPACK (0x03 << 24)
  720. #define S3C2410_GPG13 S3C2410_GPIONO(S3C2410_GPIO_BANKG, 13)
  721. #define S3C2410_GPG13_INP (0x00 << 26)
  722. #define S3C2410_GPG13_OUTP (0x01 << 26)
  723. #define S3C2410_GPG13_EINT21 (0x02 << 26)
  724. #define S3C2410_GPG13_nXPON (0x03 << 26)
  725. #define S3C2443_GPG13_CF_nREG (0x03 << 26)
  726. #define S3C2410_GPG14 S3C2410_GPIONO(S3C2410_GPIO_BANKG, 14)
  727. #define S3C2410_GPG14_INP (0x00 << 28)
  728. #define S3C2410_GPG14_OUTP (0x01 << 28)
  729. #define S3C2410_GPG14_EINT22 (0x02 << 28)
  730. #define S3C2410_GPG14_YMON (0x03 << 28)
  731. #define S3C2443_GPG14_CF_RESET (0x03 << 28)
  732. #define S3C2410_GPG15 S3C2410_GPIONO(S3C2410_GPIO_BANKG, 15)
  733. #define S3C2410_GPG15_INP (0x00 << 30)
  734. #define S3C2410_GPG15_OUTP (0x01 << 30)
  735. #define S3C2410_GPG15_EINT23 (0x02 << 30)
  736. #define S3C2410_GPG15_nYPON (0x03 << 30)
  737. #define S3C2443_GPG15_CF_PWR (0x03 << 30)
  738. #define S3C2410_GPG_PUPDIS(x) (1<<(x))
  739. /* Port H consists of11 GPIO/serial/Misc pins
  740. *
  741. * GPGCON has 2 bits for each of the input pins on port F
  742. * 00 = 0 input, 1 output, 2 interrupt (EINT0..7), 3 special func
  743. *
  744. * pull up works like all other ports.
  745. */
  746. #define S3C2410_GPHCON S3C2410_GPIOREG(0x70)
  747. #define S3C2410_GPHDAT S3C2410_GPIOREG(0x74)
  748. #define S3C2410_GPHUP S3C2410_GPIOREG(0x78)
  749. #define S3C2410_GPH0 S3C2410_GPIONO(S3C2410_GPIO_BANKH, 0)
  750. #define S3C2410_GPH0_INP (0x00 << 0)
  751. #define S3C2410_GPH0_OUTP (0x01 << 0)
  752. #define S3C2410_GPH0_nCTS0 (0x02 << 0)
  753. #define S3C2410_GPH1 S3C2410_GPIONO(S3C2410_GPIO_BANKH, 1)
  754. #define S3C2410_GPH1_INP (0x00 << 2)
  755. #define S3C2410_GPH1_OUTP (0x01 << 2)
  756. #define S3C2410_GPH1_nRTS0 (0x02 << 2)
  757. #define S3C2410_GPH2 S3C2410_GPIONO(S3C2410_GPIO_BANKH, 2)
  758. #define S3C2410_GPH2_INP (0x00 << 4)
  759. #define S3C2410_GPH2_OUTP (0x01 << 4)
  760. #define S3C2410_GPH2_TXD0 (0x02 << 4)
  761. #define S3C2410_GPH3 S3C2410_GPIONO(S3C2410_GPIO_BANKH, 3)
  762. #define S3C2410_GPH3_INP (0x00 << 6)
  763. #define S3C2410_GPH3_OUTP (0x01 << 6)
  764. #define S3C2410_GPH3_RXD0 (0x02 << 6)
  765. #define S3C2410_GPH4 S3C2410_GPIONO(S3C2410_GPIO_BANKH, 4)
  766. #define S3C2410_GPH4_INP (0x00 << 8)
  767. #define S3C2410_GPH4_OUTP (0x01 << 8)
  768. #define S3C2410_GPH4_TXD1 (0x02 << 8)
  769. #define S3C2410_GPH5 S3C2410_GPIONO(S3C2410_GPIO_BANKH, 5)
  770. #define S3C2410_GPH5_INP (0x00 << 10)
  771. #define S3C2410_GPH5_OUTP (0x01 << 10)
  772. #define S3C2410_GPH5_RXD1 (0x02 << 10)
  773. #define S3C2410_GPH6 S3C2410_GPIONO(S3C2410_GPIO_BANKH, 6)
  774. #define S3C2410_GPH6_INP (0x00 << 12)
  775. #define S3C2410_GPH6_OUTP (0x01 << 12)
  776. #define S3C2410_GPH6_TXD2 (0x02 << 12)
  777. #define S3C2410_GPH6_nRTS1 (0x03 << 12)
  778. #define S3C2410_GPH7 S3C2410_GPIONO(S3C2410_GPIO_BANKH, 7)
  779. #define S3C2410_GPH7_INP (0x00 << 14)
  780. #define S3C2410_GPH7_OUTP (0x01 << 14)
  781. #define S3C2410_GPH7_RXD2 (0x02 << 14)
  782. #define S3C2410_GPH7_nCTS1 (0x03 << 14)
  783. #define S3C2410_GPH8 S3C2410_GPIONO(S3C2410_GPIO_BANKH, 8)
  784. #define S3C2410_GPH8_INP (0x00 << 16)
  785. #define S3C2410_GPH8_OUTP (0x01 << 16)
  786. #define S3C2410_GPH8_UCLK (0x02 << 16)
  787. #define S3C2410_GPH9 S3C2410_GPIONO(S3C2410_GPIO_BANKH, 9)
  788. #define S3C2410_GPH9_INP (0x00 << 18)
  789. #define S3C2410_GPH9_OUTP (0x01 << 18)
  790. #define S3C2410_GPH9_CLKOUT0 (0x02 << 18)
  791. #define S3C2442_GPH9_nSPICS0 (0x03 << 18)
  792. #define S3C2410_GPH10 S3C2410_GPIONO(S3C2410_GPIO_BANKH, 10)
  793. #define S3C2410_GPH10_INP (0x00 << 20)
  794. #define S3C2410_GPH10_OUTP (0x01 << 20)
  795. #define S3C2410_GPH10_CLKOUT1 (0x02 << 20)
  796. /* The S3C2412 and S3C2413 move the GPJ register set to after
  797. * GPH, which means all registers after 0x80 are now offset by 0x10
  798. * for the 2412/2413 from the 2410/2440/2442
  799. */
  800. /* miscellaneous control */
  801. #define S3C2400_MISCCR S3C2410_GPIOREG(0x54)
  802. #define S3C2410_MISCCR S3C2410_GPIOREG(0x80)
  803. #define S3C2410_DCLKCON S3C2410_GPIOREG(0x84)
  804. #define S3C24XX_DCLKCON S3C24XX_GPIOREG2(0x84)
  805. /* see clock.h for dclk definitions */
  806. /* pullup control on databus */
  807. #define S3C2410_MISCCR_SPUCR_HEN (0<<0)
  808. #define S3C2410_MISCCR_SPUCR_HDIS (1<<0)
  809. #define S3C2410_MISCCR_SPUCR_LEN (0<<1)
  810. #define S3C2410_MISCCR_SPUCR_LDIS (1<<1)
  811. #define S3C2400_MISCCR_SPUCR_LEN (0<<0)
  812. #define S3C2400_MISCCR_SPUCR_LDIS (1<<0)
  813. #define S3C2400_MISCCR_SPUCR_HEN (0<<1)
  814. #define S3C2400_MISCCR_SPUCR_HDIS (1<<1)
  815. #define S3C2400_MISCCR_HZ_STOPEN (0<<2)
  816. #define S3C2400_MISCCR_HZ_STOPPREV (1<<2)
  817. #define S3C2410_MISCCR_USBDEV (0<<3)
  818. #define S3C2410_MISCCR_USBHOST (1<<3)
  819. #define S3C2410_MISCCR_CLK0_MPLL (0<<4)
  820. #define S3C2410_MISCCR_CLK0_UPLL (1<<4)
  821. #define S3C2410_MISCCR_CLK0_FCLK (2<<4)
  822. #define S3C2410_MISCCR_CLK0_HCLK (3<<4)
  823. #define S3C2410_MISCCR_CLK0_PCLK (4<<4)
  824. #define S3C2410_MISCCR_CLK0_DCLK0 (5<<4)
  825. #define S3C2410_MISCCR_CLK0_MASK (7<<4)
  826. #define S3C2412_MISCCR_CLK0_RTC (2<<4)
  827. #define S3C2410_MISCCR_CLK1_MPLL (0<<8)
  828. #define S3C2410_MISCCR_CLK1_UPLL (1<<8)
  829. #define S3C2410_MISCCR_CLK1_FCLK (2<<8)
  830. #define S3C2410_MISCCR_CLK1_HCLK (3<<8)
  831. #define S3C2410_MISCCR_CLK1_PCLK (4<<8)
  832. #define S3C2410_MISCCR_CLK1_DCLK1 (5<<8)
  833. #define S3C2410_MISCCR_CLK1_MASK (7<<8)
  834. #define S3C2412_MISCCR_CLK1_CLKsrc (0<<8)
  835. #define S3C2410_MISCCR_USBSUSPND0 (1<<12)
  836. #define S3C2410_MISCCR_USBSUSPND1 (1<<13)
  837. #define S3C2410_MISCCR_nRSTCON (1<<16)
  838. #define S3C2410_MISCCR_nEN_SCLK0 (1<<17)
  839. #define S3C2410_MISCCR_nEN_SCLK1 (1<<18)
  840. #define S3C2410_MISCCR_nEN_SCLKE (1<<19) /* not 2412 */
  841. #define S3C2410_MISCCR_SDSLEEP (7<<17)
  842. /* external interrupt control... */
  843. /* S3C2410_EXTINT0 -> irq sense control for EINT0..EINT7
  844. * S3C2410_EXTINT1 -> irq sense control for EINT8..EINT15
  845. * S3C2410_EXTINT2 -> irq sense control for EINT16..EINT23
  846. *
  847. * note S3C2410_EXTINT2 has filtering options for EINT16..EINT23
  848. *
  849. * Samsung datasheet p9-25
  850. */
  851. #define S3C2400_EXTINT0 S3C2410_GPIOREG(0x58)
  852. #define S3C2410_EXTINT0 S3C2410_GPIOREG(0x88)
  853. #define S3C2410_EXTINT1 S3C2410_GPIOREG(0x8C)
  854. #define S3C2410_EXTINT2 S3C2410_GPIOREG(0x90)
  855. #define S3C24XX_EXTINT0 S3C24XX_GPIOREG2(0x88)
  856. #define S3C24XX_EXTINT1 S3C24XX_GPIOREG2(0x8C)
  857. #define S3C24XX_EXTINT2 S3C24XX_GPIOREG2(0x90)
  858. /* interrupt filtering conrrol for EINT16..EINT23 */
  859. #define S3C2410_EINFLT0 S3C2410_GPIOREG(0x94)
  860. #define S3C2410_EINFLT1 S3C2410_GPIOREG(0x98)
  861. #define S3C2410_EINFLT2 S3C2410_GPIOREG(0x9C)
  862. #define S3C2410_EINFLT3 S3C2410_GPIOREG(0xA0)
  863. #define S3C24XX_EINFLT0 S3C24XX_GPIOREG2(0x94)
  864. #define S3C24XX_EINFLT1 S3C24XX_GPIOREG2(0x98)
  865. #define S3C24XX_EINFLT2 S3C24XX_GPIOREG2(0x9C)
  866. #define S3C24XX_EINFLT3 S3C24XX_GPIOREG2(0xA0)
  867. /* values for interrupt filtering */
  868. #define S3C2410_EINTFLT_PCLK (0x00)
  869. #define S3C2410_EINTFLT_EXTCLK (1<<7)
  870. #define S3C2410_EINTFLT_WIDTHMSK(x) ((x) & 0x3f)
  871. /* removed EINTxxxx defs from here, not meant for this */
  872. /* GSTATUS have miscellaneous information in them
  873. *
  874. * These move between s3c2410 and s3c2412 style systems.
  875. */
  876. #define S3C2410_GSTATUS0 S3C2410_GPIOREG(0x0AC)
  877. #define S3C2410_GSTATUS1 S3C2410_GPIOREG(0x0B0)
  878. #define S3C2410_GSTATUS2 S3C2410_GPIOREG(0x0B4)
  879. #define S3C2410_GSTATUS3 S3C2410_GPIOREG(0x0B8)
  880. #define S3C2410_GSTATUS4 S3C2410_GPIOREG(0x0BC)
  881. #define S3C2412_GSTATUS0 S3C2410_GPIOREG(0x0BC)
  882. #define S3C2412_GSTATUS1 S3C2410_GPIOREG(0x0C0)
  883. #define S3C2412_GSTATUS2 S3C2410_GPIOREG(0x0C4)
  884. #define S3C2412_GSTATUS3 S3C2410_GPIOREG(0x0C8)
  885. #define S3C2412_GSTATUS4 S3C2410_GPIOREG(0x0CC)
  886. #define S3C24XX_GSTATUS0 S3C24XX_GPIOREG2(0x0AC)
  887. #define S3C24XX_GSTATUS1 S3C24XX_GPIOREG2(0x0B0)
  888. #define S3C24XX_GSTATUS2 S3C24XX_GPIOREG2(0x0B4)
  889. #define S3C24XX_GSTATUS3 S3C24XX_GPIOREG2(0x0B8)
  890. #define S3C24XX_GSTATUS4 S3C24XX_GPIOREG2(0x0BC)
  891. #define S3C2410_GSTATUS0_nWAIT (1<<3)
  892. #define S3C2410_GSTATUS0_NCON (1<<2)
  893. #define S3C2410_GSTATUS0_RnB (1<<1)
  894. #define S3C2410_GSTATUS0_nBATTFLT (1<<0)
  895. #define S3C2410_GSTATUS1_IDMASK (0xffff0000)
  896. #define S3C2410_GSTATUS1_2410 (0x32410000)
  897. #define S3C2410_GSTATUS1_2412 (0x32412001)
  898. #define S3C2410_GSTATUS1_2440 (0x32440000)
  899. #define S3C2410_GSTATUS1_2442 (0x32440aaa)
  900. #define S3C2410_GSTATUS2_WTRESET (1<<2)
  901. #define S3C2410_GSTATUS2_OFFRESET (1<<1)
  902. #define S3C2410_GSTATUS2_PONRESET (1<<0)
  903. /* open drain control register */
  904. #define S3C2400_OPENCR S3C2410_GPIOREG(0x50)
  905. #define S3C2400_OPENCR_OPC_RXD1DIS (0<<0)
  906. #define S3C2400_OPENCR_OPC_RXD1EN (1<<0)
  907. #define S3C2400_OPENCR_OPC_TXD1DIS (0<<1)
  908. #define S3C2400_OPENCR_OPC_TXD1EN (1<<1)
  909. #define S3C2400_OPENCR_OPC_CMDDIS (0<<2)
  910. #define S3C2400_OPENCR_OPC_CMDEN (1<<2)
  911. #define S3C2400_OPENCR_OPC_DATDIS (0<<3)
  912. #define S3C2400_OPENCR_OPC_DATEN (1<<3)
  913. #define S3C2400_OPENCR_OPC_MISODIS (0<<4)
  914. #define S3C2400_OPENCR_OPC_MISOEN (1<<4)
  915. #define S3C2400_OPENCR_OPC_MOSIDIS (0<<5)
  916. #define S3C2400_OPENCR_OPC_MOSIEN (1<<5)
  917. /* 2412/2413 sleep configuration registers */
  918. #define S3C2412_GPBSLPCON S3C2410_GPIOREG(0x1C)
  919. #define S3C2412_GPCSLPCON S3C2410_GPIOREG(0x2C)
  920. #define S3C2412_GPDSLPCON S3C2410_GPIOREG(0x3C)
  921. #define S3C2412_GPFSLPCON S3C2410_GPIOREG(0x5C)
  922. #define S3C2412_GPGSLPCON S3C2410_GPIOREG(0x6C)
  923. #define S3C2412_GPHSLPCON S3C2410_GPIOREG(0x7C)
  924. /* definitions for each pin bit */
  925. #define S3C2412_GPIO_SLPCON_LOW ( 0x00 )
  926. #define S3C2412_GPIO_SLPCON_HIGH ( 0x01 )
  927. #define S3C2412_GPIO_SLPCON_IN ( 0x02 )
  928. #define S3C2412_GPIO_SLPCON_PULL ( 0x03 )
  929. #define S3C2412_SLPCON_LOW(x) ( 0x00 << ((x) * 2))
  930. #define S3C2412_SLPCON_HIGH(x) ( 0x01 << ((x) * 2))
  931. #define S3C2412_SLPCON_IN(x) ( 0x02 << ((x) * 2))
  932. #define S3C2412_SLPCON_PULL(x) ( 0x03 << ((x) * 2))
  933. #define S3C2412_SLPCON_EINT(x) ( 0x02 << ((x) * 2)) /* only IRQ pins */
  934. #define S3C2412_SLPCON_MASK(x) ( 0x03 << ((x) * 2))
  935. #define S3C2412_SLPCON_ALL_LOW (0x0)
  936. #define S3C2412_SLPCON_ALL_HIGH (0x11111111 | 0x44444444)
  937. #define S3C2412_SLPCON_ALL_IN (0x22222222 | 0x88888888)
  938. #define S3C2412_SLPCON_ALL_PULL (0x33333333)
  939. #endif /* __ASM_ARCH_REGS_GPIO_H */