irq.c 3.8 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188
  1. /*
  2. * linux/arch/arm/mach-pxa/irq.c
  3. *
  4. * Generic PXA IRQ handling
  5. *
  6. * Author: Nicolas Pitre
  7. * Created: Jun 15, 2001
  8. * Copyright: MontaVista Software Inc.
  9. *
  10. * This program is free software; you can redistribute it and/or modify
  11. * it under the terms of the GNU General Public License version 2 as
  12. * published by the Free Software Foundation.
  13. */
  14. #include <linux/init.h>
  15. #include <linux/module.h>
  16. #include <linux/interrupt.h>
  17. #include <linux/sysdev.h>
  18. #include <mach/hardware.h>
  19. #include <asm/irq.h>
  20. #include <asm/mach/irq.h>
  21. #include <mach/gpio.h>
  22. #include <mach/regs-intc.h>
  23. #include "generic.h"
  24. #define IRQ_BIT(n) (((n) - PXA_IRQ(0)) & 0x1f)
  25. #define _ICMR(n) (*((((n) - PXA_IRQ(0)) & ~0x1f) ? &ICMR2 : &ICMR))
  26. #define _ICLR(n) (*((((n) - PXA_IRQ(0)) & ~0x1f) ? &ICLR2 : &ICLR))
  27. /*
  28. * This is for peripheral IRQs internal to the PXA chip.
  29. */
  30. static int pxa_internal_irq_nr;
  31. static void pxa_mask_irq(unsigned int irq)
  32. {
  33. _ICMR(irq) &= ~(1 << IRQ_BIT(irq));
  34. }
  35. static void pxa_unmask_irq(unsigned int irq)
  36. {
  37. _ICMR(irq) |= 1 << IRQ_BIT(irq);
  38. }
  39. static struct irq_chip pxa_internal_irq_chip = {
  40. .name = "SC",
  41. .ack = pxa_mask_irq,
  42. .mask = pxa_mask_irq,
  43. .unmask = pxa_unmask_irq,
  44. };
  45. /*
  46. * GPIO IRQs for GPIO 0 and 1
  47. */
  48. static int pxa_set_low_gpio_type(unsigned int irq, unsigned int type)
  49. {
  50. int gpio = irq - IRQ_GPIO0;
  51. if (__gpio_is_occupied(gpio)) {
  52. pr_err("%s failed: GPIO is configured\n", __func__);
  53. return -EINVAL;
  54. }
  55. if (type & IRQ_TYPE_EDGE_RISING)
  56. GRER0 |= GPIO_bit(gpio);
  57. else
  58. GRER0 &= ~GPIO_bit(gpio);
  59. if (type & IRQ_TYPE_EDGE_FALLING)
  60. GFER0 |= GPIO_bit(gpio);
  61. else
  62. GFER0 &= ~GPIO_bit(gpio);
  63. return 0;
  64. }
  65. static void pxa_ack_low_gpio(unsigned int irq)
  66. {
  67. GEDR0 = (1 << (irq - IRQ_GPIO0));
  68. }
  69. static void pxa_mask_low_gpio(unsigned int irq)
  70. {
  71. ICMR &= ~(1 << (irq - PXA_IRQ(0)));
  72. }
  73. static void pxa_unmask_low_gpio(unsigned int irq)
  74. {
  75. ICMR |= 1 << (irq - PXA_IRQ(0));
  76. }
  77. static struct irq_chip pxa_low_gpio_chip = {
  78. .name = "GPIO-l",
  79. .ack = pxa_ack_low_gpio,
  80. .mask = pxa_mask_low_gpio,
  81. .unmask = pxa_unmask_low_gpio,
  82. .set_type = pxa_set_low_gpio_type,
  83. };
  84. static void __init pxa_init_low_gpio_irq(set_wake_t fn)
  85. {
  86. int irq;
  87. /* clear edge detection on GPIO 0 and 1 */
  88. GFER0 &= ~0x3;
  89. GRER0 &= ~0x3;
  90. GEDR0 = 0x3;
  91. for (irq = IRQ_GPIO0; irq <= IRQ_GPIO1; irq++) {
  92. set_irq_chip(irq, &pxa_low_gpio_chip);
  93. set_irq_handler(irq, handle_edge_irq);
  94. set_irq_flags(irq, IRQF_VALID);
  95. }
  96. pxa_low_gpio_chip.set_wake = fn;
  97. }
  98. void __init pxa_init_irq(int irq_nr, set_wake_t fn)
  99. {
  100. int irq;
  101. pxa_internal_irq_nr = irq_nr;
  102. for (irq = PXA_IRQ(0); irq < PXA_IRQ(irq_nr); irq += 32) {
  103. _ICMR(irq) = 0; /* disable all IRQs */
  104. _ICLR(irq) = 0; /* all IRQs are IRQ, not FIQ */
  105. }
  106. /* only unmasked interrupts kick us out of idle */
  107. ICCR = 1;
  108. for (irq = PXA_IRQ(0); irq < PXA_IRQ(irq_nr); irq++) {
  109. set_irq_chip(irq, &pxa_internal_irq_chip);
  110. set_irq_handler(irq, handle_level_irq);
  111. set_irq_flags(irq, IRQF_VALID);
  112. }
  113. pxa_internal_irq_chip.set_wake = fn;
  114. pxa_init_low_gpio_irq(fn);
  115. }
  116. #ifdef CONFIG_PM
  117. static unsigned long saved_icmr[2];
  118. static int pxa_irq_suspend(struct sys_device *dev, pm_message_t state)
  119. {
  120. int i, irq = PXA_IRQ(0);
  121. for (i = 0; irq < PXA_IRQ(pxa_internal_irq_nr); i++, irq += 32) {
  122. saved_icmr[i] = _ICMR(irq);
  123. _ICMR(irq) = 0;
  124. }
  125. return 0;
  126. }
  127. static int pxa_irq_resume(struct sys_device *dev)
  128. {
  129. int i, irq = PXA_IRQ(0);
  130. for (i = 0; irq < PXA_IRQ(pxa_internal_irq_nr); i++, irq += 32) {
  131. _ICMR(irq) = saved_icmr[i];
  132. _ICLR(irq) = 0;
  133. }
  134. ICCR = 1;
  135. return 0;
  136. }
  137. #else
  138. #define pxa_irq_suspend NULL
  139. #define pxa_irq_resume NULL
  140. #endif
  141. struct sysdev_class pxa_irq_sysclass = {
  142. .name = "irq",
  143. .suspend = pxa_irq_suspend,
  144. .resume = pxa_irq_resume,
  145. };
  146. static int __init pxa_irq_init(void)
  147. {
  148. return sysdev_class_register(&pxa_irq_sysclass);
  149. }
  150. core_initcall(pxa_irq_init);