pxa2xx-regs.h 12 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253
  1. /*
  2. * arch/arm/mach-pxa/include/mach/pxa2xx-regs.h
  3. *
  4. * Taken from pxa-regs.h by Russell King
  5. *
  6. * Author: Nicolas Pitre
  7. * Copyright: MontaVista Software Inc.
  8. *
  9. * This program is free software; you can redistribute it and/or modify
  10. * it under the terms of the GNU General Public License version 2 as
  11. * published by the Free Software Foundation.
  12. */
  13. #ifndef __PXA2XX_REGS_H
  14. #define __PXA2XX_REGS_H
  15. #include <mach/hardware.h>
  16. /*
  17. * PXA Chip selects
  18. */
  19. #define PXA_CS0_PHYS 0x00000000
  20. #define PXA_CS1_PHYS 0x04000000
  21. #define PXA_CS2_PHYS 0x08000000
  22. #define PXA_CS3_PHYS 0x0C000000
  23. #define PXA_CS4_PHYS 0x10000000
  24. #define PXA_CS5_PHYS 0x14000000
  25. /*
  26. * Memory controller
  27. */
  28. #define MDCNFG __REG(0x48000000) /* SDRAM Configuration Register 0 */
  29. #define MDREFR __REG(0x48000004) /* SDRAM Refresh Control Register */
  30. #define MSC0 __REG(0x48000008) /* Static Memory Control Register 0 */
  31. #define MSC1 __REG(0x4800000C) /* Static Memory Control Register 1 */
  32. #define MSC2 __REG(0x48000010) /* Static Memory Control Register 2 */
  33. #define MECR __REG(0x48000014) /* Expansion Memory (PCMCIA/Compact Flash) Bus Configuration */
  34. #define SXLCR __REG(0x48000018) /* LCR value to be written to SDRAM-Timing Synchronous Flash */
  35. #define SXCNFG __REG(0x4800001C) /* Synchronous Static Memory Control Register */
  36. #define SXMRS __REG(0x48000024) /* MRS value to be written to Synchronous Flash or SMROM */
  37. #define MCMEM0 __REG(0x48000028) /* Card interface Common Memory Space Socket 0 Timing */
  38. #define MCMEM1 __REG(0x4800002C) /* Card interface Common Memory Space Socket 1 Timing */
  39. #define MCATT0 __REG(0x48000030) /* Card interface Attribute Space Socket 0 Timing Configuration */
  40. #define MCATT1 __REG(0x48000034) /* Card interface Attribute Space Socket 1 Timing Configuration */
  41. #define MCIO0 __REG(0x48000038) /* Card interface I/O Space Socket 0 Timing Configuration */
  42. #define MCIO1 __REG(0x4800003C) /* Card interface I/O Space Socket 1 Timing Configuration */
  43. #define MDMRS __REG(0x48000040) /* MRS value to be written to SDRAM */
  44. #define BOOT_DEF __REG(0x48000044) /* Read-Only Boot-Time Register. Contains BOOT_SEL and PKG_SEL */
  45. /*
  46. * More handy macros for PCMCIA
  47. *
  48. * Arg is socket number
  49. */
  50. #define MCMEM(s) __REG2(0x48000028, (s)<<2 ) /* Card interface Common Memory Space Socket s Timing */
  51. #define MCATT(s) __REG2(0x48000030, (s)<<2 ) /* Card interface Attribute Space Socket s Timing Configuration */
  52. #define MCIO(s) __REG2(0x48000038, (s)<<2 ) /* Card interface I/O Space Socket s Timing Configuration */
  53. /* MECR register defines */
  54. #define MECR_NOS (1 << 0) /* Number Of Sockets: 0 -> 1 sock, 1 -> 2 sock */
  55. #define MECR_CIT (1 << 1) /* Card Is There: 0 -> no card, 1 -> card inserted */
  56. #define MDCNFG_DE0 (1 << 0) /* SDRAM Bank 0 Enable */
  57. #define MDCNFG_DE1 (1 << 1) /* SDRAM Bank 1 Enable */
  58. #define MDCNFG_DE2 (1 << 16) /* SDRAM Bank 2 Enable */
  59. #define MDCNFG_DE3 (1 << 17) /* SDRAM Bank 3 Enable */
  60. #define MDREFR_K0DB4 (1 << 29) /* SDCLK0 Divide by 4 Control/Status */
  61. #define MDREFR_K2FREE (1 << 25) /* SDRAM Free-Running Control */
  62. #define MDREFR_K1FREE (1 << 24) /* SDRAM Free-Running Control */
  63. #define MDREFR_K0FREE (1 << 23) /* SDRAM Free-Running Control */
  64. #define MDREFR_SLFRSH (1 << 22) /* SDRAM Self-Refresh Control/Status */
  65. #define MDREFR_APD (1 << 20) /* SDRAM/SSRAM Auto-Power-Down Enable */
  66. #define MDREFR_K2DB2 (1 << 19) /* SDCLK2 Divide by 2 Control/Status */
  67. #define MDREFR_K2RUN (1 << 18) /* SDCLK2 Run Control/Status */
  68. #define MDREFR_K1DB2 (1 << 17) /* SDCLK1 Divide by 2 Control/Status */
  69. #define MDREFR_K1RUN (1 << 16) /* SDCLK1 Run Control/Status */
  70. #define MDREFR_E1PIN (1 << 15) /* SDCKE1 Level Control/Status */
  71. #define MDREFR_K0DB2 (1 << 14) /* SDCLK0 Divide by 2 Control/Status */
  72. #define MDREFR_K0RUN (1 << 13) /* SDCLK0 Run Control/Status */
  73. #define MDREFR_E0PIN (1 << 12) /* SDCKE0 Level Control/Status */
  74. /*
  75. * Power Manager
  76. */
  77. #define PMCR __REG(0x40F00000) /* Power Manager Control Register */
  78. #define PSSR __REG(0x40F00004) /* Power Manager Sleep Status Register */
  79. #define PSPR __REG(0x40F00008) /* Power Manager Scratch Pad Register */
  80. #define PWER __REG(0x40F0000C) /* Power Manager Wake-up Enable Register */
  81. #define PRER __REG(0x40F00010) /* Power Manager GPIO Rising-Edge Detect Enable Register */
  82. #define PFER __REG(0x40F00014) /* Power Manager GPIO Falling-Edge Detect Enable Register */
  83. #define PEDR __REG(0x40F00018) /* Power Manager GPIO Edge Detect Status Register */
  84. #define PCFR __REG(0x40F0001C) /* Power Manager General Configuration Register */
  85. #define PGSR0 __REG(0x40F00020) /* Power Manager GPIO Sleep State Register for GP[31-0] */
  86. #define PGSR1 __REG(0x40F00024) /* Power Manager GPIO Sleep State Register for GP[63-32] */
  87. #define PGSR2 __REG(0x40F00028) /* Power Manager GPIO Sleep State Register for GP[84-64] */
  88. #define PGSR3 __REG(0x40F0002C) /* Power Manager GPIO Sleep State Register for GP[118-96] */
  89. #define RCSR __REG(0x40F00030) /* Reset Controller Status Register */
  90. #define PSLR __REG(0x40F00034) /* Power Manager Sleep Config Register */
  91. #define PSTR __REG(0x40F00038) /* Power Manager Standby Config Register */
  92. #define PSNR __REG(0x40F0003C) /* Power Manager Sense Config Register */
  93. #define PVCR __REG(0x40F00040) /* Power Manager VoltageControl Register */
  94. #define PKWR __REG(0x40F00050) /* Power Manager KB Wake-up Enable Reg */
  95. #define PKSR __REG(0x40F00054) /* Power Manager KB Level-Detect Register */
  96. #define PCMD(x) __REG2(0x40F00080, (x)<<2)
  97. #define PCMD0 __REG(0x40F00080 + 0 * 4)
  98. #define PCMD1 __REG(0x40F00080 + 1 * 4)
  99. #define PCMD2 __REG(0x40F00080 + 2 * 4)
  100. #define PCMD3 __REG(0x40F00080 + 3 * 4)
  101. #define PCMD4 __REG(0x40F00080 + 4 * 4)
  102. #define PCMD5 __REG(0x40F00080 + 5 * 4)
  103. #define PCMD6 __REG(0x40F00080 + 6 * 4)
  104. #define PCMD7 __REG(0x40F00080 + 7 * 4)
  105. #define PCMD8 __REG(0x40F00080 + 8 * 4)
  106. #define PCMD9 __REG(0x40F00080 + 9 * 4)
  107. #define PCMD10 __REG(0x40F00080 + 10 * 4)
  108. #define PCMD11 __REG(0x40F00080 + 11 * 4)
  109. #define PCMD12 __REG(0x40F00080 + 12 * 4)
  110. #define PCMD13 __REG(0x40F00080 + 13 * 4)
  111. #define PCMD14 __REG(0x40F00080 + 14 * 4)
  112. #define PCMD15 __REG(0x40F00080 + 15 * 4)
  113. #define PCMD16 __REG(0x40F00080 + 16 * 4)
  114. #define PCMD17 __REG(0x40F00080 + 17 * 4)
  115. #define PCMD18 __REG(0x40F00080 + 18 * 4)
  116. #define PCMD19 __REG(0x40F00080 + 19 * 4)
  117. #define PCMD20 __REG(0x40F00080 + 20 * 4)
  118. #define PCMD21 __REG(0x40F00080 + 21 * 4)
  119. #define PCMD22 __REG(0x40F00080 + 22 * 4)
  120. #define PCMD23 __REG(0x40F00080 + 23 * 4)
  121. #define PCMD24 __REG(0x40F00080 + 24 * 4)
  122. #define PCMD25 __REG(0x40F00080 + 25 * 4)
  123. #define PCMD26 __REG(0x40F00080 + 26 * 4)
  124. #define PCMD27 __REG(0x40F00080 + 27 * 4)
  125. #define PCMD28 __REG(0x40F00080 + 28 * 4)
  126. #define PCMD29 __REG(0x40F00080 + 29 * 4)
  127. #define PCMD30 __REG(0x40F00080 + 30 * 4)
  128. #define PCMD31 __REG(0x40F00080 + 31 * 4)
  129. #define PCMD_MBC (1<<12)
  130. #define PCMD_DCE (1<<11)
  131. #define PCMD_LC (1<<10)
  132. /* FIXME: PCMD_SQC need be checked. */
  133. #define PCMD_SQC (3<<8) /* currently only bit 8 is changeable,
  134. bit 9 should be 0 all day. */
  135. #define PVCR_VCSA (0x1<<14)
  136. #define PVCR_CommandDelay (0xf80)
  137. #define PCFR_PI2C_EN (0x1 << 6)
  138. #define PSSR_OTGPH (1 << 6) /* OTG Peripheral control Hold */
  139. #define PSSR_RDH (1 << 5) /* Read Disable Hold */
  140. #define PSSR_PH (1 << 4) /* Peripheral Control Hold */
  141. #define PSSR_STS (1 << 3) /* Standby Mode Status */
  142. #define PSSR_VFS (1 << 2) /* VDD Fault Status */
  143. #define PSSR_BFS (1 << 1) /* Battery Fault Status */
  144. #define PSSR_SSS (1 << 0) /* Software Sleep Status */
  145. #define PSLR_SL_ROD (1 << 20) /* Sleep-Mode/Depp-Sleep Mode nRESET_OUT Disable */
  146. #define PCFR_RO (1 << 15) /* RDH Override */
  147. #define PCFR_PO (1 << 14) /* PH Override */
  148. #define PCFR_GPROD (1 << 12) /* GPIO nRESET_OUT Disable */
  149. #define PCFR_L1_EN (1 << 11) /* Sleep Mode L1 converter Enable */
  150. #define PCFR_FVC (1 << 10) /* Frequency/Voltage Change */
  151. #define PCFR_DC_EN (1 << 7) /* Sleep/deep-sleep DC-DC Converter Enable */
  152. #define PCFR_PI2CEN (1 << 6) /* Enable PI2C controller */
  153. #define PCFR_GPR_EN (1 << 4) /* nRESET_GPIO Pin Enable */
  154. #define PCFR_DS (1 << 3) /* Deep Sleep Mode */
  155. #define PCFR_FS (1 << 2) /* Float Static Chip Selects */
  156. #define PCFR_FP (1 << 1) /* Float PCMCIA controls */
  157. #define PCFR_OPDE (1 << 0) /* 3.6864 MHz oscillator power-down enable */
  158. #define RCSR_GPR (1 << 3) /* GPIO Reset */
  159. #define RCSR_SMR (1 << 2) /* Sleep Mode */
  160. #define RCSR_WDR (1 << 1) /* Watchdog Reset */
  161. #define RCSR_HWR (1 << 0) /* Hardware Reset */
  162. #define PWER_GPIO(Nb) (1 << Nb) /* GPIO [0..15] wake-up enable */
  163. #define PWER_GPIO0 PWER_GPIO (0) /* GPIO [0] wake-up enable */
  164. #define PWER_GPIO1 PWER_GPIO (1) /* GPIO [1] wake-up enable */
  165. #define PWER_GPIO2 PWER_GPIO (2) /* GPIO [2] wake-up enable */
  166. #define PWER_GPIO3 PWER_GPIO (3) /* GPIO [3] wake-up enable */
  167. #define PWER_GPIO4 PWER_GPIO (4) /* GPIO [4] wake-up enable */
  168. #define PWER_GPIO5 PWER_GPIO (5) /* GPIO [5] wake-up enable */
  169. #define PWER_GPIO6 PWER_GPIO (6) /* GPIO [6] wake-up enable */
  170. #define PWER_GPIO7 PWER_GPIO (7) /* GPIO [7] wake-up enable */
  171. #define PWER_GPIO8 PWER_GPIO (8) /* GPIO [8] wake-up enable */
  172. #define PWER_GPIO9 PWER_GPIO (9) /* GPIO [9] wake-up enable */
  173. #define PWER_GPIO10 PWER_GPIO (10) /* GPIO [10] wake-up enable */
  174. #define PWER_GPIO11 PWER_GPIO (11) /* GPIO [11] wake-up enable */
  175. #define PWER_GPIO12 PWER_GPIO (12) /* GPIO [12] wake-up enable */
  176. #define PWER_GPIO13 PWER_GPIO (13) /* GPIO [13] wake-up enable */
  177. #define PWER_GPIO14 PWER_GPIO (14) /* GPIO [14] wake-up enable */
  178. #define PWER_GPIO15 PWER_GPIO (15) /* GPIO [15] wake-up enable */
  179. #define PWER_RTC 0x80000000 /* RTC alarm wake-up enable */
  180. /*
  181. * PXA2xx specific Core clock definitions
  182. */
  183. #define CCCR __REG(0x41300000) /* Core Clock Configuration Register */
  184. #define CCSR __REG(0x4130000C) /* Core Clock Status Register */
  185. #define CKEN __REG(0x41300004) /* Clock Enable Register */
  186. #define OSCC __REG(0x41300008) /* Oscillator Configuration Register */
  187. #define CCCR_N_MASK 0x0380 /* Run Mode Frequency to Turbo Mode Frequency Multiplier */
  188. #define CCCR_M_MASK 0x0060 /* Memory Frequency to Run Mode Frequency Multiplier */
  189. #define CCCR_L_MASK 0x001f /* Crystal Frequency to Memory Frequency Multiplier */
  190. #define CKEN_AC97CONF (31) /* AC97 Controller Configuration */
  191. #define CKEN_CAMERA (24) /* Camera Interface Clock Enable */
  192. #define CKEN_SSP1 (23) /* SSP1 Unit Clock Enable */
  193. #define CKEN_MEMC (22) /* Memory Controller Clock Enable */
  194. #define CKEN_MEMSTK (21) /* Memory Stick Host Controller */
  195. #define CKEN_IM (20) /* Internal Memory Clock Enable */
  196. #define CKEN_KEYPAD (19) /* Keypad Interface Clock Enable */
  197. #define CKEN_USIM (18) /* USIM Unit Clock Enable */
  198. #define CKEN_MSL (17) /* MSL Unit Clock Enable */
  199. #define CKEN_LCD (16) /* LCD Unit Clock Enable */
  200. #define CKEN_PWRI2C (15) /* PWR I2C Unit Clock Enable */
  201. #define CKEN_I2C (14) /* I2C Unit Clock Enable */
  202. #define CKEN_FICP (13) /* FICP Unit Clock Enable */
  203. #define CKEN_MMC (12) /* MMC Unit Clock Enable */
  204. #define CKEN_USB (11) /* USB Unit Clock Enable */
  205. #define CKEN_ASSP (10) /* ASSP (SSP3) Clock Enable */
  206. #define CKEN_USBHOST (10) /* USB Host Unit Clock Enable */
  207. #define CKEN_OSTIMER (9) /* OS Timer Unit Clock Enable */
  208. #define CKEN_NSSP (9) /* NSSP (SSP2) Clock Enable */
  209. #define CKEN_I2S (8) /* I2S Unit Clock Enable */
  210. #define CKEN_BTUART (7) /* BTUART Unit Clock Enable */
  211. #define CKEN_FFUART (6) /* FFUART Unit Clock Enable */
  212. #define CKEN_STUART (5) /* STUART Unit Clock Enable */
  213. #define CKEN_HWUART (4) /* HWUART Unit Clock Enable */
  214. #define CKEN_SSP3 (4) /* SSP3 Unit Clock Enable */
  215. #define CKEN_SSP (3) /* SSP Unit Clock Enable */
  216. #define CKEN_SSP2 (3) /* SSP2 Unit Clock Enable */
  217. #define CKEN_AC97 (2) /* AC97 Unit Clock Enable */
  218. #define CKEN_PWM1 (1) /* PWM1 Clock Enable */
  219. #define CKEN_PWM0 (0) /* PWM0 Clock Enable */
  220. #define OSCC_OON (1 << 1) /* 32.768kHz OON (write-once only bit) */
  221. #define OSCC_OOK (1 << 0) /* 32.768kHz OOK (read-only bit) */
  222. /* PWRMODE register M field values */
  223. #define PWRMODE_IDLE 0x1
  224. #define PWRMODE_STANDBY 0x2
  225. #define PWRMODE_SLEEP 0x3
  226. #define PWRMODE_DEEPSLEEP 0x7
  227. #endif