cm-x2xx-pci.c 5.3 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223
  1. /*
  2. * linux/arch/arm/mach-pxa/cm-x2xx-pci.c
  3. *
  4. * PCI bios-type initialisation for PCI machines
  5. *
  6. * Bits taken from various places.
  7. *
  8. * Copyright (C) 2007, 2008 Compulab, Ltd.
  9. * Mike Rapoport <mike@compulab.co.il>
  10. *
  11. * This program is free software; you can redistribute it and/or modify
  12. * it under the terms of the GNU General Public License version 2 as
  13. * published by the Free Software Foundation.
  14. */
  15. #include <linux/kernel.h>
  16. #include <linux/pci.h>
  17. #include <linux/init.h>
  18. #include <linux/device.h>
  19. #include <linux/platform_device.h>
  20. #include <linux/irq.h>
  21. #include <linux/gpio.h>
  22. #include <asm/mach/pci.h>
  23. #include <asm/mach-types.h>
  24. #include <asm/hardware/it8152.h>
  25. unsigned long it8152_base_address;
  26. static int cmx2xx_it8152_irq_gpio;
  27. /*
  28. * Only first 64MB of memory can be accessed via PCI.
  29. * We use GFP_DMA to allocate safe buffers to do map/unmap.
  30. * This is really ugly and we need a better way of specifying
  31. * DMA-capable regions of memory.
  32. */
  33. void __init cmx2xx_pci_adjust_zones(int node, unsigned long *zone_size,
  34. unsigned long *zhole_size)
  35. {
  36. unsigned int sz = SZ_64M >> PAGE_SHIFT;
  37. if (machine_is_armcore()) {
  38. pr_info("Adjusting zones for CM-X2XX\n");
  39. /*
  40. * Only adjust if > 64M on current system
  41. */
  42. if (node || (zone_size[0] <= sz))
  43. return;
  44. zone_size[1] = zone_size[0] - sz;
  45. zone_size[0] = sz;
  46. zhole_size[1] = zhole_size[0];
  47. zhole_size[0] = 0;
  48. }
  49. }
  50. static void cmx2xx_it8152_irq_demux(unsigned int irq, struct irq_desc *desc)
  51. {
  52. /* clear our parent irq */
  53. GEDR(cmx2xx_it8152_irq_gpio) = GPIO_bit(cmx2xx_it8152_irq_gpio);
  54. it8152_irq_demux(irq, desc);
  55. }
  56. void __cmx2xx_pci_init_irq(int irq_gpio)
  57. {
  58. it8152_init_irq();
  59. cmx2xx_it8152_irq_gpio = irq_gpio;
  60. set_irq_type(gpio_to_irq(irq_gpio), IRQ_TYPE_EDGE_RISING);
  61. set_irq_chained_handler(gpio_to_irq(irq_gpio), cmx2xx_it8152_irq_demux);
  62. }
  63. #ifdef CONFIG_PM
  64. static unsigned long sleep_save_ite[10];
  65. void __cmx2xx_pci_suspend(void)
  66. {
  67. /* save ITE state */
  68. sleep_save_ite[0] = __raw_readl(IT8152_INTC_PDCNIMR);
  69. sleep_save_ite[1] = __raw_readl(IT8152_INTC_LPCNIMR);
  70. sleep_save_ite[2] = __raw_readl(IT8152_INTC_LPNIAR);
  71. /* Clear ITE IRQ's */
  72. __raw_writel((0), IT8152_INTC_PDCNIRR);
  73. __raw_writel((0), IT8152_INTC_LPCNIRR);
  74. }
  75. void __cmx2xx_pci_resume(void)
  76. {
  77. /* restore IT8152 state */
  78. __raw_writel((sleep_save_ite[0]), IT8152_INTC_PDCNIMR);
  79. __raw_writel((sleep_save_ite[1]), IT8152_INTC_LPCNIMR);
  80. __raw_writel((sleep_save_ite[2]), IT8152_INTC_LPNIAR);
  81. }
  82. #else
  83. void cmx2xx_pci_suspend(void) {}
  84. void cmx2xx_pci_resume(void) {}
  85. #endif
  86. /* PCI IRQ mapping*/
  87. static int __init cmx2xx_pci_map_irq(struct pci_dev *dev, u8 slot, u8 pin)
  88. {
  89. int irq;
  90. dev_dbg(&dev->dev, "%s: slot=%x, pin=%x\n", __func__, slot, pin);
  91. irq = it8152_pci_map_irq(dev, slot, pin);
  92. if (irq)
  93. return irq;
  94. /*
  95. Here comes the ugly part. The routing is baseboard specific,
  96. but defining a platform for each possible base of CM-X2XX is
  97. unrealistic. Here we keep mapping for ATXBase and SB-X2XX.
  98. */
  99. /* ATXBASE PCI slot */
  100. if (slot == 7)
  101. return IT8152_PCI_INTA;
  102. /* ATXBase/SB-X2XX CardBus */
  103. if (slot == 8 || slot == 0)
  104. return IT8152_PCI_INTB;
  105. /* ATXBase Ethernet */
  106. if (slot == 9)
  107. return IT8152_PCI_INTA;
  108. /* CM-x255 Onboard Ethernet */
  109. if (slot == 15)
  110. return IT8152_PCI_INTC;
  111. /* SB-x2xx Ethernet */
  112. if (slot == 16)
  113. return IT8152_PCI_INTA;
  114. /* PC104+ interrupt routing */
  115. if ((slot == 17) || (slot == 19))
  116. return IT8152_PCI_INTA;
  117. if ((slot == 18) || (slot == 20))
  118. return IT8152_PCI_INTB;
  119. return(0);
  120. }
  121. static void cmx2xx_pci_preinit(void)
  122. {
  123. pr_info("Initializing CM-X2XX PCI subsystem\n");
  124. __raw_writel(0x800, IT8152_PCI_CFG_ADDR);
  125. if (__raw_readl(IT8152_PCI_CFG_DATA) == 0x81521283) {
  126. pr_info("PCI Bridge found.\n");
  127. /* set PCI I/O base at 0 */
  128. writel(0x848, IT8152_PCI_CFG_ADDR);
  129. writel(0, IT8152_PCI_CFG_DATA);
  130. /* set PCI memory base at 0 */
  131. writel(0x840, IT8152_PCI_CFG_ADDR);
  132. writel(0, IT8152_PCI_CFG_DATA);
  133. writel(0x20, IT8152_GPIO_GPDR);
  134. /* CardBus Controller on ATXbase baseboard */
  135. writel(0x4000, IT8152_PCI_CFG_ADDR);
  136. if (readl(IT8152_PCI_CFG_DATA) == 0xAC51104C) {
  137. pr_info("CardBus Bridge found.\n");
  138. /* Configure socket 0 */
  139. writel(0x408C, IT8152_PCI_CFG_ADDR);
  140. writel(0x1022, IT8152_PCI_CFG_DATA);
  141. writel(0x4080, IT8152_PCI_CFG_ADDR);
  142. writel(0x3844d060, IT8152_PCI_CFG_DATA);
  143. writel(0x4090, IT8152_PCI_CFG_ADDR);
  144. writel(((readl(IT8152_PCI_CFG_DATA) & 0xffff) |
  145. 0x60440000),
  146. IT8152_PCI_CFG_DATA);
  147. writel(0x4018, IT8152_PCI_CFG_ADDR);
  148. writel(0xb0000000, IT8152_PCI_CFG_DATA);
  149. /* Configure socket 1 */
  150. writel(0x418C, IT8152_PCI_CFG_ADDR);
  151. writel(0x1022, IT8152_PCI_CFG_DATA);
  152. writel(0x4180, IT8152_PCI_CFG_ADDR);
  153. writel(0x3844d060, IT8152_PCI_CFG_DATA);
  154. writel(0x4190, IT8152_PCI_CFG_ADDR);
  155. writel(((readl(IT8152_PCI_CFG_DATA) & 0xffff) |
  156. 0x60440000),
  157. IT8152_PCI_CFG_DATA);
  158. writel(0x4118, IT8152_PCI_CFG_ADDR);
  159. writel(0xb0000000, IT8152_PCI_CFG_DATA);
  160. }
  161. }
  162. }
  163. static struct hw_pci cmx2xx_pci __initdata = {
  164. .swizzle = pci_std_swizzle,
  165. .map_irq = cmx2xx_pci_map_irq,
  166. .nr_controllers = 1,
  167. .setup = it8152_pci_setup,
  168. .scan = it8152_pci_scan_bus,
  169. .preinit = cmx2xx_pci_preinit,
  170. };
  171. static int __init cmx2xx_init_pci(void)
  172. {
  173. if (machine_is_armcore())
  174. pci_common_init(&cmx2xx_pci);
  175. return 0;
  176. }
  177. subsys_initcall(cmx2xx_init_pci);