prm.h 11 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339
  1. #ifndef __ARCH_ARM_MACH_OMAP2_PRM_H
  2. #define __ARCH_ARM_MACH_OMAP2_PRM_H
  3. /*
  4. * OMAP2/3 Power/Reset Management (PRM) register definitions
  5. *
  6. * Copyright (C) 2007 Texas Instruments, Inc.
  7. * Copyright (C) 2007 Nokia Corporation
  8. *
  9. * Written by Paul Walmsley
  10. *
  11. * This program is free software; you can redistribute it and/or modify
  12. * it under the terms of the GNU General Public License version 2 as
  13. * published by the Free Software Foundation.
  14. */
  15. #include "prcm-common.h"
  16. #ifndef __ASSEMBLER__
  17. #define OMAP_PRM_REGADDR(module, reg) \
  18. IO_ADDRESS(OMAP2_PRM_BASE + (module) + (reg))
  19. #else
  20. #define OMAP2420_PRM_REGADDR(module, reg) \
  21. IO_ADDRESS(OMAP2420_PRM_BASE + (module) + (reg))
  22. #define OMAP2430_PRM_REGADDR(module, reg) \
  23. IO_ADDRESS(OMAP2430_PRM_BASE + (module) + (reg))
  24. #define OMAP34XX_PRM_REGADDR(module, reg) \
  25. IO_ADDRESS(OMAP3430_PRM_BASE + (module) + (reg))
  26. #endif
  27. /*
  28. * Architecture-specific global PRM registers
  29. * Use __raw_{read,write}l() with these registers.
  30. *
  31. * With a few exceptions, these are the register names beginning with
  32. * PRCM_* on 24xx, and PRM_* on 34xx. (The exceptions are the
  33. * IRQSTATUS and IRQENABLE bits.)
  34. *
  35. */
  36. /* Global 24xx registers in GR_MOD (Same as OCP_MOD for 24xx) */
  37. #define OMAP24XX_PRCM_VOLTCTRL_OFFSET 0x0050
  38. #define OMAP24XX_PRCM_CLKCFG_CTRL_OFFSET 0x0080
  39. /* 242x GR_MOD registers, use these only for assembly code */
  40. #define OMAP242X_PRCM_VOLTCTRL OMAP2420_PRM_REGADDR(OMAP24XX_GR_MOD, \
  41. OMAP24XX_PRCM_VOLTCTRL_OFFSET)
  42. #define OMAP242X_PRCM_CLKCFG_CTRL OMAP2420_PRM_REGADDR(OMAP24XX_GR_MOD, \
  43. OMAP24XX_PRCM_CLKCFG_CTRL_OFFSET)
  44. /* 243x GR_MOD registers, use these only for assembly code */
  45. #define OMAP243X_PRCM_VOLTCTRL OMAP2430_PRM_REGADDR(OMAP24XX_GR_MOD, \
  46. OMAP24XX_PRCM_VOLTCTRL_OFFSET)
  47. #define OMAP243X_PRCM_CLKCFG_CTRL OMAP2430_PRM_REGADDR(OMAP24XX_GR_MOD, \
  48. OMAP24XX_PRCM_CLKCFG_CTRL_OFFSET)
  49. /* These will disappear */
  50. #define OMAP24XX_PRCM_REVISION OMAP_PRM_REGADDR(OCP_MOD, 0x0000)
  51. #define OMAP24XX_PRCM_SYSCONFIG OMAP_PRM_REGADDR(OCP_MOD, 0x0010)
  52. #define OMAP24XX_PRCM_IRQSTATUS_MPU OMAP_PRM_REGADDR(OCP_MOD, 0x0018)
  53. #define OMAP24XX_PRCM_IRQENABLE_MPU OMAP_PRM_REGADDR(OCP_MOD, 0x001c)
  54. #define OMAP24XX_PRCM_VOLTST OMAP_PRM_REGADDR(OCP_MOD, 0x0054)
  55. #define OMAP24XX_PRCM_CLKSRC_CTRL OMAP_PRM_REGADDR(OCP_MOD, 0x0060)
  56. #define OMAP24XX_PRCM_CLKOUT_CTRL OMAP_PRM_REGADDR(OCP_MOD, 0x0070)
  57. #define OMAP24XX_PRCM_CLKEMUL_CTRL OMAP_PRM_REGADDR(OCP_MOD, 0x0078)
  58. #define OMAP24XX_PRCM_CLKCFG_CTRL OMAP_PRM_REGADDR(OCP_MOD, 0x0080)
  59. #define OMAP24XX_PRCM_CLKCFG_STATUS OMAP_PRM_REGADDR(OCP_MOD, 0x0084)
  60. #define OMAP24XX_PRCM_VOLTSETUP OMAP_PRM_REGADDR(OCP_MOD, 0x0090)
  61. #define OMAP24XX_PRCM_CLKSSETUP OMAP_PRM_REGADDR(OCP_MOD, 0x0094)
  62. #define OMAP24XX_PRCM_POLCTRL OMAP_PRM_REGADDR(OCP_MOD, 0x0098)
  63. #define OMAP3430_PRM_REVISION OMAP_PRM_REGADDR(OCP_MOD, 0x0004)
  64. #define OMAP3430_PRM_SYSCONFIG OMAP_PRM_REGADDR(OCP_MOD, 0x0014)
  65. #define OMAP3430_PRM_IRQSTATUS_MPU OMAP_PRM_REGADDR(OCP_MOD, 0x0018)
  66. #define OMAP3430_PRM_IRQENABLE_MPU OMAP_PRM_REGADDR(OCP_MOD, 0x001c)
  67. #define OMAP3430_PRM_VC_SMPS_SA OMAP_PRM_REGADDR(OMAP3430_GR_MOD, 0x0020)
  68. #define OMAP3430_PRM_VC_SMPS_VOL_RA OMAP_PRM_REGADDR(OMAP3430_GR_MOD, 0x0024)
  69. #define OMAP3430_PRM_VC_SMPS_CMD_RA OMAP_PRM_REGADDR(OMAP3430_GR_MOD, 0x0028)
  70. #define OMAP3430_PRM_VC_CMD_VAL_0 OMAP_PRM_REGADDR(OMAP3430_GR_MOD, 0x002c)
  71. #define OMAP3430_PRM_VC_CMD_VAL_1 OMAP_PRM_REGADDR(OMAP3430_GR_MOD, 0x0030)
  72. #define OMAP3430_PRM_VC_CH_CONF OMAP_PRM_REGADDR(OMAP3430_GR_MOD, 0x0034)
  73. #define OMAP3430_PRM_VC_I2C_CFG OMAP_PRM_REGADDR(OMAP3430_GR_MOD, 0x0038)
  74. #define OMAP3430_PRM_VC_BYPASS_VAL OMAP_PRM_REGADDR(OMAP3430_GR_MOD, 0x003c)
  75. #define OMAP3430_PRM_RSTCTRL OMAP_PRM_REGADDR(OMAP3430_GR_MOD, 0x0050)
  76. #define OMAP3430_PRM_RSTTIME OMAP_PRM_REGADDR(OMAP3430_GR_MOD, 0x0054)
  77. #define OMAP3430_PRM_RSTST OMAP_PRM_REGADDR(OMAP3430_GR_MOD, 0x0058)
  78. #define OMAP3430_PRM_VOLTCTRL OMAP_PRM_REGADDR(OMAP3430_GR_MOD, 0x0060)
  79. #define OMAP3430_PRM_SRAM_PCHARGE OMAP_PRM_REGADDR(OMAP3430_GR_MOD, 0x0064)
  80. #define OMAP3430_PRM_CLKSRC_CTRL OMAP_PRM_REGADDR(OMAP3430_GR_MOD, 0x0070)
  81. #define OMAP3430_PRM_VOLTSETUP1 OMAP_PRM_REGADDR(OMAP3430_GR_MOD, 0x0090)
  82. #define OMAP3430_PRM_VOLTOFFSET OMAP_PRM_REGADDR(OMAP3430_GR_MOD, 0x0094)
  83. #define OMAP3430_PRM_CLKSETUP OMAP_PRM_REGADDR(OMAP3430_GR_MOD, 0x0098)
  84. #define OMAP3430_PRM_POLCTRL OMAP_PRM_REGADDR(OMAP3430_GR_MOD, 0x009c)
  85. #define OMAP3430_PRM_VOLTSETUP2 OMAP_PRM_REGADDR(OMAP3430_GR_MOD, 0x00a0)
  86. #define OMAP3430_PRM_VP1_CONFIG OMAP_PRM_REGADDR(OMAP3430_GR_MOD, 0x00b0)
  87. #define OMAP3430_PRM_VP1_VSTEPMIN OMAP_PRM_REGADDR(OMAP3430_GR_MOD, 0x00b4)
  88. #define OMAP3430_PRM_VP1_VSTEPMAX OMAP_PRM_REGADDR(OMAP3430_GR_MOD, 0x00b8)
  89. #define OMAP3430_PRM_VP1_VLIMITTO OMAP_PRM_REGADDR(OMAP3430_GR_MOD, 0x00bc)
  90. #define OMAP3430_PRM_VP1_VOLTAGE OMAP_PRM_REGADDR(OMAP3430_GR_MOD, 0x00c0)
  91. #define OMAP3430_PRM_VP1_STATUS OMAP_PRM_REGADDR(OMAP3430_GR_MOD, 0x00c4)
  92. #define OMAP3430_PRM_VP2_CONFIG OMAP_PRM_REGADDR(OMAP3430_GR_MOD, 0x00d0)
  93. #define OMAP3430_PRM_VP2_VSTEPMIN OMAP_PRM_REGADDR(OMAP3430_GR_MOD, 0x00d4)
  94. #define OMAP3430_PRM_VP2_VSTEPMAX OMAP_PRM_REGADDR(OMAP3430_GR_MOD, 0x00d8)
  95. #define OMAP3430_PRM_VP2_VLIMITTO OMAP_PRM_REGADDR(OMAP3430_GR_MOD, 0x00dc)
  96. #define OMAP3430_PRM_VP2_VOLTAGE OMAP_PRM_REGADDR(OMAP3430_GR_MOD, 0x00e0)
  97. #define OMAP3430_PRM_VP2_STATUS OMAP_PRM_REGADDR(OMAP3430_GR_MOD, 0x00e4)
  98. #define OMAP3430_PRM_CLKSEL OMAP_PRM_REGADDR(OMAP3430_CCR_MOD, 0x0040)
  99. #define OMAP3430_PRM_CLKOUT_CTRL OMAP_PRM_REGADDR(OMAP3430_CCR_MOD, 0x0070)
  100. /*
  101. * Module specific PRM registers from PRM_BASE + domain offset
  102. *
  103. * Use prm_{read,write}_mod_reg() with these registers.
  104. *
  105. * With a few exceptions, these are the register names beginning with
  106. * {PM,RM}_* on both architectures. (The exceptions are the IRQSTATUS
  107. * and IRQENABLE bits.)
  108. *
  109. */
  110. /* Registers appearing on both 24xx and 34xx */
  111. #define RM_RSTCTRL 0x0050
  112. #define RM_RSTTIME 0x0054
  113. #define RM_RSTST 0x0058
  114. #define PM_WKEN 0x00a0
  115. #define PM_WKEN1 PM_WKEN
  116. #define PM_WKST 0x00b0
  117. #define PM_WKST1 PM_WKST
  118. #define PM_WKDEP 0x00c8
  119. #define PM_EVGENCTRL 0x00d4
  120. #define PM_EVGENONTIM 0x00d8
  121. #define PM_EVGENOFFTIM 0x00dc
  122. #define PM_PWSTCTRL 0x00e0
  123. #define PM_PWSTST 0x00e4
  124. /* Omap2 specific registers */
  125. #define OMAP24XX_PM_WKEN2 0x00a4
  126. #define OMAP24XX_PM_WKST2 0x00b4
  127. #define OMAP24XX_PRCM_IRQSTATUS_DSP 0x00f0 /* IVA mod */
  128. #define OMAP24XX_PRCM_IRQENABLE_DSP 0x00f4 /* IVA mod */
  129. #define OMAP24XX_PRCM_IRQSTATUS_IVA 0x00f8
  130. #define OMAP24XX_PRCM_IRQENABLE_IVA 0x00fc
  131. /* Omap3 specific registers */
  132. #define OMAP3430ES2_PM_WKEN3 0x00f0
  133. #define OMAP3430ES2_PM_WKST3 0x00b8
  134. #define OMAP3430_PM_MPUGRPSEL 0x00a4
  135. #define OMAP3430_PM_MPUGRPSEL1 OMAP3430_PM_MPUGRPSEL
  136. #define OMAP3430_PM_IVAGRPSEL 0x00a8
  137. #define OMAP3430_PM_IVAGRPSEL1 OMAP3430_PM_IVAGRPSEL
  138. #define OMAP3430_PM_PREPWSTST 0x00e8
  139. #define OMAP3430_PRM_IRQSTATUS_IVA2 0x00f8
  140. #define OMAP3430_PRM_IRQENABLE_IVA2 0x00fc
  141. #ifndef __ASSEMBLER__
  142. /* Power/reset management domain register get/set */
  143. extern u32 prm_read_mod_reg(s16 module, u16 idx);
  144. extern void prm_write_mod_reg(u32 val, s16 module, u16 idx);
  145. extern u32 prm_rmw_mod_reg_bits(u32 mask, u32 bits, s16 module, s16 idx);
  146. /* Read-modify-write bits in a PRM register (by domain) */
  147. static inline u32 prm_set_mod_reg_bits(u32 bits, s16 module, s16 idx)
  148. {
  149. return prm_rmw_mod_reg_bits(bits, bits, module, idx);
  150. }
  151. static inline u32 prm_clear_mod_reg_bits(u32 bits, s16 module, s16 idx)
  152. {
  153. return prm_rmw_mod_reg_bits(bits, 0x0, module, idx);
  154. }
  155. #endif
  156. /*
  157. * Bits common to specific registers
  158. *
  159. * The 3430 register and bit names are generally used,
  160. * since they tend to make more sense
  161. */
  162. /* PM_EVGENONTIM_MPU */
  163. /* Named PM_EVEGENONTIM_MPU on the 24XX */
  164. #define OMAP_ONTIMEVAL_SHIFT 0
  165. #define OMAP_ONTIMEVAL_MASK (0xffffffff << 0)
  166. /* PM_EVGENOFFTIM_MPU */
  167. /* Named PM_EVEGENOFFTIM_MPU on the 24XX */
  168. #define OMAP_OFFTIMEVAL_SHIFT 0
  169. #define OMAP_OFFTIMEVAL_MASK (0xffffffff << 0)
  170. /* PRM_CLKSETUP and PRCM_VOLTSETUP */
  171. /* Named PRCM_CLKSSETUP on the 24XX */
  172. #define OMAP_SETUP_TIME_SHIFT 0
  173. #define OMAP_SETUP_TIME_MASK (0xffff << 0)
  174. /* PRM_CLKSRC_CTRL */
  175. /* Named PRCM_CLKSRC_CTRL on the 24XX */
  176. #define OMAP_SYSCLKDIV_SHIFT 6
  177. #define OMAP_SYSCLKDIV_MASK (0x3 << 6)
  178. #define OMAP_AUTOEXTCLKMODE_SHIFT 3
  179. #define OMAP_AUTOEXTCLKMODE_MASK (0x3 << 3)
  180. #define OMAP_SYSCLKSEL_SHIFT 0
  181. #define OMAP_SYSCLKSEL_MASK (0x3 << 0)
  182. /* PM_EVGENCTRL_MPU */
  183. #define OMAP_OFFLOADMODE_SHIFT 3
  184. #define OMAP_OFFLOADMODE_MASK (0x3 << 3)
  185. #define OMAP_ONLOADMODE_SHIFT 1
  186. #define OMAP_ONLOADMODE_MASK (0x3 << 1)
  187. #define OMAP_ENABLE (1 << 0)
  188. /* PRM_RSTTIME */
  189. /* Named RM_RSTTIME_WKUP on the 24xx */
  190. #define OMAP_RSTTIME2_SHIFT 8
  191. #define OMAP_RSTTIME2_MASK (0x1f << 8)
  192. #define OMAP_RSTTIME1_SHIFT 0
  193. #define OMAP_RSTTIME1_MASK (0xff << 0)
  194. /* PRM_RSTCTRL */
  195. /* Named RM_RSTCTRL_WKUP on the 24xx */
  196. /* 2420 calls RST_DPLL3 'RST_DPLL' */
  197. #define OMAP_RST_DPLL3 (1 << 2)
  198. #define OMAP_RST_GS (1 << 1)
  199. /*
  200. * Bits common to module-shared registers
  201. *
  202. * Not all registers of a particular type support all of these bits -
  203. * check TRM if you are unsure
  204. */
  205. /*
  206. * 24XX: PM_PWSTST_CORE, PM_PWSTST_GFX, PM_PWSTST_MPU, PM_PWSTST_DSP
  207. *
  208. * 2430: PM_PWSTST_MDM
  209. *
  210. * 3430: PM_PWSTST_IVA2, PM_PWSTST_MPU, PM_PWSTST_CORE, PM_PWSTST_GFX,
  211. * PM_PWSTST_DSS, PM_PWSTST_CAM, PM_PWSTST_PER, PM_PWSTST_EMU,
  212. * PM_PWSTST_NEON
  213. */
  214. #define OMAP_INTRANSITION (1 << 20)
  215. /*
  216. * 24XX: PM_PWSTST_GFX, PM_PWSTST_DSP
  217. *
  218. * 2430: PM_PWSTST_MDM
  219. *
  220. * 3430: PM_PWSTST_IVA2, PM_PWSTST_MPU, PM_PWSTST_CORE, PM_PWSTST_GFX,
  221. * PM_PWSTST_DSS, PM_PWSTST_CAM, PM_PWSTST_PER, PM_PWSTST_EMU,
  222. * PM_PWSTST_NEON
  223. */
  224. #define OMAP_POWERSTATEST_SHIFT 0
  225. #define OMAP_POWERSTATEST_MASK (0x3 << 0)
  226. /*
  227. * 24XX: RM_RSTST_MPU and RM_RSTST_DSP - on 24XX, 'COREDOMAINWKUP_RST' is
  228. * called 'COREWKUP_RST'
  229. *
  230. * 3430: RM_RSTST_IVA2, RM_RSTST_MPU, RM_RSTST_GFX, RM_RSTST_DSS,
  231. * RM_RSTST_CAM, RM_RSTST_PER, RM_RSTST_NEON
  232. */
  233. #define OMAP_COREDOMAINWKUP_RST (1 << 3)
  234. /*
  235. * 24XX: RM_RSTST_MPU, RM_RSTST_GFX, RM_RSTST_DSP
  236. *
  237. * 2430: RM_RSTST_MDM
  238. *
  239. * 3430: RM_RSTST_CORE, RM_RSTST_EMU
  240. */
  241. #define OMAP_DOMAINWKUP_RST (1 << 2)
  242. /*
  243. * 24XX: RM_RSTST_MPU, RM_RSTST_WKUP, RM_RSTST_DSP
  244. * On 24XX, 'GLOBALWARM_RST' is called 'GLOBALWMPU_RST'.
  245. *
  246. * 2430: RM_RSTST_MDM
  247. *
  248. * 3430: RM_RSTST_CORE, RM_RSTST_EMU
  249. */
  250. #define OMAP_GLOBALWARM_RST (1 << 1)
  251. #define OMAP_GLOBALCOLD_RST (1 << 0)
  252. /*
  253. * 24XX: PM_WKDEP_GFX, PM_WKDEP_MPU, PM_WKDEP_CORE, PM_WKDEP_DSP
  254. * 2420 TRM sometimes uses "EN_WAKEUP" instead of "EN_WKUP"
  255. *
  256. * 2430: PM_WKDEP_MDM
  257. *
  258. * 3430: PM_WKDEP_IVA2, PM_WKDEP_GFX, PM_WKDEP_DSS, PM_WKDEP_CAM,
  259. * PM_WKDEP_PER
  260. */
  261. #define OMAP_EN_WKUP_SHIFT 4
  262. #define OMAP_EN_WKUP_MASK (1 << 4)
  263. /*
  264. * 24XX: PM_PWSTCTRL_MPU, PM_PWSTCTRL_CORE, PM_PWSTCTRL_GFX,
  265. * PM_PWSTCTRL_DSP
  266. *
  267. * 2430: PM_PWSTCTRL_MDM
  268. *
  269. * 3430: PM_PWSTCTRL_IVA2, PM_PWSTCTRL_CORE, PM_PWSTCTRL_GFX,
  270. * PM_PWSTCTRL_DSS, PM_PWSTCTRL_CAM, PM_PWSTCTRL_PER,
  271. * PM_PWSTCTRL_NEON
  272. */
  273. #define OMAP_LOGICRETSTATE (1 << 2)
  274. /*
  275. * 24XX: PM_PWSTCTRL_MPU, PM_PWSTCTRL_CORE, PM_PWSTCTRL_GFX,
  276. * PM_PWSTCTRL_DSP, PM_PWSTST_MPU
  277. *
  278. * 2430: PM_PWSTCTRL_MDM shared bits
  279. *
  280. * 3430: PM_PWSTCTRL_IVA2, PM_PWSTCTRL_MPU, PM_PWSTCTRL_CORE,
  281. * PM_PWSTCTRL_GFX, PM_PWSTCTRL_DSS, PM_PWSTCTRL_CAM, PM_PWSTCTRL_PER,
  282. * PM_PWSTCTRL_NEON shared bits
  283. */
  284. #define OMAP_POWERSTATE_SHIFT 0
  285. #define OMAP_POWERSTATE_MASK (0x3 << 0)
  286. #endif