prm-regbits-24xx.h 8.1 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283
  1. #ifndef __ARCH_ARM_MACH_OMAP2_PRM_REGBITS_24XX_H
  2. #define __ARCH_ARM_MACH_OMAP2_PRM_REGBITS_24XX_H
  3. /*
  4. * OMAP24XX Power/Reset Management register bits
  5. *
  6. * Copyright (C) 2007 Texas Instruments, Inc.
  7. * Copyright (C) 2007 Nokia Corporation
  8. *
  9. * Written by Paul Walmsley
  10. *
  11. * This program is free software; you can redistribute it and/or modify
  12. * it under the terms of the GNU General Public License version 2 as
  13. * published by the Free Software Foundation.
  14. */
  15. #include "prm.h"
  16. /* Bits shared between registers */
  17. /* PRCM_IRQSTATUS_MPU, PM_IRQSTATUS_DSP, PRCM_IRQSTATUS_IVA shared bits */
  18. #define OMAP24XX_VOLTTRANS_ST (1 << 2)
  19. #define OMAP24XX_WKUP2_ST (1 << 1)
  20. #define OMAP24XX_WKUP1_ST (1 << 0)
  21. /* PRCM_IRQENABLE_MPU, PM_IRQENABLE_DSP, PRCM_IRQENABLE_IVA shared bits */
  22. #define OMAP24XX_VOLTTRANS_EN (1 << 2)
  23. #define OMAP24XX_WKUP2_EN (1 << 1)
  24. #define OMAP24XX_WKUP1_EN (1 << 0)
  25. /* PM_WKDEP_GFX, PM_WKDEP_MPU, PM_WKDEP_DSP, PM_WKDEP_MDM shared bits */
  26. #define OMAP24XX_EN_MPU_SHIFT 1
  27. #define OMAP24XX_EN_MPU_MASK (1 << 1)
  28. #define OMAP24XX_EN_CORE_SHIFT 0
  29. #define OMAP24XX_EN_CORE_MASK (1 << 0)
  30. /*
  31. * PM_PWSTCTRL_MPU, PM_PWSTCTRL_GFX, PM_PWSTCTRL_DSP, PM_PWSTCTRL_MDM
  32. * shared bits
  33. */
  34. #define OMAP24XX_MEMONSTATE_SHIFT 10
  35. #define OMAP24XX_MEMONSTATE_MASK (0x3 << 10)
  36. #define OMAP24XX_MEMRETSTATE (1 << 3)
  37. /* PM_PWSTCTRL_GFX, PM_PWSTCTRL_DSP, PM_PWSTCTRL_MDM shared bits */
  38. #define OMAP24XX_FORCESTATE (1 << 18)
  39. /*
  40. * PM_PWSTST_CORE, PM_PWSTST_GFX, PM_PWSTST_MPU, PM_PWSTST_DSP,
  41. * PM_PWSTST_MDM shared bits
  42. */
  43. #define OMAP24XX_CLKACTIVITY (1 << 19)
  44. /* PM_PWSTST_MPU, PM_PWSTST_CORE, PM_PWSTST_DSP shared bits */
  45. #define OMAP24XX_LASTSTATEENTERED_SHIFT 4
  46. #define OMAP24XX_LASTSTATEENTERED_MASK (0x3 << 4)
  47. /* PM_PWSTST_MPU and PM_PWSTST_DSP shared bits */
  48. #define OMAP2430_MEMSTATEST_SHIFT 10
  49. #define OMAP2430_MEMSTATEST_MASK (0x3 << 10)
  50. /* PM_PWSTST_GFX, PM_PWSTST_DSP, PM_PWSTST_MDM shared bits */
  51. #define OMAP24XX_POWERSTATEST_SHIFT 0
  52. #define OMAP24XX_POWERSTATEST_MASK (0x3 << 0)
  53. /* Bits specific to each register */
  54. /* PRCM_REVISION */
  55. #define OMAP24XX_REV_SHIFT 0
  56. #define OMAP24XX_REV_MASK (0xff << 0)
  57. /* PRCM_SYSCONFIG */
  58. #define OMAP24XX_AUTOIDLE (1 << 0)
  59. /* PRCM_IRQSTATUS_MPU specific bits */
  60. #define OMAP2430_DPLL_RECAL_ST (1 << 6)
  61. #define OMAP24XX_TRANSITION_ST (1 << 5)
  62. #define OMAP24XX_EVGENOFF_ST (1 << 4)
  63. #define OMAP24XX_EVGENON_ST (1 << 3)
  64. /* PRCM_IRQENABLE_MPU specific bits */
  65. #define OMAP2430_DPLL_RECAL_EN (1 << 6)
  66. #define OMAP24XX_TRANSITION_EN (1 << 5)
  67. #define OMAP24XX_EVGENOFF_EN (1 << 4)
  68. #define OMAP24XX_EVGENON_EN (1 << 3)
  69. /* PRCM_VOLTCTRL */
  70. #define OMAP24XX_AUTO_EXTVOLT (1 << 15)
  71. #define OMAP24XX_FORCE_EXTVOLT (1 << 14)
  72. #define OMAP24XX_SETOFF_LEVEL_SHIFT 12
  73. #define OMAP24XX_SETOFF_LEVEL_MASK (0x3 << 12)
  74. #define OMAP24XX_MEMRETCTRL (1 << 8)
  75. #define OMAP24XX_SETRET_LEVEL_SHIFT 6
  76. #define OMAP24XX_SETRET_LEVEL_MASK (0x3 << 6)
  77. #define OMAP24XX_VOLT_LEVEL_SHIFT 0
  78. #define OMAP24XX_VOLT_LEVEL_MASK (0x3 << 0)
  79. /* PRCM_VOLTST */
  80. #define OMAP24XX_ST_VOLTLEVEL_SHIFT 0
  81. #define OMAP24XX_ST_VOLTLEVEL_MASK (0x3 << 0)
  82. /* PRCM_CLKSRC_CTRL specific bits */
  83. /* PRCM_CLKOUT_CTRL */
  84. #define OMAP2420_CLKOUT2_EN_SHIFT 15
  85. #define OMAP2420_CLKOUT2_EN (1 << 15)
  86. #define OMAP2420_CLKOUT2_DIV_SHIFT 11
  87. #define OMAP2420_CLKOUT2_DIV_MASK (0x7 << 11)
  88. #define OMAP2420_CLKOUT2_SOURCE_SHIFT 8
  89. #define OMAP2420_CLKOUT2_SOURCE_MASK (0x3 << 8)
  90. #define OMAP24XX_CLKOUT_EN_SHIFT 7
  91. #define OMAP24XX_CLKOUT_EN (1 << 7)
  92. #define OMAP24XX_CLKOUT_DIV_SHIFT 3
  93. #define OMAP24XX_CLKOUT_DIV_MASK (0x7 << 3)
  94. #define OMAP24XX_CLKOUT_SOURCE_SHIFT 0
  95. #define OMAP24XX_CLKOUT_SOURCE_MASK (0x3 << 0)
  96. /* PRCM_CLKEMUL_CTRL */
  97. #define OMAP24XX_EMULATION_EN_SHIFT 0
  98. #define OMAP24XX_EMULATION_EN (1 << 0)
  99. /* PRCM_CLKCFG_CTRL */
  100. #define OMAP24XX_VALID_CONFIG (1 << 0)
  101. /* PRCM_CLKCFG_STATUS */
  102. #define OMAP24XX_CONFIG_STATUS (1 << 0)
  103. /* PRCM_VOLTSETUP specific bits */
  104. /* PRCM_CLKSSETUP specific bits */
  105. /* PRCM_POLCTRL */
  106. #define OMAP2420_CLKOUT2_POL (1 << 10)
  107. #define OMAP24XX_CLKOUT_POL (1 << 9)
  108. #define OMAP24XX_CLKREQ_POL (1 << 8)
  109. #define OMAP2430_USE_POWEROK (1 << 2)
  110. #define OMAP2430_POWEROK_POL (1 << 1)
  111. #define OMAP24XX_EXTVOL_POL (1 << 0)
  112. /* RM_RSTST_MPU specific bits */
  113. /* 2430 calls GLOBALWMPU_RST "GLOBALWARM_RST" instead */
  114. /* PM_WKDEP_MPU specific bits */
  115. #define OMAP2430_PM_WKDEP_MPU_EN_MDM_SHIFT 5
  116. #define OMAP2430_PM_WKDEP_MPU_EN_MDM_MASK (1 << 5)
  117. #define OMAP24XX_PM_WKDEP_MPU_EN_DSP_SHIFT 2
  118. #define OMAP24XX_PM_WKDEP_MPU_EN_DSP_MASK (1 << 2)
  119. /* PM_EVGENCTRL_MPU specific bits */
  120. /* PM_EVEGENONTIM_MPU specific bits */
  121. /* PM_EVEGENOFFTIM_MPU specific bits */
  122. /* PM_PWSTCTRL_MPU specific bits */
  123. #define OMAP2430_FORCESTATE (1 << 18)
  124. /* PM_PWSTST_MPU specific bits */
  125. /* INTRANSITION, CLKACTIVITY, POWERSTATE, MEMSTATEST are 2430 only */
  126. /* PM_WKEN1_CORE specific bits */
  127. /* PM_WKEN2_CORE specific bits */
  128. /* PM_WKST1_CORE specific bits*/
  129. /* PM_WKST2_CORE specific bits */
  130. /* PM_WKDEP_CORE specific bits*/
  131. #define OMAP2430_PM_WKDEP_CORE_EN_MDM (1 << 5)
  132. #define OMAP24XX_PM_WKDEP_CORE_EN_GFX (1 << 3)
  133. #define OMAP24XX_PM_WKDEP_CORE_EN_DSP (1 << 2)
  134. /* PM_PWSTCTRL_CORE specific bits */
  135. #define OMAP24XX_MEMORYCHANGE (1 << 20)
  136. #define OMAP24XX_MEM3ONSTATE_SHIFT 14
  137. #define OMAP24XX_MEM3ONSTATE_MASK (0x3 << 14)
  138. #define OMAP24XX_MEM2ONSTATE_SHIFT 12
  139. #define OMAP24XX_MEM2ONSTATE_MASK (0x3 << 12)
  140. #define OMAP24XX_MEM1ONSTATE_SHIFT 10
  141. #define OMAP24XX_MEM1ONSTATE_MASK (0x3 << 10)
  142. #define OMAP24XX_MEM3RETSTATE (1 << 5)
  143. #define OMAP24XX_MEM2RETSTATE (1 << 4)
  144. #define OMAP24XX_MEM1RETSTATE (1 << 3)
  145. /* PM_PWSTST_CORE specific bits */
  146. #define OMAP24XX_MEM3STATEST_SHIFT 14
  147. #define OMAP24XX_MEM3STATEST_MASK (0x3 << 14)
  148. #define OMAP24XX_MEM2STATEST_SHIFT 12
  149. #define OMAP24XX_MEM2STATEST_MASK (0x3 << 12)
  150. #define OMAP24XX_MEM1STATEST_SHIFT 10
  151. #define OMAP24XX_MEM1STATEST_MASK (0x3 << 10)
  152. /* RM_RSTCTRL_GFX */
  153. #define OMAP24XX_GFX_RST (1 << 0)
  154. /* RM_RSTST_GFX specific bits */
  155. #define OMAP24XX_GFX_SW_RST (1 << 4)
  156. /* PM_PWSTCTRL_GFX specific bits */
  157. /* PM_WKDEP_GFX specific bits */
  158. /* 2430 often calls EN_WAKEUP "EN_WKUP" */
  159. /* RM_RSTCTRL_WKUP specific bits */
  160. /* RM_RSTTIME_WKUP specific bits */
  161. /* RM_RSTST_WKUP specific bits */
  162. /* 2430 calls EXTWMPU_RST "EXTWARM_RST" and GLOBALWMPU_RST "GLOBALWARM_RST" */
  163. #define OMAP24XX_EXTWMPU_RST (1 << 6)
  164. #define OMAP24XX_SECU_WD_RST (1 << 5)
  165. #define OMAP24XX_MPU_WD_RST (1 << 4)
  166. #define OMAP24XX_SECU_VIOL_RST (1 << 3)
  167. /* PM_WKEN_WKUP specific bits */
  168. /* PM_WKST_WKUP specific bits */
  169. /* RM_RSTCTRL_DSP */
  170. #define OMAP2420_RST_IVA (1 << 8)
  171. #define OMAP24XX_RST2_DSP (1 << 1)
  172. #define OMAP24XX_RST1_DSP (1 << 0)
  173. /* RM_RSTST_DSP specific bits */
  174. /* 2430 calls GLOBALWMPU_RST "GLOBALWARM_RST" */
  175. #define OMAP2420_IVA_SW_RST (1 << 8)
  176. #define OMAP24XX_DSP_SW_RST2 (1 << 5)
  177. #define OMAP24XX_DSP_SW_RST1 (1 << 4)
  178. /* PM_WKDEP_DSP specific bits */
  179. /* PM_PWSTCTRL_DSP specific bits */
  180. /* 2430 only: MEMONSTATE, MEMRETSTATE */
  181. #define OMAP2420_MEMIONSTATE_SHIFT 12
  182. #define OMAP2420_MEMIONSTATE_MASK (0x3 << 12)
  183. #define OMAP2420_MEMIRETSTATE (1 << 4)
  184. /* PM_PWSTST_DSP specific bits */
  185. /* MEMSTATEST is 2430 only */
  186. #define OMAP2420_MEMISTATEST_SHIFT 12
  187. #define OMAP2420_MEMISTATEST_MASK (0x3 << 12)
  188. /* PRCM_IRQSTATUS_DSP specific bits */
  189. /* PRCM_IRQENABLE_DSP specific bits */
  190. /* RM_RSTCTRL_MDM */
  191. /* 2430 only */
  192. #define OMAP2430_PWRON1_MDM (1 << 1)
  193. #define OMAP2430_RST1_MDM (1 << 0)
  194. /* RM_RSTST_MDM specific bits */
  195. /* 2430 only */
  196. #define OMAP2430_MDM_SECU_VIOL (1 << 6)
  197. #define OMAP2430_MDM_SW_PWRON1 (1 << 5)
  198. #define OMAP2430_MDM_SW_RST1 (1 << 4)
  199. /* PM_WKEN_MDM */
  200. /* 2430 only */
  201. #define OMAP2430_PM_WKEN_MDM_EN_MDM (1 << 0)
  202. /* PM_WKST_MDM specific bits */
  203. /* 2430 only */
  204. /* PM_WKDEP_MDM specific bits */
  205. /* 2430 only */
  206. /* PM_PWSTCTRL_MDM specific bits */
  207. /* 2430 only */
  208. #define OMAP2430_KILLDOMAINWKUP (1 << 19)
  209. /* PM_PWSTST_MDM specific bits */
  210. /* 2430 only */
  211. /* PRCM_IRQSTATUS_IVA */
  212. /* 2420 only */
  213. /* PRCM_IRQENABLE_IVA */
  214. /* 2420 only */
  215. #endif