mailbox.c 8.5 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354
  1. /*
  2. * Mailbox reservation modules for OMAP2/3
  3. *
  4. * Copyright (C) 2006-2009 Nokia Corporation
  5. * Written by: Hiroshi DOYU <Hiroshi.DOYU@nokia.com>
  6. * and Paul Mundt
  7. *
  8. * This file is subject to the terms and conditions of the GNU General Public
  9. * License. See the file "COPYING" in the main directory of this archive
  10. * for more details.
  11. */
  12. #include <linux/kernel.h>
  13. #include <linux/clk.h>
  14. #include <linux/err.h>
  15. #include <linux/platform_device.h>
  16. #include <linux/io.h>
  17. #include <mach/mailbox.h>
  18. #include <mach/irqs.h>
  19. #define MAILBOX_REVISION 0x000
  20. #define MAILBOX_SYSCONFIG 0x010
  21. #define MAILBOX_SYSSTATUS 0x014
  22. #define MAILBOX_MESSAGE(m) (0x040 + 4 * (m))
  23. #define MAILBOX_FIFOSTATUS(m) (0x080 + 4 * (m))
  24. #define MAILBOX_MSGSTATUS(m) (0x0c0 + 4 * (m))
  25. #define MAILBOX_IRQSTATUS(u) (0x100 + 8 * (u))
  26. #define MAILBOX_IRQENABLE(u) (0x104 + 8 * (u))
  27. #define MAILBOX_IRQ_NEWMSG(u) (1 << (2 * (u)))
  28. #define MAILBOX_IRQ_NOTFULL(u) (1 << (2 * (u) + 1))
  29. #define MBOX_REG_SIZE 0x120
  30. #define MBOX_NR_REGS (MBOX_REG_SIZE / sizeof(u32))
  31. static void __iomem *mbox_base;
  32. struct omap_mbox2_fifo {
  33. unsigned long msg;
  34. unsigned long fifo_stat;
  35. unsigned long msg_stat;
  36. };
  37. struct omap_mbox2_priv {
  38. struct omap_mbox2_fifo tx_fifo;
  39. struct omap_mbox2_fifo rx_fifo;
  40. unsigned long irqenable;
  41. unsigned long irqstatus;
  42. u32 newmsg_bit;
  43. u32 notfull_bit;
  44. u32 ctx[MBOX_NR_REGS];
  45. };
  46. static struct clk *mbox_ick_handle;
  47. static void omap2_mbox_enable_irq(struct omap_mbox *mbox,
  48. omap_mbox_type_t irq);
  49. static inline unsigned int mbox_read_reg(size_t ofs)
  50. {
  51. return __raw_readl(mbox_base + ofs);
  52. }
  53. static inline void mbox_write_reg(u32 val, size_t ofs)
  54. {
  55. __raw_writel(val, mbox_base + ofs);
  56. }
  57. /* Mailbox H/W preparations */
  58. static int omap2_mbox_startup(struct omap_mbox *mbox)
  59. {
  60. unsigned int l;
  61. mbox_ick_handle = clk_get(NULL, "mailboxes_ick");
  62. if (IS_ERR(mbox_ick_handle)) {
  63. printk("Could not get mailboxes_ick\n");
  64. return -ENODEV;
  65. }
  66. clk_enable(mbox_ick_handle);
  67. l = mbox_read_reg(MAILBOX_REVISION);
  68. pr_info("omap mailbox rev %d.%d\n", (l & 0xf0) >> 4, (l & 0x0f));
  69. /* set smart-idle & autoidle */
  70. l = mbox_read_reg(MAILBOX_SYSCONFIG);
  71. l |= 0x00000011;
  72. mbox_write_reg(l, MAILBOX_SYSCONFIG);
  73. omap2_mbox_enable_irq(mbox, IRQ_RX);
  74. return 0;
  75. }
  76. static void omap2_mbox_shutdown(struct omap_mbox *mbox)
  77. {
  78. clk_disable(mbox_ick_handle);
  79. clk_put(mbox_ick_handle);
  80. }
  81. /* Mailbox FIFO handle functions */
  82. static mbox_msg_t omap2_mbox_fifo_read(struct omap_mbox *mbox)
  83. {
  84. struct omap_mbox2_fifo *fifo =
  85. &((struct omap_mbox2_priv *)mbox->priv)->rx_fifo;
  86. return (mbox_msg_t) mbox_read_reg(fifo->msg);
  87. }
  88. static void omap2_mbox_fifo_write(struct omap_mbox *mbox, mbox_msg_t msg)
  89. {
  90. struct omap_mbox2_fifo *fifo =
  91. &((struct omap_mbox2_priv *)mbox->priv)->tx_fifo;
  92. mbox_write_reg(msg, fifo->msg);
  93. }
  94. static int omap2_mbox_fifo_empty(struct omap_mbox *mbox)
  95. {
  96. struct omap_mbox2_fifo *fifo =
  97. &((struct omap_mbox2_priv *)mbox->priv)->rx_fifo;
  98. return (mbox_read_reg(fifo->msg_stat) == 0);
  99. }
  100. static int omap2_mbox_fifo_full(struct omap_mbox *mbox)
  101. {
  102. struct omap_mbox2_fifo *fifo =
  103. &((struct omap_mbox2_priv *)mbox->priv)->tx_fifo;
  104. return (mbox_read_reg(fifo->fifo_stat));
  105. }
  106. /* Mailbox IRQ handle functions */
  107. static void omap2_mbox_enable_irq(struct omap_mbox *mbox,
  108. omap_mbox_type_t irq)
  109. {
  110. struct omap_mbox2_priv *p = (struct omap_mbox2_priv *)mbox->priv;
  111. u32 l, bit = (irq == IRQ_TX) ? p->notfull_bit : p->newmsg_bit;
  112. l = mbox_read_reg(p->irqenable);
  113. l |= bit;
  114. mbox_write_reg(l, p->irqenable);
  115. }
  116. static void omap2_mbox_disable_irq(struct omap_mbox *mbox,
  117. omap_mbox_type_t irq)
  118. {
  119. struct omap_mbox2_priv *p = (struct omap_mbox2_priv *)mbox->priv;
  120. u32 l, bit = (irq == IRQ_TX) ? p->notfull_bit : p->newmsg_bit;
  121. l = mbox_read_reg(p->irqenable);
  122. l &= ~bit;
  123. mbox_write_reg(l, p->irqenable);
  124. }
  125. static void omap2_mbox_ack_irq(struct omap_mbox *mbox,
  126. omap_mbox_type_t irq)
  127. {
  128. struct omap_mbox2_priv *p = (struct omap_mbox2_priv *)mbox->priv;
  129. u32 bit = (irq == IRQ_TX) ? p->notfull_bit : p->newmsg_bit;
  130. mbox_write_reg(bit, p->irqstatus);
  131. }
  132. static int omap2_mbox_is_irq(struct omap_mbox *mbox,
  133. omap_mbox_type_t irq)
  134. {
  135. struct omap_mbox2_priv *p = (struct omap_mbox2_priv *)mbox->priv;
  136. u32 bit = (irq == IRQ_TX) ? p->notfull_bit : p->newmsg_bit;
  137. u32 enable = mbox_read_reg(p->irqenable);
  138. u32 status = mbox_read_reg(p->irqstatus);
  139. return (enable & status & bit);
  140. }
  141. static void omap2_mbox_save_ctx(struct omap_mbox *mbox)
  142. {
  143. int i;
  144. struct omap_mbox2_priv *p = mbox->priv;
  145. for (i = 0; i < MBOX_NR_REGS; i++) {
  146. p->ctx[i] = mbox_read_reg(i * sizeof(u32));
  147. dev_dbg(mbox->dev, "%s: [%02x] %08x\n", __func__,
  148. i, p->ctx[i]);
  149. }
  150. }
  151. static void omap2_mbox_restore_ctx(struct omap_mbox *mbox)
  152. {
  153. int i;
  154. struct omap_mbox2_priv *p = mbox->priv;
  155. for (i = 0; i < MBOX_NR_REGS; i++) {
  156. mbox_write_reg(p->ctx[i], i * sizeof(u32));
  157. dev_dbg(mbox->dev, "%s: [%02x] %08x\n", __func__,
  158. i, p->ctx[i]);
  159. }
  160. }
  161. static struct omap_mbox_ops omap2_mbox_ops = {
  162. .type = OMAP_MBOX_TYPE2,
  163. .startup = omap2_mbox_startup,
  164. .shutdown = omap2_mbox_shutdown,
  165. .fifo_read = omap2_mbox_fifo_read,
  166. .fifo_write = omap2_mbox_fifo_write,
  167. .fifo_empty = omap2_mbox_fifo_empty,
  168. .fifo_full = omap2_mbox_fifo_full,
  169. .enable_irq = omap2_mbox_enable_irq,
  170. .disable_irq = omap2_mbox_disable_irq,
  171. .ack_irq = omap2_mbox_ack_irq,
  172. .is_irq = omap2_mbox_is_irq,
  173. .save_ctx = omap2_mbox_save_ctx,
  174. .restore_ctx = omap2_mbox_restore_ctx,
  175. };
  176. /*
  177. * MAILBOX 0: ARM -> DSP,
  178. * MAILBOX 1: ARM <- DSP.
  179. * MAILBOX 2: ARM -> IVA,
  180. * MAILBOX 3: ARM <- IVA.
  181. */
  182. /* FIXME: the following structs should be filled automatically by the user id */
  183. /* DSP */
  184. static struct omap_mbox2_priv omap2_mbox_dsp_priv = {
  185. .tx_fifo = {
  186. .msg = MAILBOX_MESSAGE(0),
  187. .fifo_stat = MAILBOX_FIFOSTATUS(0),
  188. },
  189. .rx_fifo = {
  190. .msg = MAILBOX_MESSAGE(1),
  191. .msg_stat = MAILBOX_MSGSTATUS(1),
  192. },
  193. .irqenable = MAILBOX_IRQENABLE(0),
  194. .irqstatus = MAILBOX_IRQSTATUS(0),
  195. .notfull_bit = MAILBOX_IRQ_NOTFULL(0),
  196. .newmsg_bit = MAILBOX_IRQ_NEWMSG(1),
  197. };
  198. struct omap_mbox mbox_dsp_info = {
  199. .name = "dsp",
  200. .ops = &omap2_mbox_ops,
  201. .priv = &omap2_mbox_dsp_priv,
  202. };
  203. EXPORT_SYMBOL(mbox_dsp_info);
  204. #if defined(CONFIG_ARCH_OMAP2420) /* IVA */
  205. static struct omap_mbox2_priv omap2_mbox_iva_priv = {
  206. .tx_fifo = {
  207. .msg = MAILBOX_MESSAGE(2),
  208. .fifo_stat = MAILBOX_FIFOSTATUS(2),
  209. },
  210. .rx_fifo = {
  211. .msg = MAILBOX_MESSAGE(3),
  212. .msg_stat = MAILBOX_MSGSTATUS(3),
  213. },
  214. .irqenable = MAILBOX_IRQENABLE(3),
  215. .irqstatus = MAILBOX_IRQSTATUS(3),
  216. .notfull_bit = MAILBOX_IRQ_NOTFULL(2),
  217. .newmsg_bit = MAILBOX_IRQ_NEWMSG(3),
  218. };
  219. static struct omap_mbox mbox_iva_info = {
  220. .name = "iva",
  221. .ops = &omap2_mbox_ops,
  222. .priv = &omap2_mbox_iva_priv,
  223. };
  224. #endif
  225. static int __devinit omap2_mbox_probe(struct platform_device *pdev)
  226. {
  227. struct resource *res;
  228. int ret;
  229. /* MBOX base */
  230. res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
  231. if (unlikely(!res)) {
  232. dev_err(&pdev->dev, "invalid mem resource\n");
  233. return -ENODEV;
  234. }
  235. mbox_base = ioremap(res->start, res->end - res->start);
  236. if (!mbox_base)
  237. return -ENOMEM;
  238. /* DSP or IVA2 IRQ */
  239. mbox_dsp_info.irq = platform_get_irq(pdev, 0);
  240. if (mbox_dsp_info.irq < 0) {
  241. dev_err(&pdev->dev, "invalid irq resource\n");
  242. ret = -ENODEV;
  243. goto err_dsp;
  244. }
  245. ret = omap_mbox_register(&pdev->dev, &mbox_dsp_info);
  246. if (ret)
  247. goto err_dsp;
  248. #if defined(CONFIG_ARCH_OMAP2420) /* IVA */
  249. if (cpu_is_omap2420()) {
  250. /* IVA IRQ */
  251. res = platform_get_resource(pdev, IORESOURCE_IRQ, 1);
  252. if (unlikely(!res)) {
  253. dev_err(&pdev->dev, "invalid irq resource\n");
  254. ret = -ENODEV;
  255. goto err_iva1;
  256. }
  257. mbox_iva_info.irq = res->start;
  258. ret = omap_mbox_register(&pdev->dev, &mbox_iva_info);
  259. if (ret)
  260. goto err_iva1;
  261. }
  262. #endif
  263. return 0;
  264. err_iva1:
  265. omap_mbox_unregister(&mbox_dsp_info);
  266. err_dsp:
  267. iounmap(mbox_base);
  268. return ret;
  269. }
  270. static int __devexit omap2_mbox_remove(struct platform_device *pdev)
  271. {
  272. #if defined(CONFIG_ARCH_OMAP2420)
  273. omap_mbox_unregister(&mbox_iva_info);
  274. #endif
  275. omap_mbox_unregister(&mbox_dsp_info);
  276. iounmap(mbox_base);
  277. return 0;
  278. }
  279. static struct platform_driver omap2_mbox_driver = {
  280. .probe = omap2_mbox_probe,
  281. .remove = __devexit_p(omap2_mbox_remove),
  282. .driver = {
  283. .name = "omap2-mailbox",
  284. },
  285. };
  286. static int __init omap2_mbox_init(void)
  287. {
  288. return platform_driver_register(&omap2_mbox_driver);
  289. }
  290. static void __exit omap2_mbox_exit(void)
  291. {
  292. platform_driver_unregister(&omap2_mbox_driver);
  293. }
  294. module_init(omap2_mbox_init);
  295. module_exit(omap2_mbox_exit);
  296. MODULE_LICENSE("GPL v2");
  297. MODULE_DESCRIPTION("omap mailbox: omap2/3 architecture specific functions");
  298. MODULE_AUTHOR("Hiroshi DOYU <Hiroshi.DOYU@nokia.com>, Paul Mundt");
  299. MODULE_ALIAS("platform:omap2-mailbox");