cm-regbits-24xx.h 14 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435
  1. #ifndef __ARCH_ARM_MACH_OMAP2_CM_REGBITS_24XX_H
  2. #define __ARCH_ARM_MACH_OMAP2_CM_REGBITS_24XX_H
  3. /*
  4. * OMAP24XX Clock Management register bits
  5. *
  6. * Copyright (C) 2007 Texas Instruments, Inc.
  7. * Copyright (C) 2007 Nokia Corporation
  8. *
  9. * Written by Paul Walmsley
  10. *
  11. * This program is free software; you can redistribute it and/or modify
  12. * it under the terms of the GNU General Public License version 2 as
  13. * published by the Free Software Foundation.
  14. */
  15. #include "cm.h"
  16. /* Bits shared between registers */
  17. /* CM_FCLKEN1_CORE and CM_ICLKEN1_CORE shared bits */
  18. #define OMAP24XX_EN_CAM_SHIFT 31
  19. #define OMAP24XX_EN_CAM (1 << 31)
  20. #define OMAP24XX_EN_WDT4_SHIFT 29
  21. #define OMAP24XX_EN_WDT4 (1 << 29)
  22. #define OMAP2420_EN_WDT3_SHIFT 28
  23. #define OMAP2420_EN_WDT3 (1 << 28)
  24. #define OMAP24XX_EN_MSPRO_SHIFT 27
  25. #define OMAP24XX_EN_MSPRO (1 << 27)
  26. #define OMAP24XX_EN_FAC_SHIFT 25
  27. #define OMAP24XX_EN_FAC (1 << 25)
  28. #define OMAP2420_EN_EAC_SHIFT 24
  29. #define OMAP2420_EN_EAC (1 << 24)
  30. #define OMAP24XX_EN_HDQ_SHIFT 23
  31. #define OMAP24XX_EN_HDQ (1 << 23)
  32. #define OMAP2420_EN_I2C2_SHIFT 20
  33. #define OMAP2420_EN_I2C2 (1 << 20)
  34. #define OMAP2420_EN_I2C1_SHIFT 19
  35. #define OMAP2420_EN_I2C1 (1 << 19)
  36. /* CM_FCLKEN2_CORE and CM_ICLKEN2_CORE shared bits */
  37. #define OMAP2430_EN_MCBSP5_SHIFT 5
  38. #define OMAP2430_EN_MCBSP5 (1 << 5)
  39. #define OMAP2430_EN_MCBSP4_SHIFT 4
  40. #define OMAP2430_EN_MCBSP4 (1 << 4)
  41. #define OMAP2430_EN_MCBSP3_SHIFT 3
  42. #define OMAP2430_EN_MCBSP3 (1 << 3)
  43. #define OMAP24XX_EN_SSI_SHIFT 1
  44. #define OMAP24XX_EN_SSI (1 << 1)
  45. /* CM_FCLKEN_WKUP and CM_ICLKEN_WKUP shared bits */
  46. #define OMAP24XX_EN_MPU_WDT_SHIFT 3
  47. #define OMAP24XX_EN_MPU_WDT (1 << 3)
  48. /* Bits specific to each register */
  49. /* CM_IDLEST_MPU */
  50. /* 2430 only */
  51. #define OMAP2430_ST_MPU (1 << 0)
  52. /* CM_CLKSEL_MPU */
  53. #define OMAP24XX_CLKSEL_MPU_SHIFT 0
  54. #define OMAP24XX_CLKSEL_MPU_MASK (0x1f << 0)
  55. /* CM_CLKSTCTRL_MPU */
  56. #define OMAP24XX_AUTOSTATE_MPU_SHIFT 0
  57. #define OMAP24XX_AUTOSTATE_MPU_MASK (1 << 0)
  58. /* CM_FCLKEN1_CORE specific bits*/
  59. #define OMAP24XX_EN_TV_SHIFT 2
  60. #define OMAP24XX_EN_TV (1 << 2)
  61. #define OMAP24XX_EN_DSS2_SHIFT 1
  62. #define OMAP24XX_EN_DSS2 (1 << 1)
  63. #define OMAP24XX_EN_DSS1_SHIFT 0
  64. #define OMAP24XX_EN_DSS1 (1 << 0)
  65. /* CM_FCLKEN2_CORE specific bits */
  66. #define OMAP2430_EN_I2CHS2_SHIFT 20
  67. #define OMAP2430_EN_I2CHS2 (1 << 20)
  68. #define OMAP2430_EN_I2CHS1_SHIFT 19
  69. #define OMAP2430_EN_I2CHS1 (1 << 19)
  70. #define OMAP2430_EN_MMCHSDB2_SHIFT 17
  71. #define OMAP2430_EN_MMCHSDB2 (1 << 17)
  72. #define OMAP2430_EN_MMCHSDB1_SHIFT 16
  73. #define OMAP2430_EN_MMCHSDB1 (1 << 16)
  74. /* CM_ICLKEN1_CORE specific bits */
  75. #define OMAP24XX_EN_MAILBOXES_SHIFT 30
  76. #define OMAP24XX_EN_MAILBOXES (1 << 30)
  77. #define OMAP24XX_EN_DSS_SHIFT 0
  78. #define OMAP24XX_EN_DSS (1 << 0)
  79. /* CM_ICLKEN2_CORE specific bits */
  80. /* CM_ICLKEN3_CORE */
  81. /* 2430 only */
  82. #define OMAP2430_EN_SDRC_SHIFT 2
  83. #define OMAP2430_EN_SDRC (1 << 2)
  84. /* CM_ICLKEN4_CORE */
  85. #define OMAP24XX_EN_PKA_SHIFT 4
  86. #define OMAP24XX_EN_PKA (1 << 4)
  87. #define OMAP24XX_EN_AES_SHIFT 3
  88. #define OMAP24XX_EN_AES (1 << 3)
  89. #define OMAP24XX_EN_RNG_SHIFT 2
  90. #define OMAP24XX_EN_RNG (1 << 2)
  91. #define OMAP24XX_EN_SHA_SHIFT 1
  92. #define OMAP24XX_EN_SHA (1 << 1)
  93. #define OMAP24XX_EN_DES_SHIFT 0
  94. #define OMAP24XX_EN_DES (1 << 0)
  95. /* CM_IDLEST1_CORE specific bits */
  96. #define OMAP24XX_ST_MAILBOXES_SHIFT 30
  97. #define OMAP24XX_ST_MAILBOXES_MASK (1 << 30)
  98. #define OMAP24XX_ST_WDT4_SHIFT 29
  99. #define OMAP24XX_ST_WDT4_MASK (1 << 29)
  100. #define OMAP2420_ST_WDT3_SHIFT 28
  101. #define OMAP2420_ST_WDT3_MASK (1 << 28)
  102. #define OMAP24XX_ST_MSPRO_SHIFT 27
  103. #define OMAP24XX_ST_MSPRO_MASK (1 << 27)
  104. #define OMAP24XX_ST_FAC_SHIFT 25
  105. #define OMAP24XX_ST_FAC_MASK (1 << 25)
  106. #define OMAP2420_ST_EAC_SHIFT 24
  107. #define OMAP2420_ST_EAC_MASK (1 << 24)
  108. #define OMAP24XX_ST_HDQ_SHIFT 23
  109. #define OMAP24XX_ST_HDQ_MASK (1 << 23)
  110. #define OMAP2420_ST_I2C2_SHIFT 20
  111. #define OMAP2420_ST_I2C2_MASK (1 << 20)
  112. #define OMAP2420_ST_I2C1_SHIFT 19
  113. #define OMAP2420_ST_I2C1_MASK (1 << 19)
  114. #define OMAP24XX_ST_MCBSP2_SHIFT 16
  115. #define OMAP24XX_ST_MCBSP2_MASK (1 << 16)
  116. #define OMAP24XX_ST_MCBSP1_SHIFT 15
  117. #define OMAP24XX_ST_MCBSP1_MASK (1 << 15)
  118. #define OMAP24XX_ST_DSS_SHIFT 0
  119. #define OMAP24XX_ST_DSS_MASK (1 << 0)
  120. /* CM_IDLEST2_CORE */
  121. #define OMAP2430_ST_MCBSP5_SHIFT 5
  122. #define OMAP2430_ST_MCBSP5_MASK (1 << 5)
  123. #define OMAP2430_ST_MCBSP4_SHIFT 4
  124. #define OMAP2430_ST_MCBSP4_MASK (1 << 4)
  125. #define OMAP2430_ST_MCBSP3_SHIFT 3
  126. #define OMAP2430_ST_MCBSP3_MASK (1 << 3)
  127. #define OMAP24XX_ST_SSI_SHIFT 1
  128. #define OMAP24XX_ST_SSI_MASK (1 << 1)
  129. /* CM_IDLEST3_CORE */
  130. /* 2430 only */
  131. #define OMAP2430_ST_SDRC_MASK (1 << 2)
  132. /* CM_IDLEST4_CORE */
  133. #define OMAP24XX_ST_PKA_SHIFT 4
  134. #define OMAP24XX_ST_PKA_MASK (1 << 4)
  135. #define OMAP24XX_ST_AES_SHIFT 3
  136. #define OMAP24XX_ST_AES_MASK (1 << 3)
  137. #define OMAP24XX_ST_RNG_SHIFT 2
  138. #define OMAP24XX_ST_RNG_MASK (1 << 2)
  139. #define OMAP24XX_ST_SHA_SHIFT 1
  140. #define OMAP24XX_ST_SHA_MASK (1 << 1)
  141. #define OMAP24XX_ST_DES_SHIFT 0
  142. #define OMAP24XX_ST_DES_MASK (1 << 0)
  143. /* CM_AUTOIDLE1_CORE */
  144. #define OMAP24XX_AUTO_CAM (1 << 31)
  145. #define OMAP24XX_AUTO_MAILBOXES (1 << 30)
  146. #define OMAP24XX_AUTO_WDT4 (1 << 29)
  147. #define OMAP2420_AUTO_WDT3 (1 << 28)
  148. #define OMAP24XX_AUTO_MSPRO (1 << 27)
  149. #define OMAP2420_AUTO_MMC (1 << 26)
  150. #define OMAP24XX_AUTO_FAC (1 << 25)
  151. #define OMAP2420_AUTO_EAC (1 << 24)
  152. #define OMAP24XX_AUTO_HDQ (1 << 23)
  153. #define OMAP24XX_AUTO_UART2 (1 << 22)
  154. #define OMAP24XX_AUTO_UART1 (1 << 21)
  155. #define OMAP24XX_AUTO_I2C2 (1 << 20)
  156. #define OMAP24XX_AUTO_I2C1 (1 << 19)
  157. #define OMAP24XX_AUTO_MCSPI2 (1 << 18)
  158. #define OMAP24XX_AUTO_MCSPI1 (1 << 17)
  159. #define OMAP24XX_AUTO_MCBSP2 (1 << 16)
  160. #define OMAP24XX_AUTO_MCBSP1 (1 << 15)
  161. #define OMAP24XX_AUTO_GPT12 (1 << 14)
  162. #define OMAP24XX_AUTO_GPT11 (1 << 13)
  163. #define OMAP24XX_AUTO_GPT10 (1 << 12)
  164. #define OMAP24XX_AUTO_GPT9 (1 << 11)
  165. #define OMAP24XX_AUTO_GPT8 (1 << 10)
  166. #define OMAP24XX_AUTO_GPT7 (1 << 9)
  167. #define OMAP24XX_AUTO_GPT6 (1 << 8)
  168. #define OMAP24XX_AUTO_GPT5 (1 << 7)
  169. #define OMAP24XX_AUTO_GPT4 (1 << 6)
  170. #define OMAP24XX_AUTO_GPT3 (1 << 5)
  171. #define OMAP24XX_AUTO_GPT2 (1 << 4)
  172. #define OMAP2420_AUTO_VLYNQ (1 << 3)
  173. #define OMAP24XX_AUTO_DSS (1 << 0)
  174. /* CM_AUTOIDLE2_CORE */
  175. #define OMAP2430_AUTO_MDM_INTC (1 << 11)
  176. #define OMAP2430_AUTO_GPIO5 (1 << 10)
  177. #define OMAP2430_AUTO_MCSPI3 (1 << 9)
  178. #define OMAP2430_AUTO_MMCHS2 (1 << 8)
  179. #define OMAP2430_AUTO_MMCHS1 (1 << 7)
  180. #define OMAP2430_AUTO_USBHS (1 << 6)
  181. #define OMAP2430_AUTO_MCBSP5 (1 << 5)
  182. #define OMAP2430_AUTO_MCBSP4 (1 << 4)
  183. #define OMAP2430_AUTO_MCBSP3 (1 << 3)
  184. #define OMAP24XX_AUTO_UART3 (1 << 2)
  185. #define OMAP24XX_AUTO_SSI (1 << 1)
  186. #define OMAP24XX_AUTO_USB (1 << 0)
  187. /* CM_AUTOIDLE3_CORE */
  188. #define OMAP24XX_AUTO_SDRC (1 << 2)
  189. #define OMAP24XX_AUTO_GPMC (1 << 1)
  190. #define OMAP24XX_AUTO_SDMA (1 << 0)
  191. /* CM_AUTOIDLE4_CORE */
  192. #define OMAP24XX_AUTO_PKA (1 << 4)
  193. #define OMAP24XX_AUTO_AES (1 << 3)
  194. #define OMAP24XX_AUTO_RNG (1 << 2)
  195. #define OMAP24XX_AUTO_SHA (1 << 1)
  196. #define OMAP24XX_AUTO_DES (1 << 0)
  197. /* CM_CLKSEL1_CORE */
  198. #define OMAP24XX_CLKSEL_USB_SHIFT 25
  199. #define OMAP24XX_CLKSEL_USB_MASK (0x7 << 25)
  200. #define OMAP24XX_CLKSEL_SSI_SHIFT 20
  201. #define OMAP24XX_CLKSEL_SSI_MASK (0x1f << 20)
  202. #define OMAP2420_CLKSEL_VLYNQ_SHIFT 15
  203. #define OMAP2420_CLKSEL_VLYNQ_MASK (0x1f << 15)
  204. #define OMAP24XX_CLKSEL_DSS2_SHIFT 13
  205. #define OMAP24XX_CLKSEL_DSS2_MASK (0x1 << 13)
  206. #define OMAP24XX_CLKSEL_DSS1_SHIFT 8
  207. #define OMAP24XX_CLKSEL_DSS1_MASK (0x1f << 8)
  208. #define OMAP24XX_CLKSEL_L4_SHIFT 5
  209. #define OMAP24XX_CLKSEL_L4_MASK (0x3 << 5)
  210. #define OMAP24XX_CLKSEL_L3_SHIFT 0
  211. #define OMAP24XX_CLKSEL_L3_MASK (0x1f << 0)
  212. /* CM_CLKSEL2_CORE */
  213. #define OMAP24XX_CLKSEL_GPT12_SHIFT 22
  214. #define OMAP24XX_CLKSEL_GPT12_MASK (0x3 << 22)
  215. #define OMAP24XX_CLKSEL_GPT11_SHIFT 20
  216. #define OMAP24XX_CLKSEL_GPT11_MASK (0x3 << 20)
  217. #define OMAP24XX_CLKSEL_GPT10_SHIFT 18
  218. #define OMAP24XX_CLKSEL_GPT10_MASK (0x3 << 18)
  219. #define OMAP24XX_CLKSEL_GPT9_SHIFT 16
  220. #define OMAP24XX_CLKSEL_GPT9_MASK (0x3 << 16)
  221. #define OMAP24XX_CLKSEL_GPT8_SHIFT 14
  222. #define OMAP24XX_CLKSEL_GPT8_MASK (0x3 << 14)
  223. #define OMAP24XX_CLKSEL_GPT7_SHIFT 12
  224. #define OMAP24XX_CLKSEL_GPT7_MASK (0x3 << 12)
  225. #define OMAP24XX_CLKSEL_GPT6_SHIFT 10
  226. #define OMAP24XX_CLKSEL_GPT6_MASK (0x3 << 10)
  227. #define OMAP24XX_CLKSEL_GPT5_SHIFT 8
  228. #define OMAP24XX_CLKSEL_GPT5_MASK (0x3 << 8)
  229. #define OMAP24XX_CLKSEL_GPT4_SHIFT 6
  230. #define OMAP24XX_CLKSEL_GPT4_MASK (0x3 << 6)
  231. #define OMAP24XX_CLKSEL_GPT3_SHIFT 4
  232. #define OMAP24XX_CLKSEL_GPT3_MASK (0x3 << 4)
  233. #define OMAP24XX_CLKSEL_GPT2_SHIFT 2
  234. #define OMAP24XX_CLKSEL_GPT2_MASK (0x3 << 2)
  235. /* CM_CLKSTCTRL_CORE */
  236. #define OMAP24XX_AUTOSTATE_DSS_SHIFT 2
  237. #define OMAP24XX_AUTOSTATE_DSS_MASK (1 << 2)
  238. #define OMAP24XX_AUTOSTATE_L4_SHIFT 1
  239. #define OMAP24XX_AUTOSTATE_L4_MASK (1 << 1)
  240. #define OMAP24XX_AUTOSTATE_L3_SHIFT 0
  241. #define OMAP24XX_AUTOSTATE_L3_MASK (1 << 0)
  242. /* CM_FCLKEN_GFX */
  243. #define OMAP24XX_EN_3D_SHIFT 2
  244. #define OMAP24XX_EN_3D (1 << 2)
  245. #define OMAP24XX_EN_2D_SHIFT 1
  246. #define OMAP24XX_EN_2D (1 << 1)
  247. /* CM_ICLKEN_GFX specific bits */
  248. /* CM_IDLEST_GFX specific bits */
  249. /* CM_CLKSEL_GFX specific bits */
  250. /* CM_CLKSTCTRL_GFX */
  251. #define OMAP24XX_AUTOSTATE_GFX_SHIFT 0
  252. #define OMAP24XX_AUTOSTATE_GFX_MASK (1 << 0)
  253. /* CM_FCLKEN_WKUP specific bits */
  254. /* CM_ICLKEN_WKUP specific bits */
  255. #define OMAP2430_EN_ICR_SHIFT 6
  256. #define OMAP2430_EN_ICR (1 << 6)
  257. #define OMAP24XX_EN_OMAPCTRL_SHIFT 5
  258. #define OMAP24XX_EN_OMAPCTRL (1 << 5)
  259. #define OMAP24XX_EN_WDT1_SHIFT 4
  260. #define OMAP24XX_EN_WDT1 (1 << 4)
  261. #define OMAP24XX_EN_32KSYNC_SHIFT 1
  262. #define OMAP24XX_EN_32KSYNC (1 << 1)
  263. /* CM_IDLEST_WKUP specific bits */
  264. #define OMAP2430_ST_ICR_SHIFT 6
  265. #define OMAP2430_ST_ICR_MASK (1 << 6)
  266. #define OMAP24XX_ST_OMAPCTRL_SHIFT 5
  267. #define OMAP24XX_ST_OMAPCTRL_MASK (1 << 5)
  268. #define OMAP24XX_ST_WDT1_SHIFT 4
  269. #define OMAP24XX_ST_WDT1_MASK (1 << 4)
  270. #define OMAP24XX_ST_MPU_WDT_SHIFT 3
  271. #define OMAP24XX_ST_MPU_WDT_MASK (1 << 3)
  272. #define OMAP24XX_ST_32KSYNC_SHIFT 1
  273. #define OMAP24XX_ST_32KSYNC_MASK (1 << 1)
  274. /* CM_AUTOIDLE_WKUP */
  275. #define OMAP24XX_AUTO_OMAPCTRL (1 << 5)
  276. #define OMAP24XX_AUTO_WDT1 (1 << 4)
  277. #define OMAP24XX_AUTO_MPU_WDT (1 << 3)
  278. #define OMAP24XX_AUTO_GPIOS (1 << 2)
  279. #define OMAP24XX_AUTO_32KSYNC (1 << 1)
  280. #define OMAP24XX_AUTO_GPT1 (1 << 0)
  281. /* CM_CLKSEL_WKUP */
  282. #define OMAP24XX_CLKSEL_GPT1_SHIFT 0
  283. #define OMAP24XX_CLKSEL_GPT1_MASK (0x3 << 0)
  284. /* CM_CLKEN_PLL */
  285. #define OMAP24XX_EN_54M_PLL_SHIFT 6
  286. #define OMAP24XX_EN_54M_PLL_MASK (0x3 << 6)
  287. #define OMAP24XX_EN_96M_PLL_SHIFT 2
  288. #define OMAP24XX_EN_96M_PLL_MASK (0x3 << 2)
  289. #define OMAP24XX_EN_DPLL_SHIFT 0
  290. #define OMAP24XX_EN_DPLL_MASK (0x3 << 0)
  291. /* CM_IDLEST_CKGEN */
  292. #define OMAP24XX_ST_54M_APLL (1 << 9)
  293. #define OMAP24XX_ST_96M_APLL (1 << 8)
  294. #define OMAP24XX_ST_54M_CLK (1 << 6)
  295. #define OMAP24XX_ST_12M_CLK (1 << 5)
  296. #define OMAP24XX_ST_48M_CLK (1 << 4)
  297. #define OMAP24XX_ST_96M_CLK (1 << 2)
  298. #define OMAP24XX_ST_CORE_CLK_SHIFT 0
  299. #define OMAP24XX_ST_CORE_CLK_MASK (0x3 << 0)
  300. /* CM_AUTOIDLE_PLL */
  301. #define OMAP24XX_AUTO_54M_SHIFT 6
  302. #define OMAP24XX_AUTO_54M_MASK (0x3 << 6)
  303. #define OMAP24XX_AUTO_96M_SHIFT 2
  304. #define OMAP24XX_AUTO_96M_MASK (0x3 << 2)
  305. #define OMAP24XX_AUTO_DPLL_SHIFT 0
  306. #define OMAP24XX_AUTO_DPLL_MASK (0x3 << 0)
  307. /* CM_CLKSEL1_PLL */
  308. #define OMAP2430_MAXDPLLFASTLOCK_SHIFT 28
  309. #define OMAP2430_MAXDPLLFASTLOCK_MASK (0x7 << 28)
  310. #define OMAP24XX_APLLS_CLKIN_SHIFT 23
  311. #define OMAP24XX_APLLS_CLKIN_MASK (0x7 << 23)
  312. #define OMAP24XX_DPLL_MULT_SHIFT 12
  313. #define OMAP24XX_DPLL_MULT_MASK (0x3ff << 12)
  314. #define OMAP24XX_DPLL_DIV_SHIFT 8
  315. #define OMAP24XX_DPLL_DIV_MASK (0xf << 8)
  316. #define OMAP24XX_54M_SOURCE_SHIFT 5
  317. #define OMAP24XX_54M_SOURCE (1 << 5)
  318. #define OMAP2430_96M_SOURCE_SHIFT 4
  319. #define OMAP2430_96M_SOURCE (1 << 4)
  320. #define OMAP24XX_48M_SOURCE_SHIFT 3
  321. #define OMAP24XX_48M_SOURCE (1 << 3)
  322. #define OMAP2430_ALTCLK_SOURCE_SHIFT 0
  323. #define OMAP2430_ALTCLK_SOURCE_MASK (0x7 << 0)
  324. /* CM_CLKSEL2_PLL */
  325. #define OMAP24XX_CORE_CLK_SRC_SHIFT 0
  326. #define OMAP24XX_CORE_CLK_SRC_MASK (0x3 << 0)
  327. /* CM_FCLKEN_DSP */
  328. #define OMAP2420_EN_IVA_COP_SHIFT 10
  329. #define OMAP2420_EN_IVA_COP (1 << 10)
  330. #define OMAP2420_EN_IVA_MPU_SHIFT 8
  331. #define OMAP2420_EN_IVA_MPU (1 << 8)
  332. #define OMAP24XX_CM_FCLKEN_DSP_EN_DSP_SHIFT 0
  333. #define OMAP24XX_CM_FCLKEN_DSP_EN_DSP (1 << 0)
  334. /* CM_ICLKEN_DSP */
  335. #define OMAP2420_EN_DSP_IPI_SHIFT 1
  336. #define OMAP2420_EN_DSP_IPI (1 << 1)
  337. /* CM_IDLEST_DSP */
  338. #define OMAP2420_ST_IVA (1 << 8)
  339. #define OMAP2420_ST_IPI (1 << 1)
  340. #define OMAP24XX_ST_DSP (1 << 0)
  341. /* CM_AUTOIDLE_DSP */
  342. #define OMAP2420_AUTO_DSP_IPI (1 << 1)
  343. /* CM_CLKSEL_DSP */
  344. #define OMAP2420_SYNC_IVA (1 << 13)
  345. #define OMAP2420_CLKSEL_IVA_SHIFT 8
  346. #define OMAP2420_CLKSEL_IVA_MASK (0x1f << 8)
  347. #define OMAP24XX_SYNC_DSP (1 << 7)
  348. #define OMAP24XX_CLKSEL_DSP_IF_SHIFT 5
  349. #define OMAP24XX_CLKSEL_DSP_IF_MASK (0x3 << 5)
  350. #define OMAP24XX_CLKSEL_DSP_SHIFT 0
  351. #define OMAP24XX_CLKSEL_DSP_MASK (0x1f << 0)
  352. /* CM_CLKSTCTRL_DSP */
  353. #define OMAP2420_AUTOSTATE_IVA_SHIFT 8
  354. #define OMAP2420_AUTOSTATE_IVA_MASK (1 << 8)
  355. #define OMAP24XX_AUTOSTATE_DSP_SHIFT 0
  356. #define OMAP24XX_AUTOSTATE_DSP_MASK (1 << 0)
  357. /* CM_FCLKEN_MDM */
  358. /* 2430 only */
  359. #define OMAP2430_EN_OSC_SHIFT 1
  360. #define OMAP2430_EN_OSC (1 << 1)
  361. /* CM_ICLKEN_MDM */
  362. /* 2430 only */
  363. #define OMAP2430_CM_ICLKEN_MDM_EN_MDM_SHIFT 0
  364. #define OMAP2430_CM_ICLKEN_MDM_EN_MDM (1 << 0)
  365. /* CM_IDLEST_MDM specific bits */
  366. /* 2430 only */
  367. /* CM_AUTOIDLE_MDM */
  368. /* 2430 only */
  369. #define OMAP2430_AUTO_OSC (1 << 1)
  370. #define OMAP2430_AUTO_MDM (1 << 0)
  371. /* CM_CLKSEL_MDM */
  372. /* 2430 only */
  373. #define OMAP2430_SYNC_MDM (1 << 4)
  374. #define OMAP2430_CLKSEL_MDM_SHIFT 0
  375. #define OMAP2430_CLKSEL_MDM_MASK (0xf << 0)
  376. /* CM_CLKSTCTRL_MDM */
  377. /* 2430 only */
  378. #define OMAP2430_AUTOSTATE_MDM_SHIFT 0
  379. #define OMAP2430_AUTOSTATE_MDM_MASK (1 << 0)
  380. #endif