clock24xx.h 81 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737173817391740174117421743174417451746174717481749175017511752175317541755175617571758175917601761176217631764176517661767176817691770177117721773177417751776177717781779178017811782178317841785178617871788178917901791179217931794179517961797179817991800180118021803180418051806180718081809181018111812181318141815181618171818181918201821182218231824182518261827182818291830183118321833183418351836183718381839184018411842184318441845184618471848184918501851185218531854185518561857185818591860186118621863186418651866186718681869187018711872187318741875187618771878187918801881188218831884188518861887188818891890189118921893189418951896189718981899190019011902190319041905190619071908190919101911191219131914191519161917191819191920192119221923192419251926192719281929193019311932193319341935193619371938193919401941194219431944194519461947194819491950195119521953195419551956195719581959196019611962196319641965196619671968196919701971197219731974197519761977197819791980198119821983198419851986198719881989199019911992199319941995199619971998199920002001200220032004200520062007200820092010201120122013201420152016201720182019202020212022202320242025202620272028202920302031203220332034203520362037203820392040204120422043204420452046204720482049205020512052205320542055205620572058205920602061206220632064206520662067206820692070207120722073207420752076207720782079208020812082208320842085208620872088208920902091209220932094209520962097209820992100210121022103210421052106210721082109211021112112211321142115211621172118211921202121212221232124212521262127212821292130213121322133213421352136213721382139214021412142214321442145214621472148214921502151215221532154215521562157215821592160216121622163216421652166216721682169217021712172217321742175217621772178217921802181218221832184218521862187218821892190219121922193219421952196219721982199220022012202220322042205220622072208220922102211221222132214221522162217221822192220222122222223222422252226222722282229223022312232223322342235223622372238223922402241224222432244224522462247224822492250225122522253225422552256225722582259226022612262226322642265226622672268226922702271227222732274227522762277227822792280228122822283228422852286228722882289229022912292229322942295229622972298229923002301230223032304230523062307230823092310231123122313231423152316231723182319232023212322232323242325232623272328232923302331233223332334233523362337233823392340234123422343234423452346234723482349235023512352235323542355235623572358235923602361236223632364236523662367236823692370237123722373237423752376237723782379238023812382238323842385238623872388238923902391239223932394239523962397239823992400240124022403240424052406240724082409241024112412241324142415241624172418241924202421242224232424242524262427242824292430243124322433243424352436243724382439244024412442244324442445244624472448244924502451245224532454245524562457245824592460246124622463246424652466246724682469247024712472247324742475247624772478247924802481248224832484248524862487248824892490249124922493249424952496249724982499250025012502250325042505250625072508250925102511251225132514251525162517251825192520252125222523252425252526252725282529253025312532253325342535253625372538253925402541254225432544254525462547254825492550255125522553255425552556255725582559256025612562256325642565256625672568256925702571257225732574257525762577257825792580258125822583258425852586258725882589259025912592259325942595259625972598259926002601260226032604260526062607260826092610261126122613261426152616261726182619262026212622262326242625262626272628262926302631263226332634263526362637263826392640264126422643264426452646
  1. /*
  2. * linux/arch/arm/mach-omap2/clock24xx.h
  3. *
  4. * Copyright (C) 2005-2008 Texas Instruments, Inc.
  5. * Copyright (C) 2004-2008 Nokia Corporation
  6. *
  7. * Contacts:
  8. * Richard Woodruff <r-woodruff2@ti.com>
  9. * Paul Walmsley
  10. *
  11. * This program is free software; you can redistribute it and/or modify
  12. * it under the terms of the GNU General Public License version 2 as
  13. * published by the Free Software Foundation.
  14. */
  15. #ifndef __ARCH_ARM_MACH_OMAP2_CLOCK24XX_H
  16. #define __ARCH_ARM_MACH_OMAP2_CLOCK24XX_H
  17. #include "clock.h"
  18. #include "prm.h"
  19. #include "cm.h"
  20. #include "prm-regbits-24xx.h"
  21. #include "cm-regbits-24xx.h"
  22. #include "sdrc.h"
  23. static unsigned long omap2_table_mpu_recalc(struct clk *clk);
  24. static int omap2_select_table_rate(struct clk *clk, unsigned long rate);
  25. static long omap2_round_to_table_rate(struct clk *clk, unsigned long rate);
  26. static unsigned long omap2_sys_clk_recalc(struct clk *clk);
  27. static unsigned long omap2_osc_clk_recalc(struct clk *clk);
  28. static unsigned long omap2_sys_clk_recalc(struct clk *clk);
  29. static unsigned long omap2_dpllcore_recalc(struct clk *clk);
  30. static int omap2_reprogram_dpllcore(struct clk *clk, unsigned long rate);
  31. /* Key dividers which make up a PRCM set. Ratio's for a PRCM are mandated.
  32. * xtal_speed, dpll_speed, mpu_speed, CM_CLKSEL_MPU,CM_CLKSEL_DSP
  33. * CM_CLKSEL_GFX, CM_CLKSEL1_CORE, CM_CLKSEL1_PLL CM_CLKSEL2_PLL, CM_CLKSEL_MDM
  34. */
  35. struct prcm_config {
  36. unsigned long xtal_speed; /* crystal rate */
  37. unsigned long dpll_speed; /* dpll: out*xtal*M/(N-1)table_recalc */
  38. unsigned long mpu_speed; /* speed of MPU */
  39. unsigned long cm_clksel_mpu; /* mpu divider */
  40. unsigned long cm_clksel_dsp; /* dsp+iva1 div(2420), iva2.1(2430) */
  41. unsigned long cm_clksel_gfx; /* gfx dividers */
  42. unsigned long cm_clksel1_core; /* major subsystem dividers */
  43. unsigned long cm_clksel1_pll; /* m,n */
  44. unsigned long cm_clksel2_pll; /* dpllx1 or x2 out */
  45. unsigned long cm_clksel_mdm; /* modem dividers 2430 only */
  46. unsigned long base_sdrc_rfr; /* base refresh timing for a set */
  47. unsigned char flags;
  48. };
  49. /*
  50. * The OMAP2 processor can be run at several discrete 'PRCM configurations'.
  51. * These configurations are characterized by voltage and speed for clocks.
  52. * The device is only validated for certain combinations. One way to express
  53. * these combinations is via the 'ratio's' which the clocks operate with
  54. * respect to each other. These ratio sets are for a given voltage/DPLL
  55. * setting. All configurations can be described by a DPLL setting and a ratio
  56. * There are 3 ratio sets for the 2430 and X ratio sets for 2420.
  57. *
  58. * 2430 differs from 2420 in that there are no more phase synchronizers used.
  59. * They both have a slightly different clock domain setup. 2420(iva1,dsp) vs
  60. * 2430 (iva2.1, NOdsp, mdm)
  61. */
  62. /* Core fields for cm_clksel, not ratio governed */
  63. #define RX_CLKSEL_DSS1 (0x10 << 8)
  64. #define RX_CLKSEL_DSS2 (0x0 << 13)
  65. #define RX_CLKSEL_SSI (0x5 << 20)
  66. /*-------------------------------------------------------------------------
  67. * Voltage/DPLL ratios
  68. *-------------------------------------------------------------------------*/
  69. /* 2430 Ratio's, 2430-Ratio Config 1 */
  70. #define R1_CLKSEL_L3 (4 << 0)
  71. #define R1_CLKSEL_L4 (2 << 5)
  72. #define R1_CLKSEL_USB (4 << 25)
  73. #define R1_CM_CLKSEL1_CORE_VAL R1_CLKSEL_USB | RX_CLKSEL_SSI | \
  74. RX_CLKSEL_DSS2 | RX_CLKSEL_DSS1 | \
  75. R1_CLKSEL_L4 | R1_CLKSEL_L3
  76. #define R1_CLKSEL_MPU (2 << 0)
  77. #define R1_CM_CLKSEL_MPU_VAL R1_CLKSEL_MPU
  78. #define R1_CLKSEL_DSP (2 << 0)
  79. #define R1_CLKSEL_DSP_IF (2 << 5)
  80. #define R1_CM_CLKSEL_DSP_VAL R1_CLKSEL_DSP | R1_CLKSEL_DSP_IF
  81. #define R1_CLKSEL_GFX (2 << 0)
  82. #define R1_CM_CLKSEL_GFX_VAL R1_CLKSEL_GFX
  83. #define R1_CLKSEL_MDM (4 << 0)
  84. #define R1_CM_CLKSEL_MDM_VAL R1_CLKSEL_MDM
  85. /* 2430-Ratio Config 2 */
  86. #define R2_CLKSEL_L3 (6 << 0)
  87. #define R2_CLKSEL_L4 (2 << 5)
  88. #define R2_CLKSEL_USB (2 << 25)
  89. #define R2_CM_CLKSEL1_CORE_VAL R2_CLKSEL_USB | RX_CLKSEL_SSI | \
  90. RX_CLKSEL_DSS2 | RX_CLKSEL_DSS1 | \
  91. R2_CLKSEL_L4 | R2_CLKSEL_L3
  92. #define R2_CLKSEL_MPU (2 << 0)
  93. #define R2_CM_CLKSEL_MPU_VAL R2_CLKSEL_MPU
  94. #define R2_CLKSEL_DSP (2 << 0)
  95. #define R2_CLKSEL_DSP_IF (3 << 5)
  96. #define R2_CM_CLKSEL_DSP_VAL R2_CLKSEL_DSP | R2_CLKSEL_DSP_IF
  97. #define R2_CLKSEL_GFX (2 << 0)
  98. #define R2_CM_CLKSEL_GFX_VAL R2_CLKSEL_GFX
  99. #define R2_CLKSEL_MDM (6 << 0)
  100. #define R2_CM_CLKSEL_MDM_VAL R2_CLKSEL_MDM
  101. /* 2430-Ratio Bootm (BYPASS) */
  102. #define RB_CLKSEL_L3 (1 << 0)
  103. #define RB_CLKSEL_L4 (1 << 5)
  104. #define RB_CLKSEL_USB (1 << 25)
  105. #define RB_CM_CLKSEL1_CORE_VAL RB_CLKSEL_USB | RX_CLKSEL_SSI | \
  106. RX_CLKSEL_DSS2 | RX_CLKSEL_DSS1 | \
  107. RB_CLKSEL_L4 | RB_CLKSEL_L3
  108. #define RB_CLKSEL_MPU (1 << 0)
  109. #define RB_CM_CLKSEL_MPU_VAL RB_CLKSEL_MPU
  110. #define RB_CLKSEL_DSP (1 << 0)
  111. #define RB_CLKSEL_DSP_IF (1 << 5)
  112. #define RB_CM_CLKSEL_DSP_VAL RB_CLKSEL_DSP | RB_CLKSEL_DSP_IF
  113. #define RB_CLKSEL_GFX (1 << 0)
  114. #define RB_CM_CLKSEL_GFX_VAL RB_CLKSEL_GFX
  115. #define RB_CLKSEL_MDM (1 << 0)
  116. #define RB_CM_CLKSEL_MDM_VAL RB_CLKSEL_MDM
  117. /* 2420 Ratio Equivalents */
  118. #define RXX_CLKSEL_VLYNQ (0x12 << 15)
  119. #define RXX_CLKSEL_SSI (0x8 << 20)
  120. /* 2420-PRCM III 532MHz core */
  121. #define RIII_CLKSEL_L3 (4 << 0) /* 133MHz */
  122. #define RIII_CLKSEL_L4 (2 << 5) /* 66.5MHz */
  123. #define RIII_CLKSEL_USB (4 << 25) /* 33.25MHz */
  124. #define RIII_CM_CLKSEL1_CORE_VAL RIII_CLKSEL_USB | RXX_CLKSEL_SSI | \
  125. RXX_CLKSEL_VLYNQ | RX_CLKSEL_DSS2 | \
  126. RX_CLKSEL_DSS1 | RIII_CLKSEL_L4 | \
  127. RIII_CLKSEL_L3
  128. #define RIII_CLKSEL_MPU (2 << 0) /* 266MHz */
  129. #define RIII_CM_CLKSEL_MPU_VAL RIII_CLKSEL_MPU
  130. #define RIII_CLKSEL_DSP (3 << 0) /* c5x - 177.3MHz */
  131. #define RIII_CLKSEL_DSP_IF (2 << 5) /* c5x - 88.67MHz */
  132. #define RIII_SYNC_DSP (1 << 7) /* Enable sync */
  133. #define RIII_CLKSEL_IVA (6 << 8) /* iva1 - 88.67MHz */
  134. #define RIII_SYNC_IVA (1 << 13) /* Enable sync */
  135. #define RIII_CM_CLKSEL_DSP_VAL RIII_SYNC_IVA | RIII_CLKSEL_IVA | \
  136. RIII_SYNC_DSP | RIII_CLKSEL_DSP_IF | \
  137. RIII_CLKSEL_DSP
  138. #define RIII_CLKSEL_GFX (2 << 0) /* 66.5MHz */
  139. #define RIII_CM_CLKSEL_GFX_VAL RIII_CLKSEL_GFX
  140. /* 2420-PRCM II 600MHz core */
  141. #define RII_CLKSEL_L3 (6 << 0) /* 100MHz */
  142. #define RII_CLKSEL_L4 (2 << 5) /* 50MHz */
  143. #define RII_CLKSEL_USB (2 << 25) /* 50MHz */
  144. #define RII_CM_CLKSEL1_CORE_VAL RII_CLKSEL_USB | \
  145. RXX_CLKSEL_SSI | RXX_CLKSEL_VLYNQ | \
  146. RX_CLKSEL_DSS2 | RX_CLKSEL_DSS1 | \
  147. RII_CLKSEL_L4 | RII_CLKSEL_L3
  148. #define RII_CLKSEL_MPU (2 << 0) /* 300MHz */
  149. #define RII_CM_CLKSEL_MPU_VAL RII_CLKSEL_MPU
  150. #define RII_CLKSEL_DSP (3 << 0) /* c5x - 200MHz */
  151. #define RII_CLKSEL_DSP_IF (2 << 5) /* c5x - 100MHz */
  152. #define RII_SYNC_DSP (0 << 7) /* Bypass sync */
  153. #define RII_CLKSEL_IVA (3 << 8) /* iva1 - 200MHz */
  154. #define RII_SYNC_IVA (0 << 13) /* Bypass sync */
  155. #define RII_CM_CLKSEL_DSP_VAL RII_SYNC_IVA | RII_CLKSEL_IVA | \
  156. RII_SYNC_DSP | RII_CLKSEL_DSP_IF | \
  157. RII_CLKSEL_DSP
  158. #define RII_CLKSEL_GFX (2 << 0) /* 50MHz */
  159. #define RII_CM_CLKSEL_GFX_VAL RII_CLKSEL_GFX
  160. /* 2420-PRCM I 660MHz core */
  161. #define RI_CLKSEL_L3 (4 << 0) /* 165MHz */
  162. #define RI_CLKSEL_L4 (2 << 5) /* 82.5MHz */
  163. #define RI_CLKSEL_USB (4 << 25) /* 41.25MHz */
  164. #define RI_CM_CLKSEL1_CORE_VAL RI_CLKSEL_USB | \
  165. RXX_CLKSEL_SSI | RXX_CLKSEL_VLYNQ | \
  166. RX_CLKSEL_DSS2 | RX_CLKSEL_DSS1 | \
  167. RI_CLKSEL_L4 | RI_CLKSEL_L3
  168. #define RI_CLKSEL_MPU (2 << 0) /* 330MHz */
  169. #define RI_CM_CLKSEL_MPU_VAL RI_CLKSEL_MPU
  170. #define RI_CLKSEL_DSP (3 << 0) /* c5x - 220MHz */
  171. #define RI_CLKSEL_DSP_IF (2 << 5) /* c5x - 110MHz */
  172. #define RI_SYNC_DSP (1 << 7) /* Activate sync */
  173. #define RI_CLKSEL_IVA (4 << 8) /* iva1 - 165MHz */
  174. #define RI_SYNC_IVA (0 << 13) /* Bypass sync */
  175. #define RI_CM_CLKSEL_DSP_VAL RI_SYNC_IVA | RI_CLKSEL_IVA | \
  176. RI_SYNC_DSP | RI_CLKSEL_DSP_IF | \
  177. RI_CLKSEL_DSP
  178. #define RI_CLKSEL_GFX (1 << 0) /* 165MHz */
  179. #define RI_CM_CLKSEL_GFX_VAL RI_CLKSEL_GFX
  180. /* 2420-PRCM VII (boot) */
  181. #define RVII_CLKSEL_L3 (1 << 0)
  182. #define RVII_CLKSEL_L4 (1 << 5)
  183. #define RVII_CLKSEL_DSS1 (1 << 8)
  184. #define RVII_CLKSEL_DSS2 (0 << 13)
  185. #define RVII_CLKSEL_VLYNQ (1 << 15)
  186. #define RVII_CLKSEL_SSI (1 << 20)
  187. #define RVII_CLKSEL_USB (1 << 25)
  188. #define RVII_CM_CLKSEL1_CORE_VAL RVII_CLKSEL_USB | RVII_CLKSEL_SSI | \
  189. RVII_CLKSEL_VLYNQ | RVII_CLKSEL_DSS2 | \
  190. RVII_CLKSEL_DSS1 | RVII_CLKSEL_L4 | RVII_CLKSEL_L3
  191. #define RVII_CLKSEL_MPU (1 << 0) /* all divide by 1 */
  192. #define RVII_CM_CLKSEL_MPU_VAL RVII_CLKSEL_MPU
  193. #define RVII_CLKSEL_DSP (1 << 0)
  194. #define RVII_CLKSEL_DSP_IF (1 << 5)
  195. #define RVII_SYNC_DSP (0 << 7)
  196. #define RVII_CLKSEL_IVA (1 << 8)
  197. #define RVII_SYNC_IVA (0 << 13)
  198. #define RVII_CM_CLKSEL_DSP_VAL RVII_SYNC_IVA | RVII_CLKSEL_IVA | RVII_SYNC_DSP | \
  199. RVII_CLKSEL_DSP_IF | RVII_CLKSEL_DSP
  200. #define RVII_CLKSEL_GFX (1 << 0)
  201. #define RVII_CM_CLKSEL_GFX_VAL RVII_CLKSEL_GFX
  202. /*-------------------------------------------------------------------------
  203. * 2430 Target modes: Along with each configuration the CPU has several
  204. * modes which goes along with them. Modes mainly are the addition of
  205. * describe DPLL combinations to go along with a ratio.
  206. *-------------------------------------------------------------------------*/
  207. /* Hardware governed */
  208. #define MX_48M_SRC (0 << 3)
  209. #define MX_54M_SRC (0 << 5)
  210. #define MX_APLLS_CLIKIN_12 (3 << 23)
  211. #define MX_APLLS_CLIKIN_13 (2 << 23)
  212. #define MX_APLLS_CLIKIN_19_2 (0 << 23)
  213. /*
  214. * 2430 - standalone, 2*ref*M/(n+1), M/N is for exactness not relock speed
  215. * #5a (ratio1) baseport-target, target DPLL = 266*2 = 532MHz
  216. */
  217. #define M5A_DPLL_MULT_12 (133 << 12)
  218. #define M5A_DPLL_DIV_12 (5 << 8)
  219. #define M5A_CM_CLKSEL1_PLL_12_VAL MX_48M_SRC | MX_54M_SRC | \
  220. M5A_DPLL_DIV_12 | M5A_DPLL_MULT_12 | \
  221. MX_APLLS_CLIKIN_12
  222. #define M5A_DPLL_MULT_13 (61 << 12)
  223. #define M5A_DPLL_DIV_13 (2 << 8)
  224. #define M5A_CM_CLKSEL1_PLL_13_VAL MX_48M_SRC | MX_54M_SRC | \
  225. M5A_DPLL_DIV_13 | M5A_DPLL_MULT_13 | \
  226. MX_APLLS_CLIKIN_13
  227. #define M5A_DPLL_MULT_19 (55 << 12)
  228. #define M5A_DPLL_DIV_19 (3 << 8)
  229. #define M5A_CM_CLKSEL1_PLL_19_VAL MX_48M_SRC | MX_54M_SRC | \
  230. M5A_DPLL_DIV_19 | M5A_DPLL_MULT_19 | \
  231. MX_APLLS_CLIKIN_19_2
  232. /* #5b (ratio1) target DPLL = 200*2 = 400MHz */
  233. #define M5B_DPLL_MULT_12 (50 << 12)
  234. #define M5B_DPLL_DIV_12 (2 << 8)
  235. #define M5B_CM_CLKSEL1_PLL_12_VAL MX_48M_SRC | MX_54M_SRC | \
  236. M5B_DPLL_DIV_12 | M5B_DPLL_MULT_12 | \
  237. MX_APLLS_CLIKIN_12
  238. #define M5B_DPLL_MULT_13 (200 << 12)
  239. #define M5B_DPLL_DIV_13 (12 << 8)
  240. #define M5B_CM_CLKSEL1_PLL_13_VAL MX_48M_SRC | MX_54M_SRC | \
  241. M5B_DPLL_DIV_13 | M5B_DPLL_MULT_13 | \
  242. MX_APLLS_CLIKIN_13
  243. #define M5B_DPLL_MULT_19 (125 << 12)
  244. #define M5B_DPLL_DIV_19 (31 << 8)
  245. #define M5B_CM_CLKSEL1_PLL_19_VAL MX_48M_SRC | MX_54M_SRC | \
  246. M5B_DPLL_DIV_19 | M5B_DPLL_MULT_19 | \
  247. MX_APLLS_CLIKIN_19_2
  248. /*
  249. * #4 (ratio2), DPLL = 399*2 = 798MHz, L3=133MHz
  250. */
  251. #define M4_DPLL_MULT_12 (133 << 12)
  252. #define M4_DPLL_DIV_12 (3 << 8)
  253. #define M4_CM_CLKSEL1_PLL_12_VAL MX_48M_SRC | MX_54M_SRC | \
  254. M4_DPLL_DIV_12 | M4_DPLL_MULT_12 | \
  255. MX_APLLS_CLIKIN_12
  256. #define M4_DPLL_MULT_13 (399 << 12)
  257. #define M4_DPLL_DIV_13 (12 << 8)
  258. #define M4_CM_CLKSEL1_PLL_13_VAL MX_48M_SRC | MX_54M_SRC | \
  259. M4_DPLL_DIV_13 | M4_DPLL_MULT_13 | \
  260. MX_APLLS_CLIKIN_13
  261. #define M4_DPLL_MULT_19 (145 << 12)
  262. #define M4_DPLL_DIV_19 (6 << 8)
  263. #define M4_CM_CLKSEL1_PLL_19_VAL MX_48M_SRC | MX_54M_SRC | \
  264. M4_DPLL_DIV_19 | M4_DPLL_MULT_19 | \
  265. MX_APLLS_CLIKIN_19_2
  266. /*
  267. * #3 (ratio2) baseport-target, target DPLL = 330*2 = 660MHz
  268. */
  269. #define M3_DPLL_MULT_12 (55 << 12)
  270. #define M3_DPLL_DIV_12 (1 << 8)
  271. #define M3_CM_CLKSEL1_PLL_12_VAL MX_48M_SRC | MX_54M_SRC | \
  272. M3_DPLL_DIV_12 | M3_DPLL_MULT_12 | \
  273. MX_APLLS_CLIKIN_12
  274. #define M3_DPLL_MULT_13 (76 << 12)
  275. #define M3_DPLL_DIV_13 (2 << 8)
  276. #define M3_CM_CLKSEL1_PLL_13_VAL MX_48M_SRC | MX_54M_SRC | \
  277. M3_DPLL_DIV_13 | M3_DPLL_MULT_13 | \
  278. MX_APLLS_CLIKIN_13
  279. #define M3_DPLL_MULT_19 (17 << 12)
  280. #define M3_DPLL_DIV_19 (0 << 8)
  281. #define M3_CM_CLKSEL1_PLL_19_VAL MX_48M_SRC | MX_54M_SRC | \
  282. M3_DPLL_DIV_19 | M3_DPLL_MULT_19 | \
  283. MX_APLLS_CLIKIN_19_2
  284. /*
  285. * #2 (ratio1) DPLL = 330*2 = 660MHz, L3=165MHz
  286. */
  287. #define M2_DPLL_MULT_12 (55 << 12)
  288. #define M2_DPLL_DIV_12 (1 << 8)
  289. #define M2_CM_CLKSEL1_PLL_12_VAL MX_48M_SRC | MX_54M_SRC | \
  290. M2_DPLL_DIV_12 | M2_DPLL_MULT_12 | \
  291. MX_APLLS_CLIKIN_12
  292. /* Speed changes - Used 658.7MHz instead of 660MHz for LP-Refresh M=76 N=2,
  293. * relock time issue */
  294. /* Core frequency changed from 330/165 to 329/164 MHz*/
  295. #define M2_DPLL_MULT_13 (76 << 12)
  296. #define M2_DPLL_DIV_13 (2 << 8)
  297. #define M2_CM_CLKSEL1_PLL_13_VAL MX_48M_SRC | MX_54M_SRC | \
  298. M2_DPLL_DIV_13 | M2_DPLL_MULT_13 | \
  299. MX_APLLS_CLIKIN_13
  300. #define M2_DPLL_MULT_19 (17 << 12)
  301. #define M2_DPLL_DIV_19 (0 << 8)
  302. #define M2_CM_CLKSEL1_PLL_19_VAL MX_48M_SRC | MX_54M_SRC | \
  303. M2_DPLL_DIV_19 | M2_DPLL_MULT_19 | \
  304. MX_APLLS_CLIKIN_19_2
  305. /* boot (boot) */
  306. #define MB_DPLL_MULT (1 << 12)
  307. #define MB_DPLL_DIV (0 << 8)
  308. #define MB_CM_CLKSEL1_PLL_12_VAL MX_48M_SRC | MX_54M_SRC | MB_DPLL_DIV |\
  309. MB_DPLL_MULT | MX_APLLS_CLIKIN_12
  310. #define MB_CM_CLKSEL1_PLL_13_VAL MX_48M_SRC | MX_54M_SRC | MB_DPLL_DIV |\
  311. MB_DPLL_MULT | MX_APLLS_CLIKIN_13
  312. #define MB_CM_CLKSEL1_PLL_19_VAL MX_48M_SRC | MX_54M_SRC | MB_DPLL_DIV |\
  313. MB_DPLL_MULT | MX_APLLS_CLIKIN_19
  314. /*
  315. * 2430 - chassis (sedna)
  316. * 165 (ratio1) same as above #2
  317. * 150 (ratio1)
  318. * 133 (ratio2) same as above #4
  319. * 110 (ratio2) same as above #3
  320. * 104 (ratio2)
  321. * boot (boot)
  322. */
  323. /* PRCM I target DPLL = 2*330MHz = 660MHz */
  324. #define MI_DPLL_MULT_12 (55 << 12)
  325. #define MI_DPLL_DIV_12 (1 << 8)
  326. #define MI_CM_CLKSEL1_PLL_12_VAL MX_48M_SRC | MX_54M_SRC | \
  327. MI_DPLL_DIV_12 | MI_DPLL_MULT_12 | \
  328. MX_APLLS_CLIKIN_12
  329. /*
  330. * 2420 Equivalent - mode registers
  331. * PRCM II , target DPLL = 2*300MHz = 600MHz
  332. */
  333. #define MII_DPLL_MULT_12 (50 << 12)
  334. #define MII_DPLL_DIV_12 (1 << 8)
  335. #define MII_CM_CLKSEL1_PLL_12_VAL MX_48M_SRC | MX_54M_SRC | \
  336. MII_DPLL_DIV_12 | MII_DPLL_MULT_12 | \
  337. MX_APLLS_CLIKIN_12
  338. #define MII_DPLL_MULT_13 (300 << 12)
  339. #define MII_DPLL_DIV_13 (12 << 8)
  340. #define MII_CM_CLKSEL1_PLL_13_VAL MX_48M_SRC | MX_54M_SRC | \
  341. MII_DPLL_DIV_13 | MII_DPLL_MULT_13 | \
  342. MX_APLLS_CLIKIN_13
  343. /* PRCM III target DPLL = 2*266 = 532MHz*/
  344. #define MIII_DPLL_MULT_12 (133 << 12)
  345. #define MIII_DPLL_DIV_12 (5 << 8)
  346. #define MIII_CM_CLKSEL1_PLL_12_VAL MX_48M_SRC | MX_54M_SRC | \
  347. MIII_DPLL_DIV_12 | MIII_DPLL_MULT_12 | \
  348. MX_APLLS_CLIKIN_12
  349. #define MIII_DPLL_MULT_13 (266 << 12)
  350. #define MIII_DPLL_DIV_13 (12 << 8)
  351. #define MIII_CM_CLKSEL1_PLL_13_VAL MX_48M_SRC | MX_54M_SRC | \
  352. MIII_DPLL_DIV_13 | MIII_DPLL_MULT_13 | \
  353. MX_APLLS_CLIKIN_13
  354. /* PRCM VII (boot bypass) */
  355. #define MVII_CM_CLKSEL1_PLL_12_VAL MB_CM_CLKSEL1_PLL_12_VAL
  356. #define MVII_CM_CLKSEL1_PLL_13_VAL MB_CM_CLKSEL1_PLL_13_VAL
  357. /* High and low operation value */
  358. #define MX_CLKSEL2_PLL_2x_VAL (2 << 0)
  359. #define MX_CLKSEL2_PLL_1x_VAL (1 << 0)
  360. /* MPU speed defines */
  361. #define S12M 12000000
  362. #define S13M 13000000
  363. #define S19M 19200000
  364. #define S26M 26000000
  365. #define S100M 100000000
  366. #define S133M 133000000
  367. #define S150M 150000000
  368. #define S164M 164000000
  369. #define S165M 165000000
  370. #define S199M 199000000
  371. #define S200M 200000000
  372. #define S266M 266000000
  373. #define S300M 300000000
  374. #define S329M 329000000
  375. #define S330M 330000000
  376. #define S399M 399000000
  377. #define S400M 400000000
  378. #define S532M 532000000
  379. #define S600M 600000000
  380. #define S658M 658000000
  381. #define S660M 660000000
  382. #define S798M 798000000
  383. /*-------------------------------------------------------------------------
  384. * Key dividers which make up a PRCM set. Ratio's for a PRCM are mandated.
  385. * xtal_speed, dpll_speed, mpu_speed, CM_CLKSEL_MPU,
  386. * CM_CLKSEL_DSP, CM_CLKSEL_GFX, CM_CLKSEL1_CORE, CM_CLKSEL1_PLL,
  387. * CM_CLKSEL2_PLL, CM_CLKSEL_MDM
  388. *
  389. * Filling in table based on H4 boards and 2430-SDPs variants available.
  390. * There are quite a few more rates combinations which could be defined.
  391. *
  392. * When multiple values are defined the start up will try and choose the
  393. * fastest one. If a 'fast' value is defined, then automatically, the /2
  394. * one should be included as it can be used. Generally having more that
  395. * one fast set does not make sense, as static timings need to be changed
  396. * to change the set. The exception is the bypass setting which is
  397. * availble for low power bypass.
  398. *
  399. * Note: This table needs to be sorted, fastest to slowest.
  400. *-------------------------------------------------------------------------*/
  401. static struct prcm_config rate_table[] = {
  402. /* PRCM I - FAST */
  403. {S12M, S660M, S330M, RI_CM_CLKSEL_MPU_VAL, /* 330MHz ARM */
  404. RI_CM_CLKSEL_DSP_VAL, RI_CM_CLKSEL_GFX_VAL,
  405. RI_CM_CLKSEL1_CORE_VAL, MI_CM_CLKSEL1_PLL_12_VAL,
  406. MX_CLKSEL2_PLL_2x_VAL, 0, SDRC_RFR_CTRL_165MHz,
  407. RATE_IN_242X},
  408. /* PRCM II - FAST */
  409. {S12M, S600M, S300M, RII_CM_CLKSEL_MPU_VAL, /* 300MHz ARM */
  410. RII_CM_CLKSEL_DSP_VAL, RII_CM_CLKSEL_GFX_VAL,
  411. RII_CM_CLKSEL1_CORE_VAL, MII_CM_CLKSEL1_PLL_12_VAL,
  412. MX_CLKSEL2_PLL_2x_VAL, 0, SDRC_RFR_CTRL_100MHz,
  413. RATE_IN_242X},
  414. {S13M, S600M, S300M, RII_CM_CLKSEL_MPU_VAL, /* 300MHz ARM */
  415. RII_CM_CLKSEL_DSP_VAL, RII_CM_CLKSEL_GFX_VAL,
  416. RII_CM_CLKSEL1_CORE_VAL, MII_CM_CLKSEL1_PLL_13_VAL,
  417. MX_CLKSEL2_PLL_2x_VAL, 0, SDRC_RFR_CTRL_100MHz,
  418. RATE_IN_242X},
  419. /* PRCM III - FAST */
  420. {S12M, S532M, S266M, RIII_CM_CLKSEL_MPU_VAL, /* 266MHz ARM */
  421. RIII_CM_CLKSEL_DSP_VAL, RIII_CM_CLKSEL_GFX_VAL,
  422. RIII_CM_CLKSEL1_CORE_VAL, MIII_CM_CLKSEL1_PLL_12_VAL,
  423. MX_CLKSEL2_PLL_2x_VAL, 0, SDRC_RFR_CTRL_133MHz,
  424. RATE_IN_242X},
  425. {S13M, S532M, S266M, RIII_CM_CLKSEL_MPU_VAL, /* 266MHz ARM */
  426. RIII_CM_CLKSEL_DSP_VAL, RIII_CM_CLKSEL_GFX_VAL,
  427. RIII_CM_CLKSEL1_CORE_VAL, MIII_CM_CLKSEL1_PLL_13_VAL,
  428. MX_CLKSEL2_PLL_2x_VAL, 0, SDRC_RFR_CTRL_133MHz,
  429. RATE_IN_242X},
  430. /* PRCM II - SLOW */
  431. {S12M, S300M, S150M, RII_CM_CLKSEL_MPU_VAL, /* 150MHz ARM */
  432. RII_CM_CLKSEL_DSP_VAL, RII_CM_CLKSEL_GFX_VAL,
  433. RII_CM_CLKSEL1_CORE_VAL, MII_CM_CLKSEL1_PLL_12_VAL,
  434. MX_CLKSEL2_PLL_2x_VAL, 0, SDRC_RFR_CTRL_100MHz,
  435. RATE_IN_242X},
  436. {S13M, S300M, S150M, RII_CM_CLKSEL_MPU_VAL, /* 150MHz ARM */
  437. RII_CM_CLKSEL_DSP_VAL, RII_CM_CLKSEL_GFX_VAL,
  438. RII_CM_CLKSEL1_CORE_VAL, MII_CM_CLKSEL1_PLL_13_VAL,
  439. MX_CLKSEL2_PLL_2x_VAL, 0, SDRC_RFR_CTRL_100MHz,
  440. RATE_IN_242X},
  441. /* PRCM III - SLOW */
  442. {S12M, S266M, S133M, RIII_CM_CLKSEL_MPU_VAL, /* 133MHz ARM */
  443. RIII_CM_CLKSEL_DSP_VAL, RIII_CM_CLKSEL_GFX_VAL,
  444. RIII_CM_CLKSEL1_CORE_VAL, MIII_CM_CLKSEL1_PLL_12_VAL,
  445. MX_CLKSEL2_PLL_2x_VAL, 0, SDRC_RFR_CTRL_133MHz,
  446. RATE_IN_242X},
  447. {S13M, S266M, S133M, RIII_CM_CLKSEL_MPU_VAL, /* 133MHz ARM */
  448. RIII_CM_CLKSEL_DSP_VAL, RIII_CM_CLKSEL_GFX_VAL,
  449. RIII_CM_CLKSEL1_CORE_VAL, MIII_CM_CLKSEL1_PLL_13_VAL,
  450. MX_CLKSEL2_PLL_2x_VAL, 0, SDRC_RFR_CTRL_133MHz,
  451. RATE_IN_242X},
  452. /* PRCM-VII (boot-bypass) */
  453. {S12M, S12M, S12M, RVII_CM_CLKSEL_MPU_VAL, /* 12MHz ARM*/
  454. RVII_CM_CLKSEL_DSP_VAL, RVII_CM_CLKSEL_GFX_VAL,
  455. RVII_CM_CLKSEL1_CORE_VAL, MVII_CM_CLKSEL1_PLL_12_VAL,
  456. MX_CLKSEL2_PLL_2x_VAL, 0, SDRC_RFR_CTRL_BYPASS,
  457. RATE_IN_242X},
  458. /* PRCM-VII (boot-bypass) */
  459. {S13M, S13M, S13M, RVII_CM_CLKSEL_MPU_VAL, /* 13MHz ARM */
  460. RVII_CM_CLKSEL_DSP_VAL, RVII_CM_CLKSEL_GFX_VAL,
  461. RVII_CM_CLKSEL1_CORE_VAL, MVII_CM_CLKSEL1_PLL_13_VAL,
  462. MX_CLKSEL2_PLL_2x_VAL, 0, SDRC_RFR_CTRL_BYPASS,
  463. RATE_IN_242X},
  464. /* PRCM #4 - ratio2 (ES2.1) - FAST */
  465. {S13M, S798M, S399M, R2_CM_CLKSEL_MPU_VAL, /* 399MHz ARM */
  466. R2_CM_CLKSEL_DSP_VAL, R2_CM_CLKSEL_GFX_VAL,
  467. R2_CM_CLKSEL1_CORE_VAL, M4_CM_CLKSEL1_PLL_13_VAL,
  468. MX_CLKSEL2_PLL_2x_VAL, R2_CM_CLKSEL_MDM_VAL,
  469. SDRC_RFR_CTRL_133MHz,
  470. RATE_IN_243X},
  471. /* PRCM #2 - ratio1 (ES2) - FAST */
  472. {S13M, S658M, S329M, R1_CM_CLKSEL_MPU_VAL, /* 330MHz ARM */
  473. R1_CM_CLKSEL_DSP_VAL, R1_CM_CLKSEL_GFX_VAL,
  474. R1_CM_CLKSEL1_CORE_VAL, M2_CM_CLKSEL1_PLL_13_VAL,
  475. MX_CLKSEL2_PLL_2x_VAL, R1_CM_CLKSEL_MDM_VAL,
  476. SDRC_RFR_CTRL_165MHz,
  477. RATE_IN_243X},
  478. /* PRCM #5a - ratio1 - FAST */
  479. {S13M, S532M, S266M, R1_CM_CLKSEL_MPU_VAL, /* 266MHz ARM */
  480. R1_CM_CLKSEL_DSP_VAL, R1_CM_CLKSEL_GFX_VAL,
  481. R1_CM_CLKSEL1_CORE_VAL, M5A_CM_CLKSEL1_PLL_13_VAL,
  482. MX_CLKSEL2_PLL_2x_VAL, R1_CM_CLKSEL_MDM_VAL,
  483. SDRC_RFR_CTRL_133MHz,
  484. RATE_IN_243X},
  485. /* PRCM #5b - ratio1 - FAST */
  486. {S13M, S400M, S200M, R1_CM_CLKSEL_MPU_VAL, /* 200MHz ARM */
  487. R1_CM_CLKSEL_DSP_VAL, R1_CM_CLKSEL_GFX_VAL,
  488. R1_CM_CLKSEL1_CORE_VAL, M5B_CM_CLKSEL1_PLL_13_VAL,
  489. MX_CLKSEL2_PLL_2x_VAL, R1_CM_CLKSEL_MDM_VAL,
  490. SDRC_RFR_CTRL_100MHz,
  491. RATE_IN_243X},
  492. /* PRCM #4 - ratio1 (ES2.1) - SLOW */
  493. {S13M, S399M, S199M, R2_CM_CLKSEL_MPU_VAL, /* 200MHz ARM */
  494. R2_CM_CLKSEL_DSP_VAL, R2_CM_CLKSEL_GFX_VAL,
  495. R2_CM_CLKSEL1_CORE_VAL, M4_CM_CLKSEL1_PLL_13_VAL,
  496. MX_CLKSEL2_PLL_1x_VAL, R2_CM_CLKSEL_MDM_VAL,
  497. SDRC_RFR_CTRL_133MHz,
  498. RATE_IN_243X},
  499. /* PRCM #2 - ratio1 (ES2) - SLOW */
  500. {S13M, S329M, S164M, R1_CM_CLKSEL_MPU_VAL, /* 165MHz ARM */
  501. R1_CM_CLKSEL_DSP_VAL, R1_CM_CLKSEL_GFX_VAL,
  502. R1_CM_CLKSEL1_CORE_VAL, M2_CM_CLKSEL1_PLL_13_VAL,
  503. MX_CLKSEL2_PLL_1x_VAL, R1_CM_CLKSEL_MDM_VAL,
  504. SDRC_RFR_CTRL_165MHz,
  505. RATE_IN_243X},
  506. /* PRCM #5a - ratio1 - SLOW */
  507. {S13M, S266M, S133M, R1_CM_CLKSEL_MPU_VAL, /* 133MHz ARM */
  508. R1_CM_CLKSEL_DSP_VAL, R1_CM_CLKSEL_GFX_VAL,
  509. R1_CM_CLKSEL1_CORE_VAL, M5A_CM_CLKSEL1_PLL_13_VAL,
  510. MX_CLKSEL2_PLL_1x_VAL, R1_CM_CLKSEL_MDM_VAL,
  511. SDRC_RFR_CTRL_133MHz,
  512. RATE_IN_243X},
  513. /* PRCM #5b - ratio1 - SLOW*/
  514. {S13M, S200M, S100M, R1_CM_CLKSEL_MPU_VAL, /* 100MHz ARM */
  515. R1_CM_CLKSEL_DSP_VAL, R1_CM_CLKSEL_GFX_VAL,
  516. R1_CM_CLKSEL1_CORE_VAL, M5B_CM_CLKSEL1_PLL_13_VAL,
  517. MX_CLKSEL2_PLL_1x_VAL, R1_CM_CLKSEL_MDM_VAL,
  518. SDRC_RFR_CTRL_100MHz,
  519. RATE_IN_243X},
  520. /* PRCM-boot/bypass */
  521. {S13M, S13M, S13M, RB_CM_CLKSEL_MPU_VAL, /* 13Mhz */
  522. RB_CM_CLKSEL_DSP_VAL, RB_CM_CLKSEL_GFX_VAL,
  523. RB_CM_CLKSEL1_CORE_VAL, MB_CM_CLKSEL1_PLL_13_VAL,
  524. MX_CLKSEL2_PLL_2x_VAL, RB_CM_CLKSEL_MDM_VAL,
  525. SDRC_RFR_CTRL_BYPASS,
  526. RATE_IN_243X},
  527. /* PRCM-boot/bypass */
  528. {S12M, S12M, S12M, RB_CM_CLKSEL_MPU_VAL, /* 12Mhz */
  529. RB_CM_CLKSEL_DSP_VAL, RB_CM_CLKSEL_GFX_VAL,
  530. RB_CM_CLKSEL1_CORE_VAL, MB_CM_CLKSEL1_PLL_12_VAL,
  531. MX_CLKSEL2_PLL_2x_VAL, RB_CM_CLKSEL_MDM_VAL,
  532. SDRC_RFR_CTRL_BYPASS,
  533. RATE_IN_243X},
  534. { 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0},
  535. };
  536. /*-------------------------------------------------------------------------
  537. * 24xx clock tree.
  538. *
  539. * NOTE:In many cases here we are assigning a 'default' parent. In many
  540. * cases the parent is selectable. The get/set parent calls will also
  541. * switch sources.
  542. *
  543. * Many some clocks say always_enabled, but they can be auto idled for
  544. * power savings. They will always be available upon clock request.
  545. *
  546. * Several sources are given initial rates which may be wrong, this will
  547. * be fixed up in the init func.
  548. *
  549. * Things are broadly separated below by clock domains. It is
  550. * noteworthy that most periferals have dependencies on multiple clock
  551. * domains. Many get their interface clocks from the L4 domain, but get
  552. * functional clocks from fixed sources or other core domain derived
  553. * clocks.
  554. *-------------------------------------------------------------------------*/
  555. /* Base external input clocks */
  556. static struct clk func_32k_ck = {
  557. .name = "func_32k_ck",
  558. .ops = &clkops_null,
  559. .rate = 32000,
  560. .flags = RATE_FIXED,
  561. .clkdm_name = "wkup_clkdm",
  562. };
  563. static struct clk secure_32k_ck = {
  564. .name = "secure_32k_ck",
  565. .ops = &clkops_null,
  566. .rate = 32768,
  567. .flags = RATE_FIXED,
  568. .clkdm_name = "wkup_clkdm",
  569. };
  570. /* Typical 12/13MHz in standalone mode, will be 26Mhz in chassis mode */
  571. static struct clk osc_ck = { /* (*12, *13, 19.2, *26, 38.4)MHz */
  572. .name = "osc_ck",
  573. .ops = &clkops_oscck,
  574. .clkdm_name = "wkup_clkdm",
  575. .recalc = &omap2_osc_clk_recalc,
  576. };
  577. /* Without modem likely 12MHz, with modem likely 13MHz */
  578. static struct clk sys_ck = { /* (*12, *13, 19.2, 26, 38.4)MHz */
  579. .name = "sys_ck", /* ~ ref_clk also */
  580. .ops = &clkops_null,
  581. .parent = &osc_ck,
  582. .clkdm_name = "wkup_clkdm",
  583. .recalc = &omap2_sys_clk_recalc,
  584. };
  585. static struct clk alt_ck = { /* Typical 54M or 48M, may not exist */
  586. .name = "alt_ck",
  587. .ops = &clkops_null,
  588. .rate = 54000000,
  589. .flags = RATE_FIXED,
  590. .clkdm_name = "wkup_clkdm",
  591. };
  592. /*
  593. * Analog domain root source clocks
  594. */
  595. /* dpll_ck, is broken out in to special cases through clksel */
  596. /* REVISIT: Rate changes on dpll_ck trigger a full set change. ...
  597. * deal with this
  598. */
  599. static struct dpll_data dpll_dd = {
  600. .mult_div1_reg = OMAP_CM_REGADDR(PLL_MOD, CM_CLKSEL1),
  601. .mult_mask = OMAP24XX_DPLL_MULT_MASK,
  602. .div1_mask = OMAP24XX_DPLL_DIV_MASK,
  603. .clk_bypass = &sys_ck,
  604. .clk_ref = &sys_ck,
  605. .control_reg = OMAP_CM_REGADDR(PLL_MOD, CM_CLKEN),
  606. .enable_mask = OMAP24XX_EN_DPLL_MASK,
  607. .max_multiplier = 1024,
  608. .min_divider = 1,
  609. .max_divider = 16,
  610. .rate_tolerance = DEFAULT_DPLL_RATE_TOLERANCE
  611. };
  612. /*
  613. * XXX Cannot add round_rate here yet, as this is still a composite clock,
  614. * not just a DPLL
  615. */
  616. static struct clk dpll_ck = {
  617. .name = "dpll_ck",
  618. .ops = &clkops_null,
  619. .parent = &sys_ck, /* Can be func_32k also */
  620. .dpll_data = &dpll_dd,
  621. .clkdm_name = "wkup_clkdm",
  622. .recalc = &omap2_dpllcore_recalc,
  623. .set_rate = &omap2_reprogram_dpllcore,
  624. };
  625. static struct clk apll96_ck = {
  626. .name = "apll96_ck",
  627. .ops = &clkops_fixed,
  628. .parent = &sys_ck,
  629. .rate = 96000000,
  630. .flags = RATE_FIXED | ENABLE_ON_INIT,
  631. .clkdm_name = "wkup_clkdm",
  632. .enable_reg = OMAP_CM_REGADDR(PLL_MOD, CM_CLKEN),
  633. .enable_bit = OMAP24XX_EN_96M_PLL_SHIFT,
  634. };
  635. static struct clk apll54_ck = {
  636. .name = "apll54_ck",
  637. .ops = &clkops_fixed,
  638. .parent = &sys_ck,
  639. .rate = 54000000,
  640. .flags = RATE_FIXED | ENABLE_ON_INIT,
  641. .clkdm_name = "wkup_clkdm",
  642. .enable_reg = OMAP_CM_REGADDR(PLL_MOD, CM_CLKEN),
  643. .enable_bit = OMAP24XX_EN_54M_PLL_SHIFT,
  644. };
  645. /*
  646. * PRCM digital base sources
  647. */
  648. /* func_54m_ck */
  649. static const struct clksel_rate func_54m_apll54_rates[] = {
  650. { .div = 1, .val = 0, .flags = RATE_IN_24XX | DEFAULT_RATE },
  651. { .div = 0 },
  652. };
  653. static const struct clksel_rate func_54m_alt_rates[] = {
  654. { .div = 1, .val = 1, .flags = RATE_IN_24XX | DEFAULT_RATE },
  655. { .div = 0 },
  656. };
  657. static const struct clksel func_54m_clksel[] = {
  658. { .parent = &apll54_ck, .rates = func_54m_apll54_rates, },
  659. { .parent = &alt_ck, .rates = func_54m_alt_rates, },
  660. { .parent = NULL },
  661. };
  662. static struct clk func_54m_ck = {
  663. .name = "func_54m_ck",
  664. .ops = &clkops_null,
  665. .parent = &apll54_ck, /* can also be alt_clk */
  666. .clkdm_name = "wkup_clkdm",
  667. .init = &omap2_init_clksel_parent,
  668. .clksel_reg = OMAP_CM_REGADDR(PLL_MOD, CM_CLKSEL1),
  669. .clksel_mask = OMAP24XX_54M_SOURCE,
  670. .clksel = func_54m_clksel,
  671. .recalc = &omap2_clksel_recalc,
  672. };
  673. static struct clk core_ck = {
  674. .name = "core_ck",
  675. .ops = &clkops_null,
  676. .parent = &dpll_ck, /* can also be 32k */
  677. .clkdm_name = "wkup_clkdm",
  678. .recalc = &followparent_recalc,
  679. };
  680. /* func_96m_ck */
  681. static const struct clksel_rate func_96m_apll96_rates[] = {
  682. { .div = 1, .val = 0, .flags = RATE_IN_24XX | DEFAULT_RATE },
  683. { .div = 0 },
  684. };
  685. static const struct clksel_rate func_96m_alt_rates[] = {
  686. { .div = 1, .val = 1, .flags = RATE_IN_243X | DEFAULT_RATE },
  687. { .div = 0 },
  688. };
  689. static const struct clksel func_96m_clksel[] = {
  690. { .parent = &apll96_ck, .rates = func_96m_apll96_rates },
  691. { .parent = &alt_ck, .rates = func_96m_alt_rates },
  692. { .parent = NULL }
  693. };
  694. /* The parent of this clock is not selectable on 2420. */
  695. static struct clk func_96m_ck = {
  696. .name = "func_96m_ck",
  697. .ops = &clkops_null,
  698. .parent = &apll96_ck,
  699. .clkdm_name = "wkup_clkdm",
  700. .init = &omap2_init_clksel_parent,
  701. .clksel_reg = OMAP_CM_REGADDR(PLL_MOD, CM_CLKSEL1),
  702. .clksel_mask = OMAP2430_96M_SOURCE,
  703. .clksel = func_96m_clksel,
  704. .recalc = &omap2_clksel_recalc,
  705. .round_rate = &omap2_clksel_round_rate,
  706. .set_rate = &omap2_clksel_set_rate
  707. };
  708. /* func_48m_ck */
  709. static const struct clksel_rate func_48m_apll96_rates[] = {
  710. { .div = 2, .val = 0, .flags = RATE_IN_24XX | DEFAULT_RATE },
  711. { .div = 0 },
  712. };
  713. static const struct clksel_rate func_48m_alt_rates[] = {
  714. { .div = 1, .val = 1, .flags = RATE_IN_24XX | DEFAULT_RATE },
  715. { .div = 0 },
  716. };
  717. static const struct clksel func_48m_clksel[] = {
  718. { .parent = &apll96_ck, .rates = func_48m_apll96_rates },
  719. { .parent = &alt_ck, .rates = func_48m_alt_rates },
  720. { .parent = NULL }
  721. };
  722. static struct clk func_48m_ck = {
  723. .name = "func_48m_ck",
  724. .ops = &clkops_null,
  725. .parent = &apll96_ck, /* 96M or Alt */
  726. .clkdm_name = "wkup_clkdm",
  727. .init = &omap2_init_clksel_parent,
  728. .clksel_reg = OMAP_CM_REGADDR(PLL_MOD, CM_CLKSEL1),
  729. .clksel_mask = OMAP24XX_48M_SOURCE,
  730. .clksel = func_48m_clksel,
  731. .recalc = &omap2_clksel_recalc,
  732. .round_rate = &omap2_clksel_round_rate,
  733. .set_rate = &omap2_clksel_set_rate
  734. };
  735. static struct clk func_12m_ck = {
  736. .name = "func_12m_ck",
  737. .ops = &clkops_null,
  738. .parent = &func_48m_ck,
  739. .fixed_div = 4,
  740. .clkdm_name = "wkup_clkdm",
  741. .recalc = &omap2_fixed_divisor_recalc,
  742. };
  743. /* Secure timer, only available in secure mode */
  744. static struct clk wdt1_osc_ck = {
  745. .name = "ck_wdt1_osc",
  746. .ops = &clkops_null, /* RMK: missing? */
  747. .parent = &osc_ck,
  748. .recalc = &followparent_recalc,
  749. };
  750. /*
  751. * The common_clkout* clksel_rate structs are common to
  752. * sys_clkout, sys_clkout_src, sys_clkout2, and sys_clkout2_src.
  753. * sys_clkout2_* are 2420-only, so the
  754. * clksel_rate flags fields are inaccurate for those clocks. This is
  755. * harmless since access to those clocks are gated by the struct clk
  756. * flags fields, which mark them as 2420-only.
  757. */
  758. static const struct clksel_rate common_clkout_src_core_rates[] = {
  759. { .div = 1, .val = 0, .flags = RATE_IN_24XX | DEFAULT_RATE },
  760. { .div = 0 }
  761. };
  762. static const struct clksel_rate common_clkout_src_sys_rates[] = {
  763. { .div = 1, .val = 1, .flags = RATE_IN_24XX | DEFAULT_RATE },
  764. { .div = 0 }
  765. };
  766. static const struct clksel_rate common_clkout_src_96m_rates[] = {
  767. { .div = 1, .val = 2, .flags = RATE_IN_24XX | DEFAULT_RATE },
  768. { .div = 0 }
  769. };
  770. static const struct clksel_rate common_clkout_src_54m_rates[] = {
  771. { .div = 1, .val = 3, .flags = RATE_IN_24XX | DEFAULT_RATE },
  772. { .div = 0 }
  773. };
  774. static const struct clksel common_clkout_src_clksel[] = {
  775. { .parent = &core_ck, .rates = common_clkout_src_core_rates },
  776. { .parent = &sys_ck, .rates = common_clkout_src_sys_rates },
  777. { .parent = &func_96m_ck, .rates = common_clkout_src_96m_rates },
  778. { .parent = &func_54m_ck, .rates = common_clkout_src_54m_rates },
  779. { .parent = NULL }
  780. };
  781. static struct clk sys_clkout_src = {
  782. .name = "sys_clkout_src",
  783. .ops = &clkops_omap2_dflt,
  784. .parent = &func_54m_ck,
  785. .clkdm_name = "wkup_clkdm",
  786. .enable_reg = OMAP24XX_PRCM_CLKOUT_CTRL,
  787. .enable_bit = OMAP24XX_CLKOUT_EN_SHIFT,
  788. .init = &omap2_init_clksel_parent,
  789. .clksel_reg = OMAP24XX_PRCM_CLKOUT_CTRL,
  790. .clksel_mask = OMAP24XX_CLKOUT_SOURCE_MASK,
  791. .clksel = common_clkout_src_clksel,
  792. .recalc = &omap2_clksel_recalc,
  793. .round_rate = &omap2_clksel_round_rate,
  794. .set_rate = &omap2_clksel_set_rate
  795. };
  796. static const struct clksel_rate common_clkout_rates[] = {
  797. { .div = 1, .val = 0, .flags = RATE_IN_24XX | DEFAULT_RATE },
  798. { .div = 2, .val = 1, .flags = RATE_IN_24XX },
  799. { .div = 4, .val = 2, .flags = RATE_IN_24XX },
  800. { .div = 8, .val = 3, .flags = RATE_IN_24XX },
  801. { .div = 16, .val = 4, .flags = RATE_IN_24XX },
  802. { .div = 0 },
  803. };
  804. static const struct clksel sys_clkout_clksel[] = {
  805. { .parent = &sys_clkout_src, .rates = common_clkout_rates },
  806. { .parent = NULL }
  807. };
  808. static struct clk sys_clkout = {
  809. .name = "sys_clkout",
  810. .ops = &clkops_null,
  811. .parent = &sys_clkout_src,
  812. .clkdm_name = "wkup_clkdm",
  813. .clksel_reg = OMAP24XX_PRCM_CLKOUT_CTRL,
  814. .clksel_mask = OMAP24XX_CLKOUT_DIV_MASK,
  815. .clksel = sys_clkout_clksel,
  816. .recalc = &omap2_clksel_recalc,
  817. .round_rate = &omap2_clksel_round_rate,
  818. .set_rate = &omap2_clksel_set_rate
  819. };
  820. /* In 2430, new in 2420 ES2 */
  821. static struct clk sys_clkout2_src = {
  822. .name = "sys_clkout2_src",
  823. .ops = &clkops_omap2_dflt,
  824. .parent = &func_54m_ck,
  825. .clkdm_name = "wkup_clkdm",
  826. .enable_reg = OMAP24XX_PRCM_CLKOUT_CTRL,
  827. .enable_bit = OMAP2420_CLKOUT2_EN_SHIFT,
  828. .init = &omap2_init_clksel_parent,
  829. .clksel_reg = OMAP24XX_PRCM_CLKOUT_CTRL,
  830. .clksel_mask = OMAP2420_CLKOUT2_SOURCE_MASK,
  831. .clksel = common_clkout_src_clksel,
  832. .recalc = &omap2_clksel_recalc,
  833. .round_rate = &omap2_clksel_round_rate,
  834. .set_rate = &omap2_clksel_set_rate
  835. };
  836. static const struct clksel sys_clkout2_clksel[] = {
  837. { .parent = &sys_clkout2_src, .rates = common_clkout_rates },
  838. { .parent = NULL }
  839. };
  840. /* In 2430, new in 2420 ES2 */
  841. static struct clk sys_clkout2 = {
  842. .name = "sys_clkout2",
  843. .ops = &clkops_null,
  844. .parent = &sys_clkout2_src,
  845. .clkdm_name = "wkup_clkdm",
  846. .clksel_reg = OMAP24XX_PRCM_CLKOUT_CTRL,
  847. .clksel_mask = OMAP2420_CLKOUT2_DIV_MASK,
  848. .clksel = sys_clkout2_clksel,
  849. .recalc = &omap2_clksel_recalc,
  850. .round_rate = &omap2_clksel_round_rate,
  851. .set_rate = &omap2_clksel_set_rate
  852. };
  853. static struct clk emul_ck = {
  854. .name = "emul_ck",
  855. .ops = &clkops_omap2_dflt,
  856. .parent = &func_54m_ck,
  857. .clkdm_name = "wkup_clkdm",
  858. .enable_reg = OMAP24XX_PRCM_CLKEMUL_CTRL,
  859. .enable_bit = OMAP24XX_EMULATION_EN_SHIFT,
  860. .recalc = &followparent_recalc,
  861. };
  862. /*
  863. * MPU clock domain
  864. * Clocks:
  865. * MPU_FCLK, MPU_ICLK
  866. * INT_M_FCLK, INT_M_I_CLK
  867. *
  868. * - Individual clocks are hardware managed.
  869. * - Base divider comes from: CM_CLKSEL_MPU
  870. *
  871. */
  872. static const struct clksel_rate mpu_core_rates[] = {
  873. { .div = 1, .val = 1, .flags = RATE_IN_24XX | DEFAULT_RATE },
  874. { .div = 2, .val = 2, .flags = RATE_IN_24XX },
  875. { .div = 4, .val = 4, .flags = RATE_IN_242X },
  876. { .div = 6, .val = 6, .flags = RATE_IN_242X },
  877. { .div = 8, .val = 8, .flags = RATE_IN_242X },
  878. { .div = 0 },
  879. };
  880. static const struct clksel mpu_clksel[] = {
  881. { .parent = &core_ck, .rates = mpu_core_rates },
  882. { .parent = NULL }
  883. };
  884. static struct clk mpu_ck = { /* Control cpu */
  885. .name = "mpu_ck",
  886. .ops = &clkops_null,
  887. .parent = &core_ck,
  888. .flags = DELAYED_APP | CONFIG_PARTICIPANT,
  889. .clkdm_name = "mpu_clkdm",
  890. .init = &omap2_init_clksel_parent,
  891. .clksel_reg = OMAP_CM_REGADDR(MPU_MOD, CM_CLKSEL),
  892. .clksel_mask = OMAP24XX_CLKSEL_MPU_MASK,
  893. .clksel = mpu_clksel,
  894. .recalc = &omap2_clksel_recalc,
  895. .round_rate = &omap2_clksel_round_rate,
  896. .set_rate = &omap2_clksel_set_rate
  897. };
  898. /*
  899. * DSP (2430-IVA2.1) (2420-UMA+IVA1) clock domain
  900. * Clocks:
  901. * 2430: IVA2.1_FCLK (really just DSP_FCLK), IVA2.1_ICLK
  902. * 2420: UMA_FCLK, UMA_ICLK, IVA_MPU, IVA_COP
  903. *
  904. * Won't be too specific here. The core clock comes into this block
  905. * it is divided then tee'ed. One branch goes directly to xyz enable
  906. * controls. The other branch gets further divided by 2 then possibly
  907. * routed into a synchronizer and out of clocks abc.
  908. */
  909. static const struct clksel_rate dsp_fck_core_rates[] = {
  910. { .div = 1, .val = 1, .flags = RATE_IN_24XX | DEFAULT_RATE },
  911. { .div = 2, .val = 2, .flags = RATE_IN_24XX },
  912. { .div = 3, .val = 3, .flags = RATE_IN_24XX },
  913. { .div = 4, .val = 4, .flags = RATE_IN_24XX },
  914. { .div = 6, .val = 6, .flags = RATE_IN_242X },
  915. { .div = 8, .val = 8, .flags = RATE_IN_242X },
  916. { .div = 12, .val = 12, .flags = RATE_IN_242X },
  917. { .div = 0 },
  918. };
  919. static const struct clksel dsp_fck_clksel[] = {
  920. { .parent = &core_ck, .rates = dsp_fck_core_rates },
  921. { .parent = NULL }
  922. };
  923. static struct clk dsp_fck = {
  924. .name = "dsp_fck",
  925. .ops = &clkops_omap2_dflt_wait,
  926. .parent = &core_ck,
  927. .flags = DELAYED_APP | CONFIG_PARTICIPANT,
  928. .clkdm_name = "dsp_clkdm",
  929. .enable_reg = OMAP_CM_REGADDR(OMAP24XX_DSP_MOD, CM_FCLKEN),
  930. .enable_bit = OMAP24XX_CM_FCLKEN_DSP_EN_DSP_SHIFT,
  931. .clksel_reg = OMAP_CM_REGADDR(OMAP24XX_DSP_MOD, CM_CLKSEL),
  932. .clksel_mask = OMAP24XX_CLKSEL_DSP_MASK,
  933. .clksel = dsp_fck_clksel,
  934. .recalc = &omap2_clksel_recalc,
  935. .round_rate = &omap2_clksel_round_rate,
  936. .set_rate = &omap2_clksel_set_rate
  937. };
  938. /* DSP interface clock */
  939. static const struct clksel_rate dsp_irate_ick_rates[] = {
  940. { .div = 1, .val = 1, .flags = RATE_IN_24XX | DEFAULT_RATE },
  941. { .div = 2, .val = 2, .flags = RATE_IN_24XX },
  942. { .div = 3, .val = 3, .flags = RATE_IN_243X },
  943. { .div = 0 },
  944. };
  945. static const struct clksel dsp_irate_ick_clksel[] = {
  946. { .parent = &dsp_fck, .rates = dsp_irate_ick_rates },
  947. { .parent = NULL }
  948. };
  949. /* This clock does not exist as such in the TRM. */
  950. static struct clk dsp_irate_ick = {
  951. .name = "dsp_irate_ick",
  952. .ops = &clkops_null,
  953. .parent = &dsp_fck,
  954. .flags = DELAYED_APP | CONFIG_PARTICIPANT,
  955. .clksel_reg = OMAP_CM_REGADDR(OMAP24XX_DSP_MOD, CM_CLKSEL),
  956. .clksel_mask = OMAP24XX_CLKSEL_DSP_IF_MASK,
  957. .clksel = dsp_irate_ick_clksel,
  958. .recalc = &omap2_clksel_recalc,
  959. .round_rate = &omap2_clksel_round_rate,
  960. .set_rate = &omap2_clksel_set_rate
  961. };
  962. /* 2420 only */
  963. static struct clk dsp_ick = {
  964. .name = "dsp_ick", /* apparently ipi and isp */
  965. .ops = &clkops_omap2_dflt_wait,
  966. .parent = &dsp_irate_ick,
  967. .flags = DELAYED_APP | CONFIG_PARTICIPANT,
  968. .enable_reg = OMAP_CM_REGADDR(OMAP24XX_DSP_MOD, CM_ICLKEN),
  969. .enable_bit = OMAP2420_EN_DSP_IPI_SHIFT, /* for ipi */
  970. };
  971. /* 2430 only - EN_DSP controls both dsp fclk and iclk on 2430 */
  972. static struct clk iva2_1_ick = {
  973. .name = "iva2_1_ick",
  974. .ops = &clkops_omap2_dflt_wait,
  975. .parent = &dsp_irate_ick,
  976. .flags = DELAYED_APP | CONFIG_PARTICIPANT,
  977. .enable_reg = OMAP_CM_REGADDR(OMAP24XX_DSP_MOD, CM_FCLKEN),
  978. .enable_bit = OMAP24XX_CM_FCLKEN_DSP_EN_DSP_SHIFT,
  979. };
  980. /*
  981. * The IVA1 is an ARM7 core on the 2420 that has nothing to do with
  982. * the C54x, but which is contained in the DSP powerdomain. Does not
  983. * exist on later OMAPs.
  984. */
  985. static struct clk iva1_ifck = {
  986. .name = "iva1_ifck",
  987. .ops = &clkops_omap2_dflt_wait,
  988. .parent = &core_ck,
  989. .flags = CONFIG_PARTICIPANT | DELAYED_APP,
  990. .clkdm_name = "iva1_clkdm",
  991. .enable_reg = OMAP_CM_REGADDR(OMAP24XX_DSP_MOD, CM_FCLKEN),
  992. .enable_bit = OMAP2420_EN_IVA_COP_SHIFT,
  993. .clksel_reg = OMAP_CM_REGADDR(OMAP24XX_DSP_MOD, CM_CLKSEL),
  994. .clksel_mask = OMAP2420_CLKSEL_IVA_MASK,
  995. .clksel = dsp_fck_clksel,
  996. .recalc = &omap2_clksel_recalc,
  997. .round_rate = &omap2_clksel_round_rate,
  998. .set_rate = &omap2_clksel_set_rate
  999. };
  1000. /* IVA1 mpu/int/i/f clocks are /2 of parent */
  1001. static struct clk iva1_mpu_int_ifck = {
  1002. .name = "iva1_mpu_int_ifck",
  1003. .ops = &clkops_omap2_dflt_wait,
  1004. .parent = &iva1_ifck,
  1005. .clkdm_name = "iva1_clkdm",
  1006. .enable_reg = OMAP_CM_REGADDR(OMAP24XX_DSP_MOD, CM_FCLKEN),
  1007. .enable_bit = OMAP2420_EN_IVA_MPU_SHIFT,
  1008. .fixed_div = 2,
  1009. .recalc = &omap2_fixed_divisor_recalc,
  1010. };
  1011. /*
  1012. * L3 clock domain
  1013. * L3 clocks are used for both interface and functional clocks to
  1014. * multiple entities. Some of these clocks are completely managed
  1015. * by hardware, and some others allow software control. Hardware
  1016. * managed ones general are based on directly CLK_REQ signals and
  1017. * various auto idle settings. The functional spec sets many of these
  1018. * as 'tie-high' for their enables.
  1019. *
  1020. * I-CLOCKS:
  1021. * L3-Interconnect, SMS, GPMC, SDRC, OCM_RAM, OCM_ROM, SDMA
  1022. * CAM, HS-USB.
  1023. * F-CLOCK
  1024. * SSI.
  1025. *
  1026. * GPMC memories and SDRC have timing and clock sensitive registers which
  1027. * may very well need notification when the clock changes. Currently for low
  1028. * operating points, these are taken care of in sleep.S.
  1029. */
  1030. static const struct clksel_rate core_l3_core_rates[] = {
  1031. { .div = 1, .val = 1, .flags = RATE_IN_24XX },
  1032. { .div = 2, .val = 2, .flags = RATE_IN_242X },
  1033. { .div = 4, .val = 4, .flags = RATE_IN_24XX | DEFAULT_RATE },
  1034. { .div = 6, .val = 6, .flags = RATE_IN_24XX },
  1035. { .div = 8, .val = 8, .flags = RATE_IN_242X },
  1036. { .div = 12, .val = 12, .flags = RATE_IN_242X },
  1037. { .div = 16, .val = 16, .flags = RATE_IN_242X },
  1038. { .div = 0 }
  1039. };
  1040. static const struct clksel core_l3_clksel[] = {
  1041. { .parent = &core_ck, .rates = core_l3_core_rates },
  1042. { .parent = NULL }
  1043. };
  1044. static struct clk core_l3_ck = { /* Used for ick and fck, interconnect */
  1045. .name = "core_l3_ck",
  1046. .ops = &clkops_null,
  1047. .parent = &core_ck,
  1048. .flags = DELAYED_APP | CONFIG_PARTICIPANT,
  1049. .clkdm_name = "core_l3_clkdm",
  1050. .clksel_reg = OMAP_CM_REGADDR(CORE_MOD, CM_CLKSEL1),
  1051. .clksel_mask = OMAP24XX_CLKSEL_L3_MASK,
  1052. .clksel = core_l3_clksel,
  1053. .recalc = &omap2_clksel_recalc,
  1054. .round_rate = &omap2_clksel_round_rate,
  1055. .set_rate = &omap2_clksel_set_rate
  1056. };
  1057. /* usb_l4_ick */
  1058. static const struct clksel_rate usb_l4_ick_core_l3_rates[] = {
  1059. { .div = 1, .val = 1, .flags = RATE_IN_24XX },
  1060. { .div = 2, .val = 2, .flags = RATE_IN_24XX | DEFAULT_RATE },
  1061. { .div = 4, .val = 4, .flags = RATE_IN_24XX },
  1062. { .div = 0 }
  1063. };
  1064. static const struct clksel usb_l4_ick_clksel[] = {
  1065. { .parent = &core_l3_ck, .rates = usb_l4_ick_core_l3_rates },
  1066. { .parent = NULL },
  1067. };
  1068. /* It is unclear from TRM whether usb_l4_ick is really in L3 or L4 clkdm */
  1069. static struct clk usb_l4_ick = { /* FS-USB interface clock */
  1070. .name = "usb_l4_ick",
  1071. .ops = &clkops_omap2_dflt_wait,
  1072. .parent = &core_l3_ck,
  1073. .flags = DELAYED_APP | CONFIG_PARTICIPANT,
  1074. .clkdm_name = "core_l4_clkdm",
  1075. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN2),
  1076. .enable_bit = OMAP24XX_EN_USB_SHIFT,
  1077. .clksel_reg = OMAP_CM_REGADDR(CORE_MOD, CM_CLKSEL1),
  1078. .clksel_mask = OMAP24XX_CLKSEL_USB_MASK,
  1079. .clksel = usb_l4_ick_clksel,
  1080. .recalc = &omap2_clksel_recalc,
  1081. .round_rate = &omap2_clksel_round_rate,
  1082. .set_rate = &omap2_clksel_set_rate
  1083. };
  1084. /*
  1085. * L4 clock management domain
  1086. *
  1087. * This domain contains lots of interface clocks from the L4 interface, some
  1088. * functional clocks. Fixed APLL functional source clocks are managed in
  1089. * this domain.
  1090. */
  1091. static const struct clksel_rate l4_core_l3_rates[] = {
  1092. { .div = 1, .val = 1, .flags = RATE_IN_24XX | DEFAULT_RATE },
  1093. { .div = 2, .val = 2, .flags = RATE_IN_24XX },
  1094. { .div = 0 }
  1095. };
  1096. static const struct clksel l4_clksel[] = {
  1097. { .parent = &core_l3_ck, .rates = l4_core_l3_rates },
  1098. { .parent = NULL }
  1099. };
  1100. static struct clk l4_ck = { /* used both as an ick and fck */
  1101. .name = "l4_ck",
  1102. .ops = &clkops_null,
  1103. .parent = &core_l3_ck,
  1104. .flags = DELAYED_APP,
  1105. .clkdm_name = "core_l4_clkdm",
  1106. .clksel_reg = OMAP_CM_REGADDR(CORE_MOD, CM_CLKSEL1),
  1107. .clksel_mask = OMAP24XX_CLKSEL_L4_MASK,
  1108. .clksel = l4_clksel,
  1109. .recalc = &omap2_clksel_recalc,
  1110. .round_rate = &omap2_clksel_round_rate,
  1111. .set_rate = &omap2_clksel_set_rate
  1112. };
  1113. /*
  1114. * SSI is in L3 management domain, its direct parent is core not l3,
  1115. * many core power domain entities are grouped into the L3 clock
  1116. * domain.
  1117. * SSI_SSR_FCLK, SSI_SST_FCLK, SSI_L4_ICLK
  1118. *
  1119. * ssr = core/1/2/3/4/5, sst = 1/2 ssr.
  1120. */
  1121. static const struct clksel_rate ssi_ssr_sst_fck_core_rates[] = {
  1122. { .div = 1, .val = 1, .flags = RATE_IN_24XX },
  1123. { .div = 2, .val = 2, .flags = RATE_IN_24XX | DEFAULT_RATE },
  1124. { .div = 3, .val = 3, .flags = RATE_IN_24XX },
  1125. { .div = 4, .val = 4, .flags = RATE_IN_24XX },
  1126. { .div = 5, .val = 5, .flags = RATE_IN_243X },
  1127. { .div = 6, .val = 6, .flags = RATE_IN_242X },
  1128. { .div = 8, .val = 8, .flags = RATE_IN_242X },
  1129. { .div = 0 }
  1130. };
  1131. static const struct clksel ssi_ssr_sst_fck_clksel[] = {
  1132. { .parent = &core_ck, .rates = ssi_ssr_sst_fck_core_rates },
  1133. { .parent = NULL }
  1134. };
  1135. static struct clk ssi_ssr_sst_fck = {
  1136. .name = "ssi_fck",
  1137. .ops = &clkops_omap2_dflt_wait,
  1138. .parent = &core_ck,
  1139. .flags = DELAYED_APP,
  1140. .clkdm_name = "core_l3_clkdm",
  1141. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, OMAP24XX_CM_FCLKEN2),
  1142. .enable_bit = OMAP24XX_EN_SSI_SHIFT,
  1143. .clksel_reg = OMAP_CM_REGADDR(CORE_MOD, CM_CLKSEL1),
  1144. .clksel_mask = OMAP24XX_CLKSEL_SSI_MASK,
  1145. .clksel = ssi_ssr_sst_fck_clksel,
  1146. .recalc = &omap2_clksel_recalc,
  1147. .round_rate = &omap2_clksel_round_rate,
  1148. .set_rate = &omap2_clksel_set_rate
  1149. };
  1150. /*
  1151. * Presumably this is the same as SSI_ICLK.
  1152. * TRM contradicts itself on what clockdomain SSI_ICLK is in
  1153. */
  1154. static struct clk ssi_l4_ick = {
  1155. .name = "ssi_l4_ick",
  1156. .ops = &clkops_omap2_dflt_wait,
  1157. .parent = &l4_ck,
  1158. .clkdm_name = "core_l4_clkdm",
  1159. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN2),
  1160. .enable_bit = OMAP24XX_EN_SSI_SHIFT,
  1161. .recalc = &followparent_recalc,
  1162. };
  1163. /*
  1164. * GFX clock domain
  1165. * Clocks:
  1166. * GFX_FCLK, GFX_ICLK
  1167. * GFX_CG1(2d), GFX_CG2(3d)
  1168. *
  1169. * GFX_FCLK runs from L3, and is divided by (1,2,3,4)
  1170. * The 2d and 3d clocks run at a hardware determined
  1171. * divided value of fclk.
  1172. *
  1173. */
  1174. /* XXX REVISIT: GFX clock is part of CONFIG_PARTICIPANT, no? doublecheck. */
  1175. /* This clksel struct is shared between gfx_3d_fck and gfx_2d_fck */
  1176. static const struct clksel gfx_fck_clksel[] = {
  1177. { .parent = &core_l3_ck, .rates = gfx_l3_rates },
  1178. { .parent = NULL },
  1179. };
  1180. static struct clk gfx_3d_fck = {
  1181. .name = "gfx_3d_fck",
  1182. .ops = &clkops_omap2_dflt_wait,
  1183. .parent = &core_l3_ck,
  1184. .clkdm_name = "gfx_clkdm",
  1185. .enable_reg = OMAP_CM_REGADDR(GFX_MOD, CM_FCLKEN),
  1186. .enable_bit = OMAP24XX_EN_3D_SHIFT,
  1187. .clksel_reg = OMAP_CM_REGADDR(GFX_MOD, CM_CLKSEL),
  1188. .clksel_mask = OMAP_CLKSEL_GFX_MASK,
  1189. .clksel = gfx_fck_clksel,
  1190. .recalc = &omap2_clksel_recalc,
  1191. .round_rate = &omap2_clksel_round_rate,
  1192. .set_rate = &omap2_clksel_set_rate
  1193. };
  1194. static struct clk gfx_2d_fck = {
  1195. .name = "gfx_2d_fck",
  1196. .ops = &clkops_omap2_dflt_wait,
  1197. .parent = &core_l3_ck,
  1198. .clkdm_name = "gfx_clkdm",
  1199. .enable_reg = OMAP_CM_REGADDR(GFX_MOD, CM_FCLKEN),
  1200. .enable_bit = OMAP24XX_EN_2D_SHIFT,
  1201. .clksel_reg = OMAP_CM_REGADDR(GFX_MOD, CM_CLKSEL),
  1202. .clksel_mask = OMAP_CLKSEL_GFX_MASK,
  1203. .clksel = gfx_fck_clksel,
  1204. .recalc = &omap2_clksel_recalc,
  1205. .round_rate = &omap2_clksel_round_rate,
  1206. .set_rate = &omap2_clksel_set_rate
  1207. };
  1208. static struct clk gfx_ick = {
  1209. .name = "gfx_ick", /* From l3 */
  1210. .ops = &clkops_omap2_dflt_wait,
  1211. .parent = &core_l3_ck,
  1212. .clkdm_name = "gfx_clkdm",
  1213. .enable_reg = OMAP_CM_REGADDR(GFX_MOD, CM_ICLKEN),
  1214. .enable_bit = OMAP_EN_GFX_SHIFT,
  1215. .recalc = &followparent_recalc,
  1216. };
  1217. /*
  1218. * Modem clock domain (2430)
  1219. * CLOCKS:
  1220. * MDM_OSC_CLK
  1221. * MDM_ICLK
  1222. * These clocks are usable in chassis mode only.
  1223. */
  1224. static const struct clksel_rate mdm_ick_core_rates[] = {
  1225. { .div = 1, .val = 1, .flags = RATE_IN_243X },
  1226. { .div = 4, .val = 4, .flags = RATE_IN_243X | DEFAULT_RATE },
  1227. { .div = 6, .val = 6, .flags = RATE_IN_243X },
  1228. { .div = 9, .val = 9, .flags = RATE_IN_243X },
  1229. { .div = 0 }
  1230. };
  1231. static const struct clksel mdm_ick_clksel[] = {
  1232. { .parent = &core_ck, .rates = mdm_ick_core_rates },
  1233. { .parent = NULL }
  1234. };
  1235. static struct clk mdm_ick = { /* used both as a ick and fck */
  1236. .name = "mdm_ick",
  1237. .ops = &clkops_omap2_dflt_wait,
  1238. .parent = &core_ck,
  1239. .flags = DELAYED_APP | CONFIG_PARTICIPANT,
  1240. .clkdm_name = "mdm_clkdm",
  1241. .enable_reg = OMAP_CM_REGADDR(OMAP2430_MDM_MOD, CM_ICLKEN),
  1242. .enable_bit = OMAP2430_CM_ICLKEN_MDM_EN_MDM_SHIFT,
  1243. .clksel_reg = OMAP_CM_REGADDR(OMAP2430_MDM_MOD, CM_CLKSEL),
  1244. .clksel_mask = OMAP2430_CLKSEL_MDM_MASK,
  1245. .clksel = mdm_ick_clksel,
  1246. .recalc = &omap2_clksel_recalc,
  1247. .round_rate = &omap2_clksel_round_rate,
  1248. .set_rate = &omap2_clksel_set_rate
  1249. };
  1250. static struct clk mdm_osc_ck = {
  1251. .name = "mdm_osc_ck",
  1252. .ops = &clkops_omap2_dflt_wait,
  1253. .parent = &osc_ck,
  1254. .clkdm_name = "mdm_clkdm",
  1255. .enable_reg = OMAP_CM_REGADDR(OMAP2430_MDM_MOD, CM_FCLKEN),
  1256. .enable_bit = OMAP2430_EN_OSC_SHIFT,
  1257. .recalc = &followparent_recalc,
  1258. };
  1259. /*
  1260. * DSS clock domain
  1261. * CLOCKs:
  1262. * DSS_L4_ICLK, DSS_L3_ICLK,
  1263. * DSS_CLK1, DSS_CLK2, DSS_54MHz_CLK
  1264. *
  1265. * DSS is both initiator and target.
  1266. */
  1267. /* XXX Add RATE_NOT_VALIDATED */
  1268. static const struct clksel_rate dss1_fck_sys_rates[] = {
  1269. { .div = 1, .val = 0, .flags = RATE_IN_24XX | DEFAULT_RATE },
  1270. { .div = 0 }
  1271. };
  1272. static const struct clksel_rate dss1_fck_core_rates[] = {
  1273. { .div = 1, .val = 1, .flags = RATE_IN_24XX },
  1274. { .div = 2, .val = 2, .flags = RATE_IN_24XX },
  1275. { .div = 3, .val = 3, .flags = RATE_IN_24XX },
  1276. { .div = 4, .val = 4, .flags = RATE_IN_24XX },
  1277. { .div = 5, .val = 5, .flags = RATE_IN_24XX },
  1278. { .div = 6, .val = 6, .flags = RATE_IN_24XX },
  1279. { .div = 8, .val = 8, .flags = RATE_IN_24XX },
  1280. { .div = 9, .val = 9, .flags = RATE_IN_24XX },
  1281. { .div = 12, .val = 12, .flags = RATE_IN_24XX },
  1282. { .div = 16, .val = 16, .flags = RATE_IN_24XX | DEFAULT_RATE },
  1283. { .div = 0 }
  1284. };
  1285. static const struct clksel dss1_fck_clksel[] = {
  1286. { .parent = &sys_ck, .rates = dss1_fck_sys_rates },
  1287. { .parent = &core_ck, .rates = dss1_fck_core_rates },
  1288. { .parent = NULL },
  1289. };
  1290. static struct clk dss_ick = { /* Enables both L3,L4 ICLK's */
  1291. .name = "dss_ick",
  1292. .ops = &clkops_omap2_dflt,
  1293. .parent = &l4_ck, /* really both l3 and l4 */
  1294. .clkdm_name = "dss_clkdm",
  1295. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
  1296. .enable_bit = OMAP24XX_EN_DSS1_SHIFT,
  1297. .recalc = &followparent_recalc,
  1298. };
  1299. static struct clk dss1_fck = {
  1300. .name = "dss1_fck",
  1301. .ops = &clkops_omap2_dflt,
  1302. .parent = &core_ck, /* Core or sys */
  1303. .flags = DELAYED_APP,
  1304. .clkdm_name = "dss_clkdm",
  1305. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),
  1306. .enable_bit = OMAP24XX_EN_DSS1_SHIFT,
  1307. .init = &omap2_init_clksel_parent,
  1308. .clksel_reg = OMAP_CM_REGADDR(CORE_MOD, CM_CLKSEL1),
  1309. .clksel_mask = OMAP24XX_CLKSEL_DSS1_MASK,
  1310. .clksel = dss1_fck_clksel,
  1311. .recalc = &omap2_clksel_recalc,
  1312. .round_rate = &omap2_clksel_round_rate,
  1313. .set_rate = &omap2_clksel_set_rate
  1314. };
  1315. static const struct clksel_rate dss2_fck_sys_rates[] = {
  1316. { .div = 1, .val = 0, .flags = RATE_IN_24XX | DEFAULT_RATE },
  1317. { .div = 0 }
  1318. };
  1319. static const struct clksel_rate dss2_fck_48m_rates[] = {
  1320. { .div = 1, .val = 1, .flags = RATE_IN_24XX | DEFAULT_RATE },
  1321. { .div = 0 }
  1322. };
  1323. static const struct clksel dss2_fck_clksel[] = {
  1324. { .parent = &sys_ck, .rates = dss2_fck_sys_rates },
  1325. { .parent = &func_48m_ck, .rates = dss2_fck_48m_rates },
  1326. { .parent = NULL }
  1327. };
  1328. static struct clk dss2_fck = { /* Alt clk used in power management */
  1329. .name = "dss2_fck",
  1330. .ops = &clkops_omap2_dflt,
  1331. .parent = &sys_ck, /* fixed at sys_ck or 48MHz */
  1332. .flags = DELAYED_APP,
  1333. .clkdm_name = "dss_clkdm",
  1334. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),
  1335. .enable_bit = OMAP24XX_EN_DSS2_SHIFT,
  1336. .init = &omap2_init_clksel_parent,
  1337. .clksel_reg = OMAP_CM_REGADDR(CORE_MOD, CM_CLKSEL1),
  1338. .clksel_mask = OMAP24XX_CLKSEL_DSS2_MASK,
  1339. .clksel = dss2_fck_clksel,
  1340. .recalc = &followparent_recalc,
  1341. };
  1342. static struct clk dss_54m_fck = { /* Alt clk used in power management */
  1343. .name = "dss_54m_fck", /* 54m tv clk */
  1344. .ops = &clkops_omap2_dflt_wait,
  1345. .parent = &func_54m_ck,
  1346. .clkdm_name = "dss_clkdm",
  1347. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),
  1348. .enable_bit = OMAP24XX_EN_TV_SHIFT,
  1349. .recalc = &followparent_recalc,
  1350. };
  1351. /*
  1352. * CORE power domain ICLK & FCLK defines.
  1353. * Many of the these can have more than one possible parent. Entries
  1354. * here will likely have an L4 interface parent, and may have multiple
  1355. * functional clock parents.
  1356. */
  1357. static const struct clksel_rate gpt_alt_rates[] = {
  1358. { .div = 1, .val = 2, .flags = RATE_IN_24XX | DEFAULT_RATE },
  1359. { .div = 0 }
  1360. };
  1361. static const struct clksel omap24xx_gpt_clksel[] = {
  1362. { .parent = &func_32k_ck, .rates = gpt_32k_rates },
  1363. { .parent = &sys_ck, .rates = gpt_sys_rates },
  1364. { .parent = &alt_ck, .rates = gpt_alt_rates },
  1365. { .parent = NULL },
  1366. };
  1367. static struct clk gpt1_ick = {
  1368. .name = "gpt1_ick",
  1369. .ops = &clkops_omap2_dflt_wait,
  1370. .parent = &l4_ck,
  1371. .clkdm_name = "core_l4_clkdm",
  1372. .enable_reg = OMAP_CM_REGADDR(WKUP_MOD, CM_ICLKEN),
  1373. .enable_bit = OMAP24XX_EN_GPT1_SHIFT,
  1374. .recalc = &followparent_recalc,
  1375. };
  1376. static struct clk gpt1_fck = {
  1377. .name = "gpt1_fck",
  1378. .ops = &clkops_omap2_dflt_wait,
  1379. .parent = &func_32k_ck,
  1380. .clkdm_name = "core_l4_clkdm",
  1381. .enable_reg = OMAP_CM_REGADDR(WKUP_MOD, CM_FCLKEN),
  1382. .enable_bit = OMAP24XX_EN_GPT1_SHIFT,
  1383. .init = &omap2_init_clksel_parent,
  1384. .clksel_reg = OMAP_CM_REGADDR(WKUP_MOD, CM_CLKSEL1),
  1385. .clksel_mask = OMAP24XX_CLKSEL_GPT1_MASK,
  1386. .clksel = omap24xx_gpt_clksel,
  1387. .recalc = &omap2_clksel_recalc,
  1388. .round_rate = &omap2_clksel_round_rate,
  1389. .set_rate = &omap2_clksel_set_rate
  1390. };
  1391. static struct clk gpt2_ick = {
  1392. .name = "gpt2_ick",
  1393. .ops = &clkops_omap2_dflt_wait,
  1394. .parent = &l4_ck,
  1395. .clkdm_name = "core_l4_clkdm",
  1396. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
  1397. .enable_bit = OMAP24XX_EN_GPT2_SHIFT,
  1398. .recalc = &followparent_recalc,
  1399. };
  1400. static struct clk gpt2_fck = {
  1401. .name = "gpt2_fck",
  1402. .ops = &clkops_omap2_dflt_wait,
  1403. .parent = &func_32k_ck,
  1404. .clkdm_name = "core_l4_clkdm",
  1405. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),
  1406. .enable_bit = OMAP24XX_EN_GPT2_SHIFT,
  1407. .init = &omap2_init_clksel_parent,
  1408. .clksel_reg = OMAP_CM_REGADDR(CORE_MOD, CM_CLKSEL2),
  1409. .clksel_mask = OMAP24XX_CLKSEL_GPT2_MASK,
  1410. .clksel = omap24xx_gpt_clksel,
  1411. .recalc = &omap2_clksel_recalc,
  1412. };
  1413. static struct clk gpt3_ick = {
  1414. .name = "gpt3_ick",
  1415. .ops = &clkops_omap2_dflt_wait,
  1416. .parent = &l4_ck,
  1417. .clkdm_name = "core_l4_clkdm",
  1418. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
  1419. .enable_bit = OMAP24XX_EN_GPT3_SHIFT,
  1420. .recalc = &followparent_recalc,
  1421. };
  1422. static struct clk gpt3_fck = {
  1423. .name = "gpt3_fck",
  1424. .ops = &clkops_omap2_dflt_wait,
  1425. .parent = &func_32k_ck,
  1426. .clkdm_name = "core_l4_clkdm",
  1427. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),
  1428. .enable_bit = OMAP24XX_EN_GPT3_SHIFT,
  1429. .init = &omap2_init_clksel_parent,
  1430. .clksel_reg = OMAP_CM_REGADDR(CORE_MOD, CM_CLKSEL2),
  1431. .clksel_mask = OMAP24XX_CLKSEL_GPT3_MASK,
  1432. .clksel = omap24xx_gpt_clksel,
  1433. .recalc = &omap2_clksel_recalc,
  1434. };
  1435. static struct clk gpt4_ick = {
  1436. .name = "gpt4_ick",
  1437. .ops = &clkops_omap2_dflt_wait,
  1438. .parent = &l4_ck,
  1439. .clkdm_name = "core_l4_clkdm",
  1440. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
  1441. .enable_bit = OMAP24XX_EN_GPT4_SHIFT,
  1442. .recalc = &followparent_recalc,
  1443. };
  1444. static struct clk gpt4_fck = {
  1445. .name = "gpt4_fck",
  1446. .ops = &clkops_omap2_dflt_wait,
  1447. .parent = &func_32k_ck,
  1448. .clkdm_name = "core_l4_clkdm",
  1449. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),
  1450. .enable_bit = OMAP24XX_EN_GPT4_SHIFT,
  1451. .init = &omap2_init_clksel_parent,
  1452. .clksel_reg = OMAP_CM_REGADDR(CORE_MOD, CM_CLKSEL2),
  1453. .clksel_mask = OMAP24XX_CLKSEL_GPT4_MASK,
  1454. .clksel = omap24xx_gpt_clksel,
  1455. .recalc = &omap2_clksel_recalc,
  1456. };
  1457. static struct clk gpt5_ick = {
  1458. .name = "gpt5_ick",
  1459. .ops = &clkops_omap2_dflt_wait,
  1460. .parent = &l4_ck,
  1461. .clkdm_name = "core_l4_clkdm",
  1462. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
  1463. .enable_bit = OMAP24XX_EN_GPT5_SHIFT,
  1464. .recalc = &followparent_recalc,
  1465. };
  1466. static struct clk gpt5_fck = {
  1467. .name = "gpt5_fck",
  1468. .ops = &clkops_omap2_dflt_wait,
  1469. .parent = &func_32k_ck,
  1470. .clkdm_name = "core_l4_clkdm",
  1471. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),
  1472. .enable_bit = OMAP24XX_EN_GPT5_SHIFT,
  1473. .init = &omap2_init_clksel_parent,
  1474. .clksel_reg = OMAP_CM_REGADDR(CORE_MOD, CM_CLKSEL2),
  1475. .clksel_mask = OMAP24XX_CLKSEL_GPT5_MASK,
  1476. .clksel = omap24xx_gpt_clksel,
  1477. .recalc = &omap2_clksel_recalc,
  1478. };
  1479. static struct clk gpt6_ick = {
  1480. .name = "gpt6_ick",
  1481. .ops = &clkops_omap2_dflt_wait,
  1482. .parent = &l4_ck,
  1483. .clkdm_name = "core_l4_clkdm",
  1484. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
  1485. .enable_bit = OMAP24XX_EN_GPT6_SHIFT,
  1486. .recalc = &followparent_recalc,
  1487. };
  1488. static struct clk gpt6_fck = {
  1489. .name = "gpt6_fck",
  1490. .ops = &clkops_omap2_dflt_wait,
  1491. .parent = &func_32k_ck,
  1492. .clkdm_name = "core_l4_clkdm",
  1493. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),
  1494. .enable_bit = OMAP24XX_EN_GPT6_SHIFT,
  1495. .init = &omap2_init_clksel_parent,
  1496. .clksel_reg = OMAP_CM_REGADDR(CORE_MOD, CM_CLKSEL2),
  1497. .clksel_mask = OMAP24XX_CLKSEL_GPT6_MASK,
  1498. .clksel = omap24xx_gpt_clksel,
  1499. .recalc = &omap2_clksel_recalc,
  1500. };
  1501. static struct clk gpt7_ick = {
  1502. .name = "gpt7_ick",
  1503. .ops = &clkops_omap2_dflt_wait,
  1504. .parent = &l4_ck,
  1505. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
  1506. .enable_bit = OMAP24XX_EN_GPT7_SHIFT,
  1507. .recalc = &followparent_recalc,
  1508. };
  1509. static struct clk gpt7_fck = {
  1510. .name = "gpt7_fck",
  1511. .ops = &clkops_omap2_dflt_wait,
  1512. .parent = &func_32k_ck,
  1513. .clkdm_name = "core_l4_clkdm",
  1514. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),
  1515. .enable_bit = OMAP24XX_EN_GPT7_SHIFT,
  1516. .init = &omap2_init_clksel_parent,
  1517. .clksel_reg = OMAP_CM_REGADDR(CORE_MOD, CM_CLKSEL2),
  1518. .clksel_mask = OMAP24XX_CLKSEL_GPT7_MASK,
  1519. .clksel = omap24xx_gpt_clksel,
  1520. .recalc = &omap2_clksel_recalc,
  1521. };
  1522. static struct clk gpt8_ick = {
  1523. .name = "gpt8_ick",
  1524. .ops = &clkops_omap2_dflt_wait,
  1525. .parent = &l4_ck,
  1526. .clkdm_name = "core_l4_clkdm",
  1527. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
  1528. .enable_bit = OMAP24XX_EN_GPT8_SHIFT,
  1529. .recalc = &followparent_recalc,
  1530. };
  1531. static struct clk gpt8_fck = {
  1532. .name = "gpt8_fck",
  1533. .ops = &clkops_omap2_dflt_wait,
  1534. .parent = &func_32k_ck,
  1535. .clkdm_name = "core_l4_clkdm",
  1536. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),
  1537. .enable_bit = OMAP24XX_EN_GPT8_SHIFT,
  1538. .init = &omap2_init_clksel_parent,
  1539. .clksel_reg = OMAP_CM_REGADDR(CORE_MOD, CM_CLKSEL2),
  1540. .clksel_mask = OMAP24XX_CLKSEL_GPT8_MASK,
  1541. .clksel = omap24xx_gpt_clksel,
  1542. .recalc = &omap2_clksel_recalc,
  1543. };
  1544. static struct clk gpt9_ick = {
  1545. .name = "gpt9_ick",
  1546. .ops = &clkops_omap2_dflt_wait,
  1547. .parent = &l4_ck,
  1548. .clkdm_name = "core_l4_clkdm",
  1549. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
  1550. .enable_bit = OMAP24XX_EN_GPT9_SHIFT,
  1551. .recalc = &followparent_recalc,
  1552. };
  1553. static struct clk gpt9_fck = {
  1554. .name = "gpt9_fck",
  1555. .ops = &clkops_omap2_dflt_wait,
  1556. .parent = &func_32k_ck,
  1557. .clkdm_name = "core_l4_clkdm",
  1558. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),
  1559. .enable_bit = OMAP24XX_EN_GPT9_SHIFT,
  1560. .init = &omap2_init_clksel_parent,
  1561. .clksel_reg = OMAP_CM_REGADDR(CORE_MOD, CM_CLKSEL2),
  1562. .clksel_mask = OMAP24XX_CLKSEL_GPT9_MASK,
  1563. .clksel = omap24xx_gpt_clksel,
  1564. .recalc = &omap2_clksel_recalc,
  1565. };
  1566. static struct clk gpt10_ick = {
  1567. .name = "gpt10_ick",
  1568. .ops = &clkops_omap2_dflt_wait,
  1569. .parent = &l4_ck,
  1570. .clkdm_name = "core_l4_clkdm",
  1571. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
  1572. .enable_bit = OMAP24XX_EN_GPT10_SHIFT,
  1573. .recalc = &followparent_recalc,
  1574. };
  1575. static struct clk gpt10_fck = {
  1576. .name = "gpt10_fck",
  1577. .ops = &clkops_omap2_dflt_wait,
  1578. .parent = &func_32k_ck,
  1579. .clkdm_name = "core_l4_clkdm",
  1580. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),
  1581. .enable_bit = OMAP24XX_EN_GPT10_SHIFT,
  1582. .init = &omap2_init_clksel_parent,
  1583. .clksel_reg = OMAP_CM_REGADDR(CORE_MOD, CM_CLKSEL2),
  1584. .clksel_mask = OMAP24XX_CLKSEL_GPT10_MASK,
  1585. .clksel = omap24xx_gpt_clksel,
  1586. .recalc = &omap2_clksel_recalc,
  1587. };
  1588. static struct clk gpt11_ick = {
  1589. .name = "gpt11_ick",
  1590. .ops = &clkops_omap2_dflt_wait,
  1591. .parent = &l4_ck,
  1592. .clkdm_name = "core_l4_clkdm",
  1593. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
  1594. .enable_bit = OMAP24XX_EN_GPT11_SHIFT,
  1595. .recalc = &followparent_recalc,
  1596. };
  1597. static struct clk gpt11_fck = {
  1598. .name = "gpt11_fck",
  1599. .ops = &clkops_omap2_dflt_wait,
  1600. .parent = &func_32k_ck,
  1601. .clkdm_name = "core_l4_clkdm",
  1602. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),
  1603. .enable_bit = OMAP24XX_EN_GPT11_SHIFT,
  1604. .init = &omap2_init_clksel_parent,
  1605. .clksel_reg = OMAP_CM_REGADDR(CORE_MOD, CM_CLKSEL2),
  1606. .clksel_mask = OMAP24XX_CLKSEL_GPT11_MASK,
  1607. .clksel = omap24xx_gpt_clksel,
  1608. .recalc = &omap2_clksel_recalc,
  1609. };
  1610. static struct clk gpt12_ick = {
  1611. .name = "gpt12_ick",
  1612. .ops = &clkops_omap2_dflt_wait,
  1613. .parent = &l4_ck,
  1614. .clkdm_name = "core_l4_clkdm",
  1615. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
  1616. .enable_bit = OMAP24XX_EN_GPT12_SHIFT,
  1617. .recalc = &followparent_recalc,
  1618. };
  1619. static struct clk gpt12_fck = {
  1620. .name = "gpt12_fck",
  1621. .ops = &clkops_omap2_dflt_wait,
  1622. .parent = &secure_32k_ck,
  1623. .clkdm_name = "core_l4_clkdm",
  1624. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),
  1625. .enable_bit = OMAP24XX_EN_GPT12_SHIFT,
  1626. .init = &omap2_init_clksel_parent,
  1627. .clksel_reg = OMAP_CM_REGADDR(CORE_MOD, CM_CLKSEL2),
  1628. .clksel_mask = OMAP24XX_CLKSEL_GPT12_MASK,
  1629. .clksel = omap24xx_gpt_clksel,
  1630. .recalc = &omap2_clksel_recalc,
  1631. };
  1632. static struct clk mcbsp1_ick = {
  1633. .name = "mcbsp_ick",
  1634. .ops = &clkops_omap2_dflt_wait,
  1635. .id = 1,
  1636. .parent = &l4_ck,
  1637. .clkdm_name = "core_l4_clkdm",
  1638. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
  1639. .enable_bit = OMAP24XX_EN_MCBSP1_SHIFT,
  1640. .recalc = &followparent_recalc,
  1641. };
  1642. static struct clk mcbsp1_fck = {
  1643. .name = "mcbsp_fck",
  1644. .ops = &clkops_omap2_dflt_wait,
  1645. .id = 1,
  1646. .parent = &func_96m_ck,
  1647. .clkdm_name = "core_l4_clkdm",
  1648. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),
  1649. .enable_bit = OMAP24XX_EN_MCBSP1_SHIFT,
  1650. .recalc = &followparent_recalc,
  1651. };
  1652. static struct clk mcbsp2_ick = {
  1653. .name = "mcbsp_ick",
  1654. .ops = &clkops_omap2_dflt_wait,
  1655. .id = 2,
  1656. .parent = &l4_ck,
  1657. .clkdm_name = "core_l4_clkdm",
  1658. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
  1659. .enable_bit = OMAP24XX_EN_MCBSP2_SHIFT,
  1660. .recalc = &followparent_recalc,
  1661. };
  1662. static struct clk mcbsp2_fck = {
  1663. .name = "mcbsp_fck",
  1664. .ops = &clkops_omap2_dflt_wait,
  1665. .id = 2,
  1666. .parent = &func_96m_ck,
  1667. .clkdm_name = "core_l4_clkdm",
  1668. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),
  1669. .enable_bit = OMAP24XX_EN_MCBSP2_SHIFT,
  1670. .recalc = &followparent_recalc,
  1671. };
  1672. static struct clk mcbsp3_ick = {
  1673. .name = "mcbsp_ick",
  1674. .ops = &clkops_omap2_dflt_wait,
  1675. .id = 3,
  1676. .parent = &l4_ck,
  1677. .clkdm_name = "core_l4_clkdm",
  1678. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN2),
  1679. .enable_bit = OMAP2430_EN_MCBSP3_SHIFT,
  1680. .recalc = &followparent_recalc,
  1681. };
  1682. static struct clk mcbsp3_fck = {
  1683. .name = "mcbsp_fck",
  1684. .ops = &clkops_omap2_dflt_wait,
  1685. .id = 3,
  1686. .parent = &func_96m_ck,
  1687. .clkdm_name = "core_l4_clkdm",
  1688. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, OMAP24XX_CM_FCLKEN2),
  1689. .enable_bit = OMAP2430_EN_MCBSP3_SHIFT,
  1690. .recalc = &followparent_recalc,
  1691. };
  1692. static struct clk mcbsp4_ick = {
  1693. .name = "mcbsp_ick",
  1694. .ops = &clkops_omap2_dflt_wait,
  1695. .id = 4,
  1696. .parent = &l4_ck,
  1697. .clkdm_name = "core_l4_clkdm",
  1698. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN2),
  1699. .enable_bit = OMAP2430_EN_MCBSP4_SHIFT,
  1700. .recalc = &followparent_recalc,
  1701. };
  1702. static struct clk mcbsp4_fck = {
  1703. .name = "mcbsp_fck",
  1704. .ops = &clkops_omap2_dflt_wait,
  1705. .id = 4,
  1706. .parent = &func_96m_ck,
  1707. .clkdm_name = "core_l4_clkdm",
  1708. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, OMAP24XX_CM_FCLKEN2),
  1709. .enable_bit = OMAP2430_EN_MCBSP4_SHIFT,
  1710. .recalc = &followparent_recalc,
  1711. };
  1712. static struct clk mcbsp5_ick = {
  1713. .name = "mcbsp_ick",
  1714. .ops = &clkops_omap2_dflt_wait,
  1715. .id = 5,
  1716. .parent = &l4_ck,
  1717. .clkdm_name = "core_l4_clkdm",
  1718. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN2),
  1719. .enable_bit = OMAP2430_EN_MCBSP5_SHIFT,
  1720. .recalc = &followparent_recalc,
  1721. };
  1722. static struct clk mcbsp5_fck = {
  1723. .name = "mcbsp_fck",
  1724. .ops = &clkops_omap2_dflt_wait,
  1725. .id = 5,
  1726. .parent = &func_96m_ck,
  1727. .clkdm_name = "core_l4_clkdm",
  1728. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, OMAP24XX_CM_FCLKEN2),
  1729. .enable_bit = OMAP2430_EN_MCBSP5_SHIFT,
  1730. .recalc = &followparent_recalc,
  1731. };
  1732. static struct clk mcspi1_ick = {
  1733. .name = "mcspi_ick",
  1734. .ops = &clkops_omap2_dflt_wait,
  1735. .id = 1,
  1736. .parent = &l4_ck,
  1737. .clkdm_name = "core_l4_clkdm",
  1738. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
  1739. .enable_bit = OMAP24XX_EN_MCSPI1_SHIFT,
  1740. .recalc = &followparent_recalc,
  1741. };
  1742. static struct clk mcspi1_fck = {
  1743. .name = "mcspi_fck",
  1744. .ops = &clkops_omap2_dflt_wait,
  1745. .id = 1,
  1746. .parent = &func_48m_ck,
  1747. .clkdm_name = "core_l4_clkdm",
  1748. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),
  1749. .enable_bit = OMAP24XX_EN_MCSPI1_SHIFT,
  1750. .recalc = &followparent_recalc,
  1751. };
  1752. static struct clk mcspi2_ick = {
  1753. .name = "mcspi_ick",
  1754. .ops = &clkops_omap2_dflt_wait,
  1755. .id = 2,
  1756. .parent = &l4_ck,
  1757. .clkdm_name = "core_l4_clkdm",
  1758. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
  1759. .enable_bit = OMAP24XX_EN_MCSPI2_SHIFT,
  1760. .recalc = &followparent_recalc,
  1761. };
  1762. static struct clk mcspi2_fck = {
  1763. .name = "mcspi_fck",
  1764. .ops = &clkops_omap2_dflt_wait,
  1765. .id = 2,
  1766. .parent = &func_48m_ck,
  1767. .clkdm_name = "core_l4_clkdm",
  1768. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),
  1769. .enable_bit = OMAP24XX_EN_MCSPI2_SHIFT,
  1770. .recalc = &followparent_recalc,
  1771. };
  1772. static struct clk mcspi3_ick = {
  1773. .name = "mcspi_ick",
  1774. .ops = &clkops_omap2_dflt_wait,
  1775. .id = 3,
  1776. .parent = &l4_ck,
  1777. .clkdm_name = "core_l4_clkdm",
  1778. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN2),
  1779. .enable_bit = OMAP2430_EN_MCSPI3_SHIFT,
  1780. .recalc = &followparent_recalc,
  1781. };
  1782. static struct clk mcspi3_fck = {
  1783. .name = "mcspi_fck",
  1784. .ops = &clkops_omap2_dflt_wait,
  1785. .id = 3,
  1786. .parent = &func_48m_ck,
  1787. .clkdm_name = "core_l4_clkdm",
  1788. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, OMAP24XX_CM_FCLKEN2),
  1789. .enable_bit = OMAP2430_EN_MCSPI3_SHIFT,
  1790. .recalc = &followparent_recalc,
  1791. };
  1792. static struct clk uart1_ick = {
  1793. .name = "uart1_ick",
  1794. .ops = &clkops_omap2_dflt_wait,
  1795. .parent = &l4_ck,
  1796. .clkdm_name = "core_l4_clkdm",
  1797. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
  1798. .enable_bit = OMAP24XX_EN_UART1_SHIFT,
  1799. .recalc = &followparent_recalc,
  1800. };
  1801. static struct clk uart1_fck = {
  1802. .name = "uart1_fck",
  1803. .ops = &clkops_omap2_dflt_wait,
  1804. .parent = &func_48m_ck,
  1805. .clkdm_name = "core_l4_clkdm",
  1806. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),
  1807. .enable_bit = OMAP24XX_EN_UART1_SHIFT,
  1808. .recalc = &followparent_recalc,
  1809. };
  1810. static struct clk uart2_ick = {
  1811. .name = "uart2_ick",
  1812. .ops = &clkops_omap2_dflt_wait,
  1813. .parent = &l4_ck,
  1814. .clkdm_name = "core_l4_clkdm",
  1815. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
  1816. .enable_bit = OMAP24XX_EN_UART2_SHIFT,
  1817. .recalc = &followparent_recalc,
  1818. };
  1819. static struct clk uart2_fck = {
  1820. .name = "uart2_fck",
  1821. .ops = &clkops_omap2_dflt_wait,
  1822. .parent = &func_48m_ck,
  1823. .clkdm_name = "core_l4_clkdm",
  1824. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),
  1825. .enable_bit = OMAP24XX_EN_UART2_SHIFT,
  1826. .recalc = &followparent_recalc,
  1827. };
  1828. static struct clk uart3_ick = {
  1829. .name = "uart3_ick",
  1830. .ops = &clkops_omap2_dflt_wait,
  1831. .parent = &l4_ck,
  1832. .clkdm_name = "core_l4_clkdm",
  1833. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN2),
  1834. .enable_bit = OMAP24XX_EN_UART3_SHIFT,
  1835. .recalc = &followparent_recalc,
  1836. };
  1837. static struct clk uart3_fck = {
  1838. .name = "uart3_fck",
  1839. .ops = &clkops_omap2_dflt_wait,
  1840. .parent = &func_48m_ck,
  1841. .clkdm_name = "core_l4_clkdm",
  1842. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, OMAP24XX_CM_FCLKEN2),
  1843. .enable_bit = OMAP24XX_EN_UART3_SHIFT,
  1844. .recalc = &followparent_recalc,
  1845. };
  1846. static struct clk gpios_ick = {
  1847. .name = "gpios_ick",
  1848. .ops = &clkops_omap2_dflt_wait,
  1849. .parent = &l4_ck,
  1850. .clkdm_name = "core_l4_clkdm",
  1851. .enable_reg = OMAP_CM_REGADDR(WKUP_MOD, CM_ICLKEN),
  1852. .enable_bit = OMAP24XX_EN_GPIOS_SHIFT,
  1853. .recalc = &followparent_recalc,
  1854. };
  1855. static struct clk gpios_fck = {
  1856. .name = "gpios_fck",
  1857. .ops = &clkops_omap2_dflt_wait,
  1858. .parent = &func_32k_ck,
  1859. .clkdm_name = "wkup_clkdm",
  1860. .enable_reg = OMAP_CM_REGADDR(WKUP_MOD, CM_FCLKEN),
  1861. .enable_bit = OMAP24XX_EN_GPIOS_SHIFT,
  1862. .recalc = &followparent_recalc,
  1863. };
  1864. static struct clk mpu_wdt_ick = {
  1865. .name = "mpu_wdt_ick",
  1866. .ops = &clkops_omap2_dflt_wait,
  1867. .parent = &l4_ck,
  1868. .clkdm_name = "core_l4_clkdm",
  1869. .enable_reg = OMAP_CM_REGADDR(WKUP_MOD, CM_ICLKEN),
  1870. .enable_bit = OMAP24XX_EN_MPU_WDT_SHIFT,
  1871. .recalc = &followparent_recalc,
  1872. };
  1873. static struct clk mpu_wdt_fck = {
  1874. .name = "mpu_wdt_fck",
  1875. .ops = &clkops_omap2_dflt_wait,
  1876. .parent = &func_32k_ck,
  1877. .clkdm_name = "wkup_clkdm",
  1878. .enable_reg = OMAP_CM_REGADDR(WKUP_MOD, CM_FCLKEN),
  1879. .enable_bit = OMAP24XX_EN_MPU_WDT_SHIFT,
  1880. .recalc = &followparent_recalc,
  1881. };
  1882. static struct clk sync_32k_ick = {
  1883. .name = "sync_32k_ick",
  1884. .ops = &clkops_omap2_dflt_wait,
  1885. .parent = &l4_ck,
  1886. .flags = ENABLE_ON_INIT,
  1887. .clkdm_name = "core_l4_clkdm",
  1888. .enable_reg = OMAP_CM_REGADDR(WKUP_MOD, CM_ICLKEN),
  1889. .enable_bit = OMAP24XX_EN_32KSYNC_SHIFT,
  1890. .recalc = &followparent_recalc,
  1891. };
  1892. static struct clk wdt1_ick = {
  1893. .name = "wdt1_ick",
  1894. .ops = &clkops_omap2_dflt_wait,
  1895. .parent = &l4_ck,
  1896. .clkdm_name = "core_l4_clkdm",
  1897. .enable_reg = OMAP_CM_REGADDR(WKUP_MOD, CM_ICLKEN),
  1898. .enable_bit = OMAP24XX_EN_WDT1_SHIFT,
  1899. .recalc = &followparent_recalc,
  1900. };
  1901. static struct clk omapctrl_ick = {
  1902. .name = "omapctrl_ick",
  1903. .ops = &clkops_omap2_dflt_wait,
  1904. .parent = &l4_ck,
  1905. .flags = ENABLE_ON_INIT,
  1906. .clkdm_name = "core_l4_clkdm",
  1907. .enable_reg = OMAP_CM_REGADDR(WKUP_MOD, CM_ICLKEN),
  1908. .enable_bit = OMAP24XX_EN_OMAPCTRL_SHIFT,
  1909. .recalc = &followparent_recalc,
  1910. };
  1911. static struct clk icr_ick = {
  1912. .name = "icr_ick",
  1913. .ops = &clkops_omap2_dflt_wait,
  1914. .parent = &l4_ck,
  1915. .clkdm_name = "core_l4_clkdm",
  1916. .enable_reg = OMAP_CM_REGADDR(WKUP_MOD, CM_ICLKEN),
  1917. .enable_bit = OMAP2430_EN_ICR_SHIFT,
  1918. .recalc = &followparent_recalc,
  1919. };
  1920. static struct clk cam_ick = {
  1921. .name = "cam_ick",
  1922. .ops = &clkops_omap2_dflt,
  1923. .parent = &l4_ck,
  1924. .clkdm_name = "core_l4_clkdm",
  1925. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
  1926. .enable_bit = OMAP24XX_EN_CAM_SHIFT,
  1927. .recalc = &followparent_recalc,
  1928. };
  1929. /*
  1930. * cam_fck controls both CAM_MCLK and CAM_FCLK. It should probably be
  1931. * split into two separate clocks, since the parent clocks are different
  1932. * and the clockdomains are also different.
  1933. */
  1934. static struct clk cam_fck = {
  1935. .name = "cam_fck",
  1936. .ops = &clkops_omap2_dflt,
  1937. .parent = &func_96m_ck,
  1938. .clkdm_name = "core_l3_clkdm",
  1939. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),
  1940. .enable_bit = OMAP24XX_EN_CAM_SHIFT,
  1941. .recalc = &followparent_recalc,
  1942. };
  1943. static struct clk mailboxes_ick = {
  1944. .name = "mailboxes_ick",
  1945. .ops = &clkops_omap2_dflt_wait,
  1946. .parent = &l4_ck,
  1947. .clkdm_name = "core_l4_clkdm",
  1948. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
  1949. .enable_bit = OMAP24XX_EN_MAILBOXES_SHIFT,
  1950. .recalc = &followparent_recalc,
  1951. };
  1952. static struct clk wdt4_ick = {
  1953. .name = "wdt4_ick",
  1954. .ops = &clkops_omap2_dflt_wait,
  1955. .parent = &l4_ck,
  1956. .clkdm_name = "core_l4_clkdm",
  1957. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
  1958. .enable_bit = OMAP24XX_EN_WDT4_SHIFT,
  1959. .recalc = &followparent_recalc,
  1960. };
  1961. static struct clk wdt4_fck = {
  1962. .name = "wdt4_fck",
  1963. .ops = &clkops_omap2_dflt_wait,
  1964. .parent = &func_32k_ck,
  1965. .clkdm_name = "core_l4_clkdm",
  1966. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),
  1967. .enable_bit = OMAP24XX_EN_WDT4_SHIFT,
  1968. .recalc = &followparent_recalc,
  1969. };
  1970. static struct clk wdt3_ick = {
  1971. .name = "wdt3_ick",
  1972. .ops = &clkops_omap2_dflt_wait,
  1973. .parent = &l4_ck,
  1974. .clkdm_name = "core_l4_clkdm",
  1975. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
  1976. .enable_bit = OMAP2420_EN_WDT3_SHIFT,
  1977. .recalc = &followparent_recalc,
  1978. };
  1979. static struct clk wdt3_fck = {
  1980. .name = "wdt3_fck",
  1981. .ops = &clkops_omap2_dflt_wait,
  1982. .parent = &func_32k_ck,
  1983. .clkdm_name = "core_l4_clkdm",
  1984. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),
  1985. .enable_bit = OMAP2420_EN_WDT3_SHIFT,
  1986. .recalc = &followparent_recalc,
  1987. };
  1988. static struct clk mspro_ick = {
  1989. .name = "mspro_ick",
  1990. .ops = &clkops_omap2_dflt_wait,
  1991. .parent = &l4_ck,
  1992. .clkdm_name = "core_l4_clkdm",
  1993. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
  1994. .enable_bit = OMAP24XX_EN_MSPRO_SHIFT,
  1995. .recalc = &followparent_recalc,
  1996. };
  1997. static struct clk mspro_fck = {
  1998. .name = "mspro_fck",
  1999. .ops = &clkops_omap2_dflt_wait,
  2000. .parent = &func_96m_ck,
  2001. .clkdm_name = "core_l4_clkdm",
  2002. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),
  2003. .enable_bit = OMAP24XX_EN_MSPRO_SHIFT,
  2004. .recalc = &followparent_recalc,
  2005. };
  2006. static struct clk mmc_ick = {
  2007. .name = "mmc_ick",
  2008. .ops = &clkops_omap2_dflt_wait,
  2009. .parent = &l4_ck,
  2010. .clkdm_name = "core_l4_clkdm",
  2011. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
  2012. .enable_bit = OMAP2420_EN_MMC_SHIFT,
  2013. .recalc = &followparent_recalc,
  2014. };
  2015. static struct clk mmc_fck = {
  2016. .name = "mmc_fck",
  2017. .ops = &clkops_omap2_dflt_wait,
  2018. .parent = &func_96m_ck,
  2019. .clkdm_name = "core_l4_clkdm",
  2020. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),
  2021. .enable_bit = OMAP2420_EN_MMC_SHIFT,
  2022. .recalc = &followparent_recalc,
  2023. };
  2024. static struct clk fac_ick = {
  2025. .name = "fac_ick",
  2026. .ops = &clkops_omap2_dflt_wait,
  2027. .parent = &l4_ck,
  2028. .clkdm_name = "core_l4_clkdm",
  2029. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
  2030. .enable_bit = OMAP24XX_EN_FAC_SHIFT,
  2031. .recalc = &followparent_recalc,
  2032. };
  2033. static struct clk fac_fck = {
  2034. .name = "fac_fck",
  2035. .ops = &clkops_omap2_dflt_wait,
  2036. .parent = &func_12m_ck,
  2037. .clkdm_name = "core_l4_clkdm",
  2038. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),
  2039. .enable_bit = OMAP24XX_EN_FAC_SHIFT,
  2040. .recalc = &followparent_recalc,
  2041. };
  2042. static struct clk eac_ick = {
  2043. .name = "eac_ick",
  2044. .ops = &clkops_omap2_dflt_wait,
  2045. .parent = &l4_ck,
  2046. .clkdm_name = "core_l4_clkdm",
  2047. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
  2048. .enable_bit = OMAP2420_EN_EAC_SHIFT,
  2049. .recalc = &followparent_recalc,
  2050. };
  2051. static struct clk eac_fck = {
  2052. .name = "eac_fck",
  2053. .ops = &clkops_omap2_dflt_wait,
  2054. .parent = &func_96m_ck,
  2055. .clkdm_name = "core_l4_clkdm",
  2056. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),
  2057. .enable_bit = OMAP2420_EN_EAC_SHIFT,
  2058. .recalc = &followparent_recalc,
  2059. };
  2060. static struct clk hdq_ick = {
  2061. .name = "hdq_ick",
  2062. .ops = &clkops_omap2_dflt_wait,
  2063. .parent = &l4_ck,
  2064. .clkdm_name = "core_l4_clkdm",
  2065. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
  2066. .enable_bit = OMAP24XX_EN_HDQ_SHIFT,
  2067. .recalc = &followparent_recalc,
  2068. };
  2069. static struct clk hdq_fck = {
  2070. .name = "hdq_fck",
  2071. .ops = &clkops_omap2_dflt_wait,
  2072. .parent = &func_12m_ck,
  2073. .clkdm_name = "core_l4_clkdm",
  2074. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),
  2075. .enable_bit = OMAP24XX_EN_HDQ_SHIFT,
  2076. .recalc = &followparent_recalc,
  2077. };
  2078. static struct clk i2c2_ick = {
  2079. .name = "i2c_ick",
  2080. .ops = &clkops_omap2_dflt_wait,
  2081. .id = 2,
  2082. .parent = &l4_ck,
  2083. .clkdm_name = "core_l4_clkdm",
  2084. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
  2085. .enable_bit = OMAP2420_EN_I2C2_SHIFT,
  2086. .recalc = &followparent_recalc,
  2087. };
  2088. static struct clk i2c2_fck = {
  2089. .name = "i2c_fck",
  2090. .ops = &clkops_omap2_dflt_wait,
  2091. .id = 2,
  2092. .parent = &func_12m_ck,
  2093. .clkdm_name = "core_l4_clkdm",
  2094. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),
  2095. .enable_bit = OMAP2420_EN_I2C2_SHIFT,
  2096. .recalc = &followparent_recalc,
  2097. };
  2098. static struct clk i2chs2_fck = {
  2099. .name = "i2c_fck",
  2100. .ops = &clkops_omap2_dflt_wait,
  2101. .id = 2,
  2102. .parent = &func_96m_ck,
  2103. .clkdm_name = "core_l4_clkdm",
  2104. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, OMAP24XX_CM_FCLKEN2),
  2105. .enable_bit = OMAP2430_EN_I2CHS2_SHIFT,
  2106. .recalc = &followparent_recalc,
  2107. };
  2108. static struct clk i2c1_ick = {
  2109. .name = "i2c_ick",
  2110. .ops = &clkops_omap2_dflt_wait,
  2111. .id = 1,
  2112. .parent = &l4_ck,
  2113. .clkdm_name = "core_l4_clkdm",
  2114. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
  2115. .enable_bit = OMAP2420_EN_I2C1_SHIFT,
  2116. .recalc = &followparent_recalc,
  2117. };
  2118. static struct clk i2c1_fck = {
  2119. .name = "i2c_fck",
  2120. .ops = &clkops_omap2_dflt_wait,
  2121. .id = 1,
  2122. .parent = &func_12m_ck,
  2123. .clkdm_name = "core_l4_clkdm",
  2124. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),
  2125. .enable_bit = OMAP2420_EN_I2C1_SHIFT,
  2126. .recalc = &followparent_recalc,
  2127. };
  2128. static struct clk i2chs1_fck = {
  2129. .name = "i2c_fck",
  2130. .ops = &clkops_omap2_dflt_wait,
  2131. .id = 1,
  2132. .parent = &func_96m_ck,
  2133. .clkdm_name = "core_l4_clkdm",
  2134. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, OMAP24XX_CM_FCLKEN2),
  2135. .enable_bit = OMAP2430_EN_I2CHS1_SHIFT,
  2136. .recalc = &followparent_recalc,
  2137. };
  2138. static struct clk gpmc_fck = {
  2139. .name = "gpmc_fck",
  2140. .ops = &clkops_null, /* RMK: missing? */
  2141. .parent = &core_l3_ck,
  2142. .flags = ENABLE_ON_INIT,
  2143. .clkdm_name = "core_l3_clkdm",
  2144. .recalc = &followparent_recalc,
  2145. };
  2146. static struct clk sdma_fck = {
  2147. .name = "sdma_fck",
  2148. .ops = &clkops_null, /* RMK: missing? */
  2149. .parent = &core_l3_ck,
  2150. .clkdm_name = "core_l3_clkdm",
  2151. .recalc = &followparent_recalc,
  2152. };
  2153. static struct clk sdma_ick = {
  2154. .name = "sdma_ick",
  2155. .ops = &clkops_null, /* RMK: missing? */
  2156. .parent = &l4_ck,
  2157. .clkdm_name = "core_l3_clkdm",
  2158. .recalc = &followparent_recalc,
  2159. };
  2160. static struct clk vlynq_ick = {
  2161. .name = "vlynq_ick",
  2162. .ops = &clkops_omap2_dflt_wait,
  2163. .parent = &core_l3_ck,
  2164. .clkdm_name = "core_l3_clkdm",
  2165. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
  2166. .enable_bit = OMAP2420_EN_VLYNQ_SHIFT,
  2167. .recalc = &followparent_recalc,
  2168. };
  2169. static const struct clksel_rate vlynq_fck_96m_rates[] = {
  2170. { .div = 1, .val = 0, .flags = RATE_IN_242X | DEFAULT_RATE },
  2171. { .div = 0 }
  2172. };
  2173. static const struct clksel_rate vlynq_fck_core_rates[] = {
  2174. { .div = 1, .val = 1, .flags = RATE_IN_242X },
  2175. { .div = 2, .val = 2, .flags = RATE_IN_242X },
  2176. { .div = 3, .val = 3, .flags = RATE_IN_242X },
  2177. { .div = 4, .val = 4, .flags = RATE_IN_242X },
  2178. { .div = 6, .val = 6, .flags = RATE_IN_242X },
  2179. { .div = 8, .val = 8, .flags = RATE_IN_242X },
  2180. { .div = 9, .val = 9, .flags = RATE_IN_242X },
  2181. { .div = 12, .val = 12, .flags = RATE_IN_242X },
  2182. { .div = 16, .val = 16, .flags = RATE_IN_242X | DEFAULT_RATE },
  2183. { .div = 18, .val = 18, .flags = RATE_IN_242X },
  2184. { .div = 0 }
  2185. };
  2186. static const struct clksel vlynq_fck_clksel[] = {
  2187. { .parent = &func_96m_ck, .rates = vlynq_fck_96m_rates },
  2188. { .parent = &core_ck, .rates = vlynq_fck_core_rates },
  2189. { .parent = NULL }
  2190. };
  2191. static struct clk vlynq_fck = {
  2192. .name = "vlynq_fck",
  2193. .ops = &clkops_omap2_dflt_wait,
  2194. .parent = &func_96m_ck,
  2195. .flags = DELAYED_APP,
  2196. .clkdm_name = "core_l3_clkdm",
  2197. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),
  2198. .enable_bit = OMAP2420_EN_VLYNQ_SHIFT,
  2199. .init = &omap2_init_clksel_parent,
  2200. .clksel_reg = OMAP_CM_REGADDR(CORE_MOD, CM_CLKSEL1),
  2201. .clksel_mask = OMAP2420_CLKSEL_VLYNQ_MASK,
  2202. .clksel = vlynq_fck_clksel,
  2203. .recalc = &omap2_clksel_recalc,
  2204. .round_rate = &omap2_clksel_round_rate,
  2205. .set_rate = &omap2_clksel_set_rate
  2206. };
  2207. static struct clk sdrc_ick = {
  2208. .name = "sdrc_ick",
  2209. .ops = &clkops_omap2_dflt_wait,
  2210. .parent = &l4_ck,
  2211. .flags = ENABLE_ON_INIT,
  2212. .clkdm_name = "core_l4_clkdm",
  2213. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN3),
  2214. .enable_bit = OMAP2430_EN_SDRC_SHIFT,
  2215. .recalc = &followparent_recalc,
  2216. };
  2217. static struct clk des_ick = {
  2218. .name = "des_ick",
  2219. .ops = &clkops_omap2_dflt_wait,
  2220. .parent = &l4_ck,
  2221. .clkdm_name = "core_l4_clkdm",
  2222. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, OMAP24XX_CM_ICLKEN4),
  2223. .enable_bit = OMAP24XX_EN_DES_SHIFT,
  2224. .recalc = &followparent_recalc,
  2225. };
  2226. static struct clk sha_ick = {
  2227. .name = "sha_ick",
  2228. .ops = &clkops_omap2_dflt_wait,
  2229. .parent = &l4_ck,
  2230. .clkdm_name = "core_l4_clkdm",
  2231. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, OMAP24XX_CM_ICLKEN4),
  2232. .enable_bit = OMAP24XX_EN_SHA_SHIFT,
  2233. .recalc = &followparent_recalc,
  2234. };
  2235. static struct clk rng_ick = {
  2236. .name = "rng_ick",
  2237. .ops = &clkops_omap2_dflt_wait,
  2238. .parent = &l4_ck,
  2239. .clkdm_name = "core_l4_clkdm",
  2240. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, OMAP24XX_CM_ICLKEN4),
  2241. .enable_bit = OMAP24XX_EN_RNG_SHIFT,
  2242. .recalc = &followparent_recalc,
  2243. };
  2244. static struct clk aes_ick = {
  2245. .name = "aes_ick",
  2246. .ops = &clkops_omap2_dflt_wait,
  2247. .parent = &l4_ck,
  2248. .clkdm_name = "core_l4_clkdm",
  2249. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, OMAP24XX_CM_ICLKEN4),
  2250. .enable_bit = OMAP24XX_EN_AES_SHIFT,
  2251. .recalc = &followparent_recalc,
  2252. };
  2253. static struct clk pka_ick = {
  2254. .name = "pka_ick",
  2255. .ops = &clkops_omap2_dflt_wait,
  2256. .parent = &l4_ck,
  2257. .clkdm_name = "core_l4_clkdm",
  2258. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, OMAP24XX_CM_ICLKEN4),
  2259. .enable_bit = OMAP24XX_EN_PKA_SHIFT,
  2260. .recalc = &followparent_recalc,
  2261. };
  2262. static struct clk usb_fck = {
  2263. .name = "usb_fck",
  2264. .ops = &clkops_omap2_dflt_wait,
  2265. .parent = &func_48m_ck,
  2266. .clkdm_name = "core_l3_clkdm",
  2267. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, OMAP24XX_CM_FCLKEN2),
  2268. .enable_bit = OMAP24XX_EN_USB_SHIFT,
  2269. .recalc = &followparent_recalc,
  2270. };
  2271. static struct clk usbhs_ick = {
  2272. .name = "usbhs_ick",
  2273. .ops = &clkops_omap2_dflt_wait,
  2274. .parent = &core_l3_ck,
  2275. .clkdm_name = "core_l3_clkdm",
  2276. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN2),
  2277. .enable_bit = OMAP2430_EN_USBHS_SHIFT,
  2278. .recalc = &followparent_recalc,
  2279. };
  2280. static struct clk mmchs1_ick = {
  2281. .name = "mmchs_ick",
  2282. .ops = &clkops_omap2_dflt_wait,
  2283. .parent = &l4_ck,
  2284. .clkdm_name = "core_l4_clkdm",
  2285. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN2),
  2286. .enable_bit = OMAP2430_EN_MMCHS1_SHIFT,
  2287. .recalc = &followparent_recalc,
  2288. };
  2289. static struct clk mmchs1_fck = {
  2290. .name = "mmchs_fck",
  2291. .ops = &clkops_omap2_dflt_wait,
  2292. .parent = &func_96m_ck,
  2293. .clkdm_name = "core_l3_clkdm",
  2294. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, OMAP24XX_CM_FCLKEN2),
  2295. .enable_bit = OMAP2430_EN_MMCHS1_SHIFT,
  2296. .recalc = &followparent_recalc,
  2297. };
  2298. static struct clk mmchs2_ick = {
  2299. .name = "mmchs_ick",
  2300. .ops = &clkops_omap2_dflt_wait,
  2301. .id = 1,
  2302. .parent = &l4_ck,
  2303. .clkdm_name = "core_l4_clkdm",
  2304. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN2),
  2305. .enable_bit = OMAP2430_EN_MMCHS2_SHIFT,
  2306. .recalc = &followparent_recalc,
  2307. };
  2308. static struct clk mmchs2_fck = {
  2309. .name = "mmchs_fck",
  2310. .ops = &clkops_omap2_dflt_wait,
  2311. .id = 1,
  2312. .parent = &func_96m_ck,
  2313. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, OMAP24XX_CM_FCLKEN2),
  2314. .enable_bit = OMAP2430_EN_MMCHS2_SHIFT,
  2315. .recalc = &followparent_recalc,
  2316. };
  2317. static struct clk gpio5_ick = {
  2318. .name = "gpio5_ick",
  2319. .ops = &clkops_omap2_dflt_wait,
  2320. .parent = &l4_ck,
  2321. .clkdm_name = "core_l4_clkdm",
  2322. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN2),
  2323. .enable_bit = OMAP2430_EN_GPIO5_SHIFT,
  2324. .recalc = &followparent_recalc,
  2325. };
  2326. static struct clk gpio5_fck = {
  2327. .name = "gpio5_fck",
  2328. .ops = &clkops_omap2_dflt_wait,
  2329. .parent = &func_32k_ck,
  2330. .clkdm_name = "core_l4_clkdm",
  2331. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, OMAP24XX_CM_FCLKEN2),
  2332. .enable_bit = OMAP2430_EN_GPIO5_SHIFT,
  2333. .recalc = &followparent_recalc,
  2334. };
  2335. static struct clk mdm_intc_ick = {
  2336. .name = "mdm_intc_ick",
  2337. .ops = &clkops_omap2_dflt_wait,
  2338. .parent = &l4_ck,
  2339. .clkdm_name = "core_l4_clkdm",
  2340. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN2),
  2341. .enable_bit = OMAP2430_EN_MDM_INTC_SHIFT,
  2342. .recalc = &followparent_recalc,
  2343. };
  2344. static struct clk mmchsdb1_fck = {
  2345. .name = "mmchsdb_fck",
  2346. .ops = &clkops_omap2_dflt_wait,
  2347. .parent = &func_32k_ck,
  2348. .clkdm_name = "core_l4_clkdm",
  2349. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, OMAP24XX_CM_FCLKEN2),
  2350. .enable_bit = OMAP2430_EN_MMCHSDB1_SHIFT,
  2351. .recalc = &followparent_recalc,
  2352. };
  2353. static struct clk mmchsdb2_fck = {
  2354. .name = "mmchsdb_fck",
  2355. .ops = &clkops_omap2_dflt_wait,
  2356. .id = 1,
  2357. .parent = &func_32k_ck,
  2358. .clkdm_name = "core_l4_clkdm",
  2359. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, OMAP24XX_CM_FCLKEN2),
  2360. .enable_bit = OMAP2430_EN_MMCHSDB2_SHIFT,
  2361. .recalc = &followparent_recalc,
  2362. };
  2363. /*
  2364. * This clock is a composite clock which does entire set changes then
  2365. * forces a rebalance. It keys on the MPU speed, but it really could
  2366. * be any key speed part of a set in the rate table.
  2367. *
  2368. * to really change a set, you need memory table sets which get changed
  2369. * in sram, pre-notifiers & post notifiers, changing the top set, without
  2370. * having low level display recalc's won't work... this is why dpm notifiers
  2371. * work, isr's off, walk a list of clocks already _off_ and not messing with
  2372. * the bus.
  2373. *
  2374. * This clock should have no parent. It embodies the entire upper level
  2375. * active set. A parent will mess up some of the init also.
  2376. */
  2377. static struct clk virt_prcm_set = {
  2378. .name = "virt_prcm_set",
  2379. .ops = &clkops_null,
  2380. .flags = DELAYED_APP,
  2381. .parent = &mpu_ck, /* Indexed by mpu speed, no parent */
  2382. .recalc = &omap2_table_mpu_recalc, /* sets are keyed on mpu rate */
  2383. .set_rate = &omap2_select_table_rate,
  2384. .round_rate = &omap2_round_to_table_rate,
  2385. };
  2386. #endif