clock.h 3.2 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394
  1. /*
  2. * linux/arch/arm/mach-omap2/clock.h
  3. *
  4. * Copyright (C) 2005-2008 Texas Instruments, Inc.
  5. * Copyright (C) 2004-2008 Nokia Corporation
  6. *
  7. * Contacts:
  8. * Richard Woodruff <r-woodruff2@ti.com>
  9. * Paul Walmsley
  10. *
  11. * This program is free software; you can redistribute it and/or modify
  12. * it under the terms of the GNU General Public License version 2 as
  13. * published by the Free Software Foundation.
  14. */
  15. #ifndef __ARCH_ARM_MACH_OMAP2_CLOCK_H
  16. #define __ARCH_ARM_MACH_OMAP2_CLOCK_H
  17. #include <mach/clock.h>
  18. /* The maximum error between a target DPLL rate and the rounded rate in Hz */
  19. #define DEFAULT_DPLL_RATE_TOLERANCE 50000
  20. /* CM_CLKSEL2_PLL.CORE_CLK_SRC bits (2XXX) */
  21. #define CORE_CLK_SRC_32K 0x0
  22. #define CORE_CLK_SRC_DPLL 0x1
  23. #define CORE_CLK_SRC_DPLL_X2 0x2
  24. /* OMAP2xxx CM_CLKEN_PLL.EN_DPLL bits - for omap2_get_dpll_rate() */
  25. #define OMAP2XXX_EN_DPLL_LPBYPASS 0x1
  26. #define OMAP2XXX_EN_DPLL_FRBYPASS 0x2
  27. #define OMAP2XXX_EN_DPLL_LOCKED 0x3
  28. /* OMAP3xxx CM_CLKEN_PLL*.EN_*_DPLL bits - for omap2_get_dpll_rate() */
  29. #define OMAP3XXX_EN_DPLL_LPBYPASS 0x5
  30. #define OMAP3XXX_EN_DPLL_FRBYPASS 0x6
  31. #define OMAP3XXX_EN_DPLL_LOCKED 0x7
  32. int omap2_clk_init(void);
  33. int omap2_clk_enable(struct clk *clk);
  34. void omap2_clk_disable(struct clk *clk);
  35. long omap2_clk_round_rate(struct clk *clk, unsigned long rate);
  36. int omap2_clk_set_rate(struct clk *clk, unsigned long rate);
  37. int omap2_clk_set_parent(struct clk *clk, struct clk *new_parent);
  38. int omap2_dpll_set_rate_tolerance(struct clk *clk, unsigned int tolerance);
  39. long omap2_dpll_round_rate(struct clk *clk, unsigned long target_rate);
  40. #ifdef CONFIG_OMAP_RESET_CLOCKS
  41. void omap2_clk_disable_unused(struct clk *clk);
  42. #else
  43. #define omap2_clk_disable_unused NULL
  44. #endif
  45. unsigned long omap2_clksel_recalc(struct clk *clk);
  46. void omap2_init_clk_clkdm(struct clk *clk);
  47. void omap2_init_clksel_parent(struct clk *clk);
  48. u32 omap2_clksel_get_divisor(struct clk *clk);
  49. u32 omap2_clksel_round_rate_div(struct clk *clk, unsigned long target_rate,
  50. u32 *new_div);
  51. u32 omap2_clksel_to_divisor(struct clk *clk, u32 field_val);
  52. u32 omap2_divisor_to_clksel(struct clk *clk, u32 div);
  53. unsigned long omap2_fixed_divisor_recalc(struct clk *clk);
  54. long omap2_clksel_round_rate(struct clk *clk, unsigned long target_rate);
  55. int omap2_clksel_set_rate(struct clk *clk, unsigned long rate);
  56. u32 omap2_get_dpll_rate(struct clk *clk);
  57. int omap2_wait_clock_ready(void __iomem *reg, u32 cval, const char *name);
  58. void omap2_clk_prepare_for_reboot(void);
  59. extern const struct clkops clkops_omap2_dflt_wait;
  60. extern const struct clkops clkops_omap2_dflt;
  61. extern u8 cpu_mask;
  62. /* clksel_rate data common to 24xx/343x */
  63. static const struct clksel_rate gpt_32k_rates[] = {
  64. { .div = 1, .val = 0, .flags = RATE_IN_24XX | RATE_IN_343X | DEFAULT_RATE },
  65. { .div = 0 }
  66. };
  67. static const struct clksel_rate gpt_sys_rates[] = {
  68. { .div = 1, .val = 1, .flags = RATE_IN_24XX | RATE_IN_343X | DEFAULT_RATE },
  69. { .div = 0 }
  70. };
  71. static const struct clksel_rate gfx_l3_rates[] = {
  72. { .div = 1, .val = 1, .flags = RATE_IN_24XX | RATE_IN_343X },
  73. { .div = 2, .val = 2, .flags = RATE_IN_24XX | RATE_IN_343X | DEFAULT_RATE },
  74. { .div = 3, .val = 3, .flags = RATE_IN_243X | RATE_IN_343X },
  75. { .div = 4, .val = 4, .flags = RATE_IN_243X | RATE_IN_343X },
  76. { .div = 0 }
  77. };
  78. #endif