irq.c 7.3 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258
  1. /*
  2. * linux/arch/arm/mach-omap1/irq.c
  3. *
  4. * Interrupt handler for all OMAP boards
  5. *
  6. * Copyright (C) 2004 Nokia Corporation
  7. * Written by Tony Lindgren <tony@atomide.com>
  8. * Major cleanups by Juha Yrjölä <juha.yrjola@nokia.com>
  9. *
  10. * Completely re-written to support various OMAP chips with bank specific
  11. * interrupt handlers.
  12. *
  13. * Some snippets of the code taken from the older OMAP interrupt handler
  14. * Copyright (C) 2001 RidgeRun, Inc. Greg Lonnon <glonnon@ridgerun.com>
  15. *
  16. * GPIO interrupt handler moved to gpio.c by Juha Yrjola
  17. *
  18. * This program is free software; you can redistribute it and/or modify it
  19. * under the terms of the GNU General Public License as published by the
  20. * Free Software Foundation; either version 2 of the License, or (at your
  21. * option) any later version.
  22. *
  23. * THIS SOFTWARE IS PROVIDED ``AS IS'' AND ANY EXPRESS OR IMPLIED
  24. * WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES OF
  25. * MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE DISCLAIMED. IN
  26. * NO EVENT SHALL THE AUTHOR BE LIABLE FOR ANY DIRECT, INDIRECT,
  27. * INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT
  28. * NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF
  29. * USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON
  30. * ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT
  31. * (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE OF
  32. * THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
  33. *
  34. * You should have received a copy of the GNU General Public License along
  35. * with this program; if not, write to the Free Software Foundation, Inc.,
  36. * 675 Mass Ave, Cambridge, MA 02139, USA.
  37. */
  38. #include <linux/init.h>
  39. #include <linux/module.h>
  40. #include <linux/sched.h>
  41. #include <linux/interrupt.h>
  42. #include <linux/io.h>
  43. #include <mach/hardware.h>
  44. #include <asm/irq.h>
  45. #include <asm/mach/irq.h>
  46. #include <mach/gpio.h>
  47. #include <mach/cpu.h>
  48. #define IRQ_BANK(irq) ((irq) >> 5)
  49. #define IRQ_BIT(irq) ((irq) & 0x1f)
  50. struct omap_irq_bank {
  51. unsigned long base_reg;
  52. unsigned long trigger_map;
  53. unsigned long wake_enable;
  54. };
  55. static unsigned int irq_bank_count;
  56. static struct omap_irq_bank *irq_banks;
  57. static inline unsigned int irq_bank_readl(int bank, int offset)
  58. {
  59. return omap_readl(irq_banks[bank].base_reg + offset);
  60. }
  61. static inline void irq_bank_writel(unsigned long value, int bank, int offset)
  62. {
  63. omap_writel(value, irq_banks[bank].base_reg + offset);
  64. }
  65. static void omap_ack_irq(unsigned int irq)
  66. {
  67. if (irq > 31)
  68. omap_writel(0x1, OMAP_IH2_BASE + IRQ_CONTROL_REG_OFFSET);
  69. omap_writel(0x1, OMAP_IH1_BASE + IRQ_CONTROL_REG_OFFSET);
  70. }
  71. static void omap_mask_irq(unsigned int irq)
  72. {
  73. int bank = IRQ_BANK(irq);
  74. u32 l;
  75. l = omap_readl(irq_banks[bank].base_reg + IRQ_MIR_REG_OFFSET);
  76. l |= 1 << IRQ_BIT(irq);
  77. omap_writel(l, irq_banks[bank].base_reg + IRQ_MIR_REG_OFFSET);
  78. }
  79. static void omap_unmask_irq(unsigned int irq)
  80. {
  81. int bank = IRQ_BANK(irq);
  82. u32 l;
  83. l = omap_readl(irq_banks[bank].base_reg + IRQ_MIR_REG_OFFSET);
  84. l &= ~(1 << IRQ_BIT(irq));
  85. omap_writel(l, irq_banks[bank].base_reg + IRQ_MIR_REG_OFFSET);
  86. }
  87. static void omap_mask_ack_irq(unsigned int irq)
  88. {
  89. omap_mask_irq(irq);
  90. omap_ack_irq(irq);
  91. }
  92. static int omap_wake_irq(unsigned int irq, unsigned int enable)
  93. {
  94. int bank = IRQ_BANK(irq);
  95. if (enable)
  96. irq_banks[bank].wake_enable |= IRQ_BIT(irq);
  97. else
  98. irq_banks[bank].wake_enable &= ~IRQ_BIT(irq);
  99. return 0;
  100. }
  101. /*
  102. * Allows tuning the IRQ type and priority
  103. *
  104. * NOTE: There is currently no OMAP fiq handler for Linux. Read the
  105. * mailing list threads on FIQ handlers if you are planning to
  106. * add a FIQ handler for OMAP.
  107. */
  108. static void omap_irq_set_cfg(int irq, int fiq, int priority, int trigger)
  109. {
  110. signed int bank;
  111. unsigned long val, offset;
  112. bank = IRQ_BANK(irq);
  113. /* FIQ is only available on bank 0 interrupts */
  114. fiq = bank ? 0 : (fiq & 0x1);
  115. val = fiq | ((priority & 0x1f) << 2) | ((trigger & 0x1) << 1);
  116. offset = IRQ_ILR0_REG_OFFSET + IRQ_BIT(irq) * 0x4;
  117. irq_bank_writel(val, bank, offset);
  118. }
  119. #ifdef CONFIG_ARCH_OMAP730
  120. static struct omap_irq_bank omap730_irq_banks[] = {
  121. { .base_reg = OMAP_IH1_BASE, .trigger_map = 0xb3f8e22f },
  122. { .base_reg = OMAP_IH2_BASE, .trigger_map = 0xfdb9c1f2 },
  123. { .base_reg = OMAP_IH2_BASE + 0x100, .trigger_map = 0x800040f3 },
  124. };
  125. #endif
  126. #ifdef CONFIG_ARCH_OMAP850
  127. static struct omap_irq_bank omap850_irq_banks[] = {
  128. { .base_reg = OMAP_IH1_BASE, .trigger_map = 0xb3f8e22f },
  129. { .base_reg = OMAP_IH2_BASE, .trigger_map = 0xfdb9c1f2 },
  130. { .base_reg = OMAP_IH2_BASE + 0x100, .trigger_map = 0x800040f3 },
  131. };
  132. #endif
  133. #ifdef CONFIG_ARCH_OMAP15XX
  134. static struct omap_irq_bank omap1510_irq_banks[] = {
  135. { .base_reg = OMAP_IH1_BASE, .trigger_map = 0xb3febfff },
  136. { .base_reg = OMAP_IH2_BASE, .trigger_map = 0xffbfffed },
  137. };
  138. static struct omap_irq_bank omap310_irq_banks[] = {
  139. { .base_reg = OMAP_IH1_BASE, .trigger_map = 0xb3faefc3 },
  140. { .base_reg = OMAP_IH2_BASE, .trigger_map = 0x65b3c061 },
  141. };
  142. #endif
  143. #if defined(CONFIG_ARCH_OMAP16XX)
  144. static struct omap_irq_bank omap1610_irq_banks[] = {
  145. { .base_reg = OMAP_IH1_BASE, .trigger_map = 0xb3fefe8f },
  146. { .base_reg = OMAP_IH2_BASE, .trigger_map = 0xfdb7c1fd },
  147. { .base_reg = OMAP_IH2_BASE + 0x100, .trigger_map = 0xffffb7ff },
  148. { .base_reg = OMAP_IH2_BASE + 0x200, .trigger_map = 0xffffffff },
  149. };
  150. #endif
  151. static struct irq_chip omap_irq_chip = {
  152. .name = "MPU",
  153. .ack = omap_mask_ack_irq,
  154. .mask = omap_mask_irq,
  155. .unmask = omap_unmask_irq,
  156. .set_wake = omap_wake_irq,
  157. };
  158. void __init omap_init_irq(void)
  159. {
  160. int i, j;
  161. #ifdef CONFIG_ARCH_OMAP730
  162. if (cpu_is_omap730()) {
  163. irq_banks = omap730_irq_banks;
  164. irq_bank_count = ARRAY_SIZE(omap730_irq_banks);
  165. }
  166. #endif
  167. #ifdef CONFIG_ARCH_OMAP850
  168. if (cpu_is_omap850()) {
  169. irq_banks = omap850_irq_banks;
  170. irq_bank_count = ARRAY_SIZE(omap850_irq_banks);
  171. }
  172. #endif
  173. #ifdef CONFIG_ARCH_OMAP15XX
  174. if (cpu_is_omap1510()) {
  175. irq_banks = omap1510_irq_banks;
  176. irq_bank_count = ARRAY_SIZE(omap1510_irq_banks);
  177. }
  178. if (cpu_is_omap310()) {
  179. irq_banks = omap310_irq_banks;
  180. irq_bank_count = ARRAY_SIZE(omap310_irq_banks);
  181. }
  182. #endif
  183. #if defined(CONFIG_ARCH_OMAP16XX)
  184. if (cpu_is_omap16xx()) {
  185. irq_banks = omap1610_irq_banks;
  186. irq_bank_count = ARRAY_SIZE(omap1610_irq_banks);
  187. }
  188. #endif
  189. printk("Total of %i interrupts in %i interrupt banks\n",
  190. irq_bank_count * 32, irq_bank_count);
  191. /* Mask and clear all interrupts */
  192. for (i = 0; i < irq_bank_count; i++) {
  193. irq_bank_writel(~0x0, i, IRQ_MIR_REG_OFFSET);
  194. irq_bank_writel(0x0, i, IRQ_ITR_REG_OFFSET);
  195. }
  196. /* Clear any pending interrupts */
  197. irq_bank_writel(0x03, 0, IRQ_CONTROL_REG_OFFSET);
  198. irq_bank_writel(0x03, 1, IRQ_CONTROL_REG_OFFSET);
  199. /* Enable interrupts in global mask */
  200. if (cpu_is_omap7xx())
  201. irq_bank_writel(0x0, 0, IRQ_GMR_REG_OFFSET);
  202. /* Install the interrupt handlers for each bank */
  203. for (i = 0; i < irq_bank_count; i++) {
  204. for (j = i * 32; j < (i + 1) * 32; j++) {
  205. int irq_trigger;
  206. irq_trigger = irq_banks[i].trigger_map >> IRQ_BIT(j);
  207. omap_irq_set_cfg(j, 0, 0, irq_trigger);
  208. set_irq_chip(j, &omap_irq_chip);
  209. set_irq_handler(j, handle_level_irq);
  210. set_irq_flags(j, IRQF_VALID);
  211. }
  212. }
  213. /* Unmask level 2 handler */
  214. if (cpu_is_omap730())
  215. omap_unmask_irq(INT_730_IH2_IRQ);
  216. else if (cpu_is_omap850())
  217. omap_unmask_irq(INT_850_IH2_IRQ);
  218. else if (cpu_is_omap15xx())
  219. omap_unmask_irq(INT_1510_IH2_IRQ);
  220. else if (cpu_is_omap16xx())
  221. omap_unmask_irq(INT_1610_IH2_IRQ);
  222. }