board-a9m9750dev.c 3.5 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156
  1. /*
  2. * arch/arm/mach-ns9xxx/board-a9m9750dev.c
  3. *
  4. * Copyright (C) 2006,2007 by Digi International Inc.
  5. * All rights reserved.
  6. *
  7. * This program is free software; you can redistribute it and/or modify it
  8. * under the terms of the GNU General Public License version 2 as published by
  9. * the Free Software Foundation.
  10. */
  11. #include <linux/irq.h>
  12. #include <asm/mach/map.h>
  13. #include <asm/gpio.h>
  14. #include <mach/board.h>
  15. #include <mach/processor-ns9360.h>
  16. #include <mach/regs-sys-ns9360.h>
  17. #include <mach/regs-mem.h>
  18. #include <mach/regs-bbu.h>
  19. #include <mach/regs-board-a9m9750dev.h>
  20. #include "board-a9m9750dev.h"
  21. static struct map_desc board_a9m9750dev_io_desc[] __initdata = {
  22. { /* FPGA on CS0 */
  23. .virtual = io_p2v(NS9XXX_CSxSTAT_PHYS(0)),
  24. .pfn = __phys_to_pfn(NS9XXX_CSxSTAT_PHYS(0)),
  25. .length = NS9XXX_CS0STAT_LENGTH,
  26. .type = MT_DEVICE,
  27. },
  28. };
  29. void __init board_a9m9750dev_map_io(void)
  30. {
  31. iotable_init(board_a9m9750dev_io_desc,
  32. ARRAY_SIZE(board_a9m9750dev_io_desc));
  33. }
  34. static void a9m9750dev_fpga_ack_irq(unsigned int irq)
  35. {
  36. /* nothing */
  37. }
  38. static void a9m9750dev_fpga_mask_irq(unsigned int irq)
  39. {
  40. u8 ier;
  41. ier = __raw_readb(FPGA_IER);
  42. ier &= ~(1 << (irq - FPGA_IRQ(0)));
  43. __raw_writeb(ier, FPGA_IER);
  44. }
  45. static void a9m9750dev_fpga_maskack_irq(unsigned int irq)
  46. {
  47. a9m9750dev_fpga_mask_irq(irq);
  48. a9m9750dev_fpga_ack_irq(irq);
  49. }
  50. static void a9m9750dev_fpga_unmask_irq(unsigned int irq)
  51. {
  52. u8 ier;
  53. ier = __raw_readb(FPGA_IER);
  54. ier |= 1 << (irq - FPGA_IRQ(0));
  55. __raw_writeb(ier, FPGA_IER);
  56. }
  57. static struct irq_chip a9m9750dev_fpga_chip = {
  58. .ack = a9m9750dev_fpga_ack_irq,
  59. .mask = a9m9750dev_fpga_mask_irq,
  60. .mask_ack = a9m9750dev_fpga_maskack_irq,
  61. .unmask = a9m9750dev_fpga_unmask_irq,
  62. };
  63. static void a9m9750dev_fpga_demux_handler(unsigned int irq,
  64. struct irq_desc *desc)
  65. {
  66. u8 stat = __raw_readb(FPGA_ISR);
  67. desc->chip->mask_ack(irq);
  68. while (stat != 0) {
  69. int irqno = fls(stat) - 1;
  70. stat &= ~(1 << irqno);
  71. generic_handle_irq(FPGA_IRQ(irqno));
  72. }
  73. desc->chip->unmask(irq);
  74. }
  75. void __init board_a9m9750dev_init_irq(void)
  76. {
  77. u32 eic;
  78. int i;
  79. if (gpio_request(11, "board a9m9750dev extirq2") == 0)
  80. ns9360_gpio_configure(11, 0, 1);
  81. else
  82. printk(KERN_ERR "%s: cannot get gpio 11 for IRQ_NS9XXX_EXT2\n",
  83. __func__);
  84. for (i = FPGA_IRQ(0); i <= FPGA_IRQ(7); ++i) {
  85. set_irq_chip(i, &a9m9750dev_fpga_chip);
  86. set_irq_handler(i, handle_level_irq);
  87. set_irq_flags(i, IRQF_VALID);
  88. }
  89. /* IRQ_NS9XXX_EXT2: level sensitive + active low */
  90. eic = __raw_readl(SYS_EIC(2));
  91. REGSET(eic, SYS_EIC, PLTY, AL);
  92. REGSET(eic, SYS_EIC, LVEDG, LEVEL);
  93. __raw_writel(eic, SYS_EIC(2));
  94. set_irq_chained_handler(IRQ_NS9XXX_EXT2,
  95. a9m9750dev_fpga_demux_handler);
  96. }
  97. void __init board_a9m9750dev_init_machine(void)
  98. {
  99. u32 reg;
  100. /* setup static CS0: memory base ... */
  101. reg = __raw_readl(SYS_SMCSSMB(0));
  102. REGSETIM(reg, SYS_SMCSSMB, CSxB, NS9XXX_CSxSTAT_PHYS(0) >> 12);
  103. __raw_writel(reg, SYS_SMCSSMB(0));
  104. /* ... and mask */
  105. reg = __raw_readl(SYS_SMCSSMM(0));
  106. REGSETIM(reg, SYS_SMCSSMM, CSxM, 0xfffff);
  107. REGSET(reg, SYS_SMCSSMM, CSEx, EN);
  108. __raw_writel(reg, SYS_SMCSSMM(0));
  109. /* setup static CS0: memory configuration */
  110. reg = __raw_readl(MEM_SMC(0));
  111. REGSET(reg, MEM_SMC, PSMC, OFF);
  112. REGSET(reg, MEM_SMC, BSMC, OFF);
  113. REGSET(reg, MEM_SMC, EW, OFF);
  114. REGSET(reg, MEM_SMC, PB, 1);
  115. REGSET(reg, MEM_SMC, PC, AL);
  116. REGSET(reg, MEM_SMC, PM, DIS);
  117. REGSET(reg, MEM_SMC, MW, 8);
  118. __raw_writel(reg, MEM_SMC(0));
  119. /* setup static CS0: timing */
  120. __raw_writel(0x2, MEM_SMWED(0));
  121. __raw_writel(0x2, MEM_SMOED(0));
  122. __raw_writel(0x6, MEM_SMRD(0));
  123. __raw_writel(0x6, MEM_SMWD(0));
  124. }