devices.c 7.9 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371
  1. /*
  2. * Copyright 2006-2007 Freescale Semiconductor, Inc. All Rights Reserved.
  3. * Copyright 2008 Sascha Hauer, kernel@pengutronix.de
  4. *
  5. * This program is free software; you can redistribute it and/or
  6. * modify it under the terms of the GNU General Public License
  7. * as published by the Free Software Foundation; either version 2
  8. * of the License, or (at your option) any later version.
  9. * This program is distributed in the hope that it will be useful,
  10. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  11. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  12. * GNU General Public License for more details.
  13. *
  14. * You should have received a copy of the GNU General Public License
  15. * along with this program; if not, write to the Free Software
  16. * Foundation, Inc., 51 Franklin Street, Fifth Floor,
  17. * Boston, MA 02110-1301, USA.
  18. */
  19. #include <linux/module.h>
  20. #include <linux/platform_device.h>
  21. #include <linux/serial.h>
  22. #include <linux/gpio.h>
  23. #include <mach/hardware.h>
  24. #include <mach/irqs.h>
  25. #include <mach/imx-uart.h>
  26. #include "devices.h"
  27. static struct resource uart0[] = {
  28. {
  29. .start = UART1_BASE_ADDR,
  30. .end = UART1_BASE_ADDR + 0x0B5,
  31. .flags = IORESOURCE_MEM,
  32. }, {
  33. .start = MXC_INT_UART1,
  34. .end = MXC_INT_UART1,
  35. .flags = IORESOURCE_IRQ,
  36. },
  37. };
  38. struct platform_device mxc_uart_device0 = {
  39. .name = "imx-uart",
  40. .id = 0,
  41. .resource = uart0,
  42. .num_resources = ARRAY_SIZE(uart0),
  43. };
  44. static struct resource uart1[] = {
  45. {
  46. .start = UART2_BASE_ADDR,
  47. .end = UART2_BASE_ADDR + 0x0B5,
  48. .flags = IORESOURCE_MEM,
  49. }, {
  50. .start = MXC_INT_UART2,
  51. .end = MXC_INT_UART2,
  52. .flags = IORESOURCE_IRQ,
  53. },
  54. };
  55. struct platform_device mxc_uart_device1 = {
  56. .name = "imx-uart",
  57. .id = 1,
  58. .resource = uart1,
  59. .num_resources = ARRAY_SIZE(uart1),
  60. };
  61. static struct resource uart2[] = {
  62. {
  63. .start = UART3_BASE_ADDR,
  64. .end = UART3_BASE_ADDR + 0x0B5,
  65. .flags = IORESOURCE_MEM,
  66. }, {
  67. .start = MXC_INT_UART3,
  68. .end = MXC_INT_UART3,
  69. .flags = IORESOURCE_IRQ,
  70. },
  71. };
  72. struct platform_device mxc_uart_device2 = {
  73. .name = "imx-uart",
  74. .id = 2,
  75. .resource = uart2,
  76. .num_resources = ARRAY_SIZE(uart2),
  77. };
  78. #ifdef CONFIG_ARCH_MX31
  79. static struct resource uart3[] = {
  80. {
  81. .start = UART4_BASE_ADDR,
  82. .end = UART4_BASE_ADDR + 0x0B5,
  83. .flags = IORESOURCE_MEM,
  84. }, {
  85. .start = MXC_INT_UART4,
  86. .end = MXC_INT_UART4,
  87. .flags = IORESOURCE_IRQ,
  88. },
  89. };
  90. struct platform_device mxc_uart_device3 = {
  91. .name = "imx-uart",
  92. .id = 3,
  93. .resource = uart3,
  94. .num_resources = ARRAY_SIZE(uart3),
  95. };
  96. static struct resource uart4[] = {
  97. {
  98. .start = UART5_BASE_ADDR,
  99. .end = UART5_BASE_ADDR + 0x0B5,
  100. .flags = IORESOURCE_MEM,
  101. }, {
  102. .start = MXC_INT_UART5,
  103. .end = MXC_INT_UART5,
  104. .flags = IORESOURCE_IRQ,
  105. },
  106. };
  107. struct platform_device mxc_uart_device4 = {
  108. .name = "imx-uart",
  109. .id = 4,
  110. .resource = uart4,
  111. .num_resources = ARRAY_SIZE(uart4),
  112. };
  113. #endif /* CONFIG_ARCH_MX31 */
  114. /* GPIO port description */
  115. static struct mxc_gpio_port imx_gpio_ports[] = {
  116. [0] = {
  117. .chip.label = "gpio-0",
  118. .base = IO_ADDRESS(GPIO1_BASE_ADDR),
  119. .irq = MXC_INT_GPIO1,
  120. .virtual_irq_start = MXC_GPIO_IRQ_START,
  121. },
  122. [1] = {
  123. .chip.label = "gpio-1",
  124. .base = IO_ADDRESS(GPIO2_BASE_ADDR),
  125. .irq = MXC_INT_GPIO2,
  126. .virtual_irq_start = MXC_GPIO_IRQ_START + 32,
  127. },
  128. [2] = {
  129. .chip.label = "gpio-2",
  130. .base = IO_ADDRESS(GPIO3_BASE_ADDR),
  131. .irq = MXC_INT_GPIO3,
  132. .virtual_irq_start = MXC_GPIO_IRQ_START + 64,
  133. }
  134. };
  135. int __init mxc_register_gpios(void)
  136. {
  137. return mxc_gpio_init(imx_gpio_ports, ARRAY_SIZE(imx_gpio_ports));
  138. }
  139. static struct resource mxc_w1_master_resources[] = {
  140. {
  141. .start = OWIRE_BASE_ADDR,
  142. .end = OWIRE_BASE_ADDR + SZ_4K - 1,
  143. .flags = IORESOURCE_MEM,
  144. },
  145. };
  146. struct platform_device mxc_w1_master_device = {
  147. .name = "mxc_w1",
  148. .id = 0,
  149. .num_resources = ARRAY_SIZE(mxc_w1_master_resources),
  150. .resource = mxc_w1_master_resources,
  151. };
  152. static struct resource mxc_nand_resources[] = {
  153. {
  154. .start = 0, /* runtime dependent */
  155. .end = 0,
  156. .flags = IORESOURCE_MEM
  157. }, {
  158. .start = MXC_INT_NANDFC,
  159. .end = MXC_INT_NANDFC,
  160. .flags = IORESOURCE_IRQ
  161. },
  162. };
  163. struct platform_device mxc_nand_device = {
  164. .name = "mxc_nand",
  165. .id = 0,
  166. .num_resources = ARRAY_SIZE(mxc_nand_resources),
  167. .resource = mxc_nand_resources,
  168. };
  169. static struct resource mxc_i2c0_resources[] = {
  170. {
  171. .start = I2C_BASE_ADDR,
  172. .end = I2C_BASE_ADDR + SZ_4K - 1,
  173. .flags = IORESOURCE_MEM,
  174. },
  175. {
  176. .start = MXC_INT_I2C,
  177. .end = MXC_INT_I2C,
  178. .flags = IORESOURCE_IRQ,
  179. },
  180. };
  181. struct platform_device mxc_i2c_device0 = {
  182. .name = "imx-i2c",
  183. .id = 0,
  184. .num_resources = ARRAY_SIZE(mxc_i2c0_resources),
  185. .resource = mxc_i2c0_resources,
  186. };
  187. static struct resource mxc_i2c1_resources[] = {
  188. {
  189. .start = I2C2_BASE_ADDR,
  190. .end = I2C2_BASE_ADDR + SZ_4K - 1,
  191. .flags = IORESOURCE_MEM,
  192. },
  193. {
  194. .start = MXC_INT_I2C2,
  195. .end = MXC_INT_I2C2,
  196. .flags = IORESOURCE_IRQ,
  197. },
  198. };
  199. struct platform_device mxc_i2c_device1 = {
  200. .name = "imx-i2c",
  201. .id = 1,
  202. .num_resources = ARRAY_SIZE(mxc_i2c1_resources),
  203. .resource = mxc_i2c1_resources,
  204. };
  205. static struct resource mxc_i2c2_resources[] = {
  206. {
  207. .start = I2C3_BASE_ADDR,
  208. .end = I2C3_BASE_ADDR + SZ_4K - 1,
  209. .flags = IORESOURCE_MEM,
  210. },
  211. {
  212. .start = MXC_INT_I2C3,
  213. .end = MXC_INT_I2C3,
  214. .flags = IORESOURCE_IRQ,
  215. },
  216. };
  217. struct platform_device mxc_i2c_device2 = {
  218. .name = "imx-i2c",
  219. .id = 2,
  220. .num_resources = ARRAY_SIZE(mxc_i2c2_resources),
  221. .resource = mxc_i2c2_resources,
  222. };
  223. #ifdef CONFIG_ARCH_MX31
  224. static struct resource mxcsdhc0_resources[] = {
  225. {
  226. .start = MMC_SDHC1_BASE_ADDR,
  227. .end = MMC_SDHC1_BASE_ADDR + SZ_16K - 1,
  228. .flags = IORESOURCE_MEM,
  229. }, {
  230. .start = MXC_INT_MMC_SDHC1,
  231. .end = MXC_INT_MMC_SDHC1,
  232. .flags = IORESOURCE_IRQ,
  233. },
  234. };
  235. static struct resource mxcsdhc1_resources[] = {
  236. {
  237. .start = MMC_SDHC2_BASE_ADDR,
  238. .end = MMC_SDHC2_BASE_ADDR + SZ_16K - 1,
  239. .flags = IORESOURCE_MEM,
  240. }, {
  241. .start = MXC_INT_MMC_SDHC2,
  242. .end = MXC_INT_MMC_SDHC2,
  243. .flags = IORESOURCE_IRQ,
  244. },
  245. };
  246. struct platform_device mxcsdhc_device0 = {
  247. .name = "mxc-mmc",
  248. .id = 0,
  249. .num_resources = ARRAY_SIZE(mxcsdhc0_resources),
  250. .resource = mxcsdhc0_resources,
  251. };
  252. struct platform_device mxcsdhc_device1 = {
  253. .name = "mxc-mmc",
  254. .id = 1,
  255. .num_resources = ARRAY_SIZE(mxcsdhc1_resources),
  256. .resource = mxcsdhc1_resources,
  257. };
  258. #endif /* CONFIG_ARCH_MX31 */
  259. /* i.MX31 Image Processing Unit */
  260. /* The resource order is important! */
  261. static struct resource mx3_ipu_rsrc[] = {
  262. {
  263. .start = IPU_CTRL_BASE_ADDR,
  264. .end = IPU_CTRL_BASE_ADDR + 0x5F,
  265. .flags = IORESOURCE_MEM,
  266. }, {
  267. .start = IPU_CTRL_BASE_ADDR + 0x88,
  268. .end = IPU_CTRL_BASE_ADDR + 0xB3,
  269. .flags = IORESOURCE_MEM,
  270. }, {
  271. .start = MXC_INT_IPU_SYN,
  272. .end = MXC_INT_IPU_SYN,
  273. .flags = IORESOURCE_IRQ,
  274. }, {
  275. .start = MXC_INT_IPU_ERR,
  276. .end = MXC_INT_IPU_ERR,
  277. .flags = IORESOURCE_IRQ,
  278. },
  279. };
  280. struct platform_device mx3_ipu = {
  281. .name = "ipu-core",
  282. .id = -1,
  283. .num_resources = ARRAY_SIZE(mx3_ipu_rsrc),
  284. .resource = mx3_ipu_rsrc,
  285. };
  286. static struct resource fb_resources[] = {
  287. {
  288. .start = IPU_CTRL_BASE_ADDR + 0xB4,
  289. .end = IPU_CTRL_BASE_ADDR + 0x1BF,
  290. .flags = IORESOURCE_MEM,
  291. },
  292. };
  293. struct platform_device mx3_fb = {
  294. .name = "mx3_sdc_fb",
  295. .id = -1,
  296. .num_resources = ARRAY_SIZE(fb_resources),
  297. .resource = fb_resources,
  298. .dev = {
  299. .coherent_dma_mask = 0xffffffff,
  300. },
  301. };
  302. #ifdef CONFIG_ARCH_MX35
  303. static struct resource mxc_fec_resources[] = {
  304. {
  305. .start = MXC_FEC_BASE_ADDR,
  306. .end = MXC_FEC_BASE_ADDR + 0xfff,
  307. .flags = IORESOURCE_MEM
  308. }, {
  309. .start = MXC_INT_FEC,
  310. .end = MXC_INT_FEC,
  311. .flags = IORESOURCE_IRQ
  312. },
  313. };
  314. struct platform_device mxc_fec_device = {
  315. .name = "fec",
  316. .id = 0,
  317. .num_resources = ARRAY_SIZE(mxc_fec_resources),
  318. .resource = mxc_fec_resources,
  319. };
  320. #endif
  321. static int mx3_devices_init(void)
  322. {
  323. if (cpu_is_mx31()) {
  324. mxc_nand_resources[0].start = MX31_NFC_BASE_ADDR;
  325. mxc_nand_resources[0].end = MX31_NFC_BASE_ADDR + 0xfff;
  326. }
  327. if (cpu_is_mx35()) {
  328. mxc_nand_resources[0].start = MX35_NFC_BASE_ADDR;
  329. mxc_nand_resources[0].end = MX35_NFC_BASE_ADDR + 0xfff;
  330. }
  331. return 0;
  332. }
  333. subsys_initcall(mx3_devices_init);