clock.c 17 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605
  1. /*
  2. * Copyright 2005-2007 Freescale Semiconductor, Inc. All Rights Reserved.
  3. * Copyright (C) 2008 by Sascha Hauer <kernel@pengutronix.de>
  4. *
  5. * This program is free software; you can redistribute it and/or
  6. * modify it under the terms of the GNU General Public License
  7. * as published by the Free Software Foundation; either version 2
  8. * of the License, or (at your option) any later version.
  9. * This program is distributed in the hope that it will be useful,
  10. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  11. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  12. * GNU General Public License for more details.
  13. *
  14. * You should have received a copy of the GNU General Public License
  15. * along with this program; if not, write to the Free Software
  16. * Foundation, Inc., 51 Franklin Street, Fifth Floor, Boston,
  17. * MA 02110-1301, USA.
  18. */
  19. #include <linux/module.h>
  20. #include <linux/spinlock.h>
  21. #include <linux/delay.h>
  22. #include <linux/clk.h>
  23. #include <linux/err.h>
  24. #include <linux/io.h>
  25. #include <asm/clkdev.h>
  26. #include <asm/div64.h>
  27. #include <mach/clock.h>
  28. #include <mach/hardware.h>
  29. #include <mach/common.h>
  30. #include "crm_regs.h"
  31. #define PRE_DIV_MIN_FREQ 10000000 /* Minimum Frequency after Predivider */
  32. static void __calc_pre_post_dividers(u32 div, u32 *pre, u32 *post)
  33. {
  34. u32 min_pre, temp_pre, old_err, err;
  35. if (div >= 512) {
  36. *pre = 8;
  37. *post = 64;
  38. } else if (div >= 64) {
  39. min_pre = (div - 1) / 64 + 1;
  40. old_err = 8;
  41. for (temp_pre = 8; temp_pre >= min_pre; temp_pre--) {
  42. err = div % temp_pre;
  43. if (err == 0) {
  44. *pre = temp_pre;
  45. break;
  46. }
  47. err = temp_pre - err;
  48. if (err < old_err) {
  49. old_err = err;
  50. *pre = temp_pre;
  51. }
  52. }
  53. *post = (div + *pre - 1) / *pre;
  54. } else if (div <= 8) {
  55. *pre = div;
  56. *post = 1;
  57. } else {
  58. *pre = 1;
  59. *post = div;
  60. }
  61. }
  62. static struct clk mcu_pll_clk;
  63. static struct clk serial_pll_clk;
  64. static struct clk ipg_clk;
  65. static struct clk ckih_clk;
  66. static int cgr_enable(struct clk *clk)
  67. {
  68. u32 reg;
  69. if (!clk->enable_reg)
  70. return 0;
  71. reg = __raw_readl(clk->enable_reg);
  72. reg |= 3 << clk->enable_shift;
  73. __raw_writel(reg, clk->enable_reg);
  74. return 0;
  75. }
  76. static void cgr_disable(struct clk *clk)
  77. {
  78. u32 reg;
  79. if (!clk->enable_reg)
  80. return;
  81. reg = __raw_readl(clk->enable_reg);
  82. reg &= ~(3 << clk->enable_shift);
  83. /* special case for EMI clock */
  84. if (clk->enable_reg == MXC_CCM_CGR2 && clk->enable_shift == 8)
  85. reg |= (1 << clk->enable_shift);
  86. __raw_writel(reg, clk->enable_reg);
  87. }
  88. static unsigned long pll_ref_get_rate(void)
  89. {
  90. unsigned long ccmr;
  91. unsigned int prcs;
  92. ccmr = __raw_readl(MXC_CCM_CCMR);
  93. prcs = (ccmr & MXC_CCM_CCMR_PRCS_MASK) >> MXC_CCM_CCMR_PRCS_OFFSET;
  94. if (prcs == 0x1)
  95. return CKIL_CLK_FREQ * 1024;
  96. else
  97. return clk_get_rate(&ckih_clk);
  98. }
  99. static unsigned long usb_pll_get_rate(struct clk *clk)
  100. {
  101. unsigned long reg;
  102. reg = __raw_readl(MXC_CCM_UPCTL);
  103. return mxc_decode_pll(reg, pll_ref_get_rate());
  104. }
  105. static unsigned long serial_pll_get_rate(struct clk *clk)
  106. {
  107. unsigned long reg;
  108. reg = __raw_readl(MXC_CCM_SRPCTL);
  109. return mxc_decode_pll(reg, pll_ref_get_rate());
  110. }
  111. static unsigned long mcu_pll_get_rate(struct clk *clk)
  112. {
  113. unsigned long reg, ccmr;
  114. ccmr = __raw_readl(MXC_CCM_CCMR);
  115. if (!(ccmr & MXC_CCM_CCMR_MPE) || (ccmr & MXC_CCM_CCMR_MDS))
  116. return clk_get_rate(&ckih_clk);
  117. reg = __raw_readl(MXC_CCM_MPCTL);
  118. return mxc_decode_pll(reg, pll_ref_get_rate());
  119. }
  120. static int usb_pll_enable(struct clk *clk)
  121. {
  122. u32 reg;
  123. reg = __raw_readl(MXC_CCM_CCMR);
  124. reg |= MXC_CCM_CCMR_UPE;
  125. __raw_writel(reg, MXC_CCM_CCMR);
  126. /* No lock bit on MX31, so using max time from spec */
  127. udelay(80);
  128. return 0;
  129. }
  130. static void usb_pll_disable(struct clk *clk)
  131. {
  132. u32 reg;
  133. reg = __raw_readl(MXC_CCM_CCMR);
  134. reg &= ~MXC_CCM_CCMR_UPE;
  135. __raw_writel(reg, MXC_CCM_CCMR);
  136. }
  137. static int serial_pll_enable(struct clk *clk)
  138. {
  139. u32 reg;
  140. reg = __raw_readl(MXC_CCM_CCMR);
  141. reg |= MXC_CCM_CCMR_SPE;
  142. __raw_writel(reg, MXC_CCM_CCMR);
  143. /* No lock bit on MX31, so using max time from spec */
  144. udelay(80);
  145. return 0;
  146. }
  147. static void serial_pll_disable(struct clk *clk)
  148. {
  149. u32 reg;
  150. reg = __raw_readl(MXC_CCM_CCMR);
  151. reg &= ~MXC_CCM_CCMR_SPE;
  152. __raw_writel(reg, MXC_CCM_CCMR);
  153. }
  154. #define PDR0(mask, off) ((__raw_readl(MXC_CCM_PDR0) & mask) >> off)
  155. #define PDR1(mask, off) ((__raw_readl(MXC_CCM_PDR1) & mask) >> off)
  156. #define PDR2(mask, off) ((__raw_readl(MXC_CCM_PDR2) & mask) >> off)
  157. static unsigned long mcu_main_get_rate(struct clk *clk)
  158. {
  159. u32 pmcr0 = __raw_readl(MXC_CCM_PMCR0);
  160. if ((pmcr0 & MXC_CCM_PMCR0_DFSUP1) == MXC_CCM_PMCR0_DFSUP1_SPLL)
  161. return clk_get_rate(&serial_pll_clk);
  162. else
  163. return clk_get_rate(&mcu_pll_clk);
  164. }
  165. static unsigned long ahb_get_rate(struct clk *clk)
  166. {
  167. unsigned long max_pdf;
  168. max_pdf = PDR0(MXC_CCM_PDR0_MAX_PODF_MASK,
  169. MXC_CCM_PDR0_MAX_PODF_OFFSET);
  170. return clk_get_rate(clk->parent) / (max_pdf + 1);
  171. }
  172. static unsigned long ipg_get_rate(struct clk *clk)
  173. {
  174. unsigned long ipg_pdf;
  175. ipg_pdf = PDR0(MXC_CCM_PDR0_IPG_PODF_MASK,
  176. MXC_CCM_PDR0_IPG_PODF_OFFSET);
  177. return clk_get_rate(clk->parent) / (ipg_pdf + 1);
  178. }
  179. static unsigned long nfc_get_rate(struct clk *clk)
  180. {
  181. unsigned long nfc_pdf;
  182. nfc_pdf = PDR0(MXC_CCM_PDR0_NFC_PODF_MASK,
  183. MXC_CCM_PDR0_NFC_PODF_OFFSET);
  184. return clk_get_rate(clk->parent) / (nfc_pdf + 1);
  185. }
  186. static unsigned long hsp_get_rate(struct clk *clk)
  187. {
  188. unsigned long hsp_pdf;
  189. hsp_pdf = PDR0(MXC_CCM_PDR0_HSP_PODF_MASK,
  190. MXC_CCM_PDR0_HSP_PODF_OFFSET);
  191. return clk_get_rate(clk->parent) / (hsp_pdf + 1);
  192. }
  193. static unsigned long usb_get_rate(struct clk *clk)
  194. {
  195. unsigned long usb_pdf, usb_prepdf;
  196. usb_pdf = PDR1(MXC_CCM_PDR1_USB_PODF_MASK,
  197. MXC_CCM_PDR1_USB_PODF_OFFSET);
  198. usb_prepdf = PDR1(MXC_CCM_PDR1_USB_PRDF_MASK,
  199. MXC_CCM_PDR1_USB_PRDF_OFFSET);
  200. return clk_get_rate(clk->parent) / (usb_prepdf + 1) / (usb_pdf + 1);
  201. }
  202. static unsigned long csi_get_rate(struct clk *clk)
  203. {
  204. u32 reg, pre, post;
  205. reg = __raw_readl(MXC_CCM_PDR0);
  206. pre = (reg & MXC_CCM_PDR0_CSI_PRDF_MASK) >>
  207. MXC_CCM_PDR0_CSI_PRDF_OFFSET;
  208. pre++;
  209. post = (reg & MXC_CCM_PDR0_CSI_PODF_MASK) >>
  210. MXC_CCM_PDR0_CSI_PODF_OFFSET;
  211. post++;
  212. return clk_get_rate(clk->parent) / (pre * post);
  213. }
  214. static unsigned long csi_round_rate(struct clk *clk, unsigned long rate)
  215. {
  216. u32 pre, post, parent = clk_get_rate(clk->parent);
  217. u32 div = parent / rate;
  218. if (parent % rate)
  219. div++;
  220. __calc_pre_post_dividers(div, &pre, &post);
  221. return parent / (pre * post);
  222. }
  223. static int csi_set_rate(struct clk *clk, unsigned long rate)
  224. {
  225. u32 reg, div, pre, post, parent = clk_get_rate(clk->parent);
  226. div = parent / rate;
  227. if ((parent / div) != rate)
  228. return -EINVAL;
  229. __calc_pre_post_dividers(div, &pre, &post);
  230. /* Set CSI clock divider */
  231. reg = __raw_readl(MXC_CCM_PDR0) &
  232. ~(MXC_CCM_PDR0_CSI_PODF_MASK | MXC_CCM_PDR0_CSI_PRDF_MASK);
  233. reg |= (post - 1) << MXC_CCM_PDR0_CSI_PODF_OFFSET;
  234. reg |= (pre - 1) << MXC_CCM_PDR0_CSI_PRDF_OFFSET;
  235. __raw_writel(reg, MXC_CCM_PDR0);
  236. return 0;
  237. }
  238. static unsigned long ssi1_get_rate(struct clk *clk)
  239. {
  240. unsigned long ssi1_pdf, ssi1_prepdf;
  241. ssi1_pdf = PDR1(MXC_CCM_PDR1_SSI1_PODF_MASK,
  242. MXC_CCM_PDR1_SSI1_PODF_OFFSET);
  243. ssi1_prepdf = PDR1(MXC_CCM_PDR1_SSI1_PRE_PODF_MASK,
  244. MXC_CCM_PDR1_SSI1_PRE_PODF_OFFSET);
  245. return clk_get_rate(clk->parent) / (ssi1_prepdf + 1) / (ssi1_pdf + 1);
  246. }
  247. static unsigned long ssi2_get_rate(struct clk *clk)
  248. {
  249. unsigned long ssi2_pdf, ssi2_prepdf;
  250. ssi2_pdf = PDR1(MXC_CCM_PDR1_SSI2_PODF_MASK,
  251. MXC_CCM_PDR1_SSI2_PODF_OFFSET);
  252. ssi2_prepdf = PDR1(MXC_CCM_PDR1_SSI2_PRE_PODF_MASK,
  253. MXC_CCM_PDR1_SSI2_PRE_PODF_OFFSET);
  254. return clk_get_rate(clk->parent) / (ssi2_prepdf + 1) / (ssi2_pdf + 1);
  255. }
  256. static unsigned long firi_get_rate(struct clk *clk)
  257. {
  258. unsigned long firi_pdf, firi_prepdf;
  259. firi_pdf = PDR1(MXC_CCM_PDR1_FIRI_PODF_MASK,
  260. MXC_CCM_PDR1_FIRI_PODF_OFFSET);
  261. firi_prepdf = PDR1(MXC_CCM_PDR1_FIRI_PRE_PODF_MASK,
  262. MXC_CCM_PDR1_FIRI_PRE_PODF_OFFSET);
  263. return clk_get_rate(clk->parent) / (firi_prepdf + 1) / (firi_pdf + 1);
  264. }
  265. static unsigned long firi_round_rate(struct clk *clk, unsigned long rate)
  266. {
  267. u32 pre, post;
  268. u32 parent = clk_get_rate(clk->parent);
  269. u32 div = parent / rate;
  270. if (parent % rate)
  271. div++;
  272. __calc_pre_post_dividers(div, &pre, &post);
  273. return parent / (pre * post);
  274. }
  275. static int firi_set_rate(struct clk *clk, unsigned long rate)
  276. {
  277. u32 reg, div, pre, post, parent = clk_get_rate(clk->parent);
  278. div = parent / rate;
  279. if ((parent / div) != rate)
  280. return -EINVAL;
  281. __calc_pre_post_dividers(div, &pre, &post);
  282. /* Set FIRI clock divider */
  283. reg = __raw_readl(MXC_CCM_PDR1) &
  284. ~(MXC_CCM_PDR1_FIRI_PODF_MASK | MXC_CCM_PDR1_FIRI_PRE_PODF_MASK);
  285. reg |= (pre - 1) << MXC_CCM_PDR1_FIRI_PRE_PODF_OFFSET;
  286. reg |= (post - 1) << MXC_CCM_PDR1_FIRI_PODF_OFFSET;
  287. __raw_writel(reg, MXC_CCM_PDR1);
  288. return 0;
  289. }
  290. static unsigned long mbx_get_rate(struct clk *clk)
  291. {
  292. return clk_get_rate(clk->parent) / 2;
  293. }
  294. static unsigned long mstick1_get_rate(struct clk *clk)
  295. {
  296. unsigned long msti_pdf;
  297. msti_pdf = PDR2(MXC_CCM_PDR2_MST1_PDF_MASK,
  298. MXC_CCM_PDR2_MST1_PDF_OFFSET);
  299. return clk_get_rate(clk->parent) / (msti_pdf + 1);
  300. }
  301. static unsigned long mstick2_get_rate(struct clk *clk)
  302. {
  303. unsigned long msti_pdf;
  304. msti_pdf = PDR2(MXC_CCM_PDR2_MST2_PDF_MASK,
  305. MXC_CCM_PDR2_MST2_PDF_OFFSET);
  306. return clk_get_rate(clk->parent) / (msti_pdf + 1);
  307. }
  308. static unsigned long ckih_rate;
  309. static unsigned long clk_ckih_get_rate(struct clk *clk)
  310. {
  311. return ckih_rate;
  312. }
  313. static struct clk ckih_clk = {
  314. .get_rate = clk_ckih_get_rate,
  315. };
  316. static struct clk mcu_pll_clk = {
  317. .parent = &ckih_clk,
  318. .get_rate = mcu_pll_get_rate,
  319. };
  320. static struct clk mcu_main_clk = {
  321. .parent = &mcu_pll_clk,
  322. .get_rate = mcu_main_get_rate,
  323. };
  324. static struct clk serial_pll_clk = {
  325. .parent = &ckih_clk,
  326. .get_rate = serial_pll_get_rate,
  327. .enable = serial_pll_enable,
  328. .disable = serial_pll_disable,
  329. };
  330. static struct clk usb_pll_clk = {
  331. .parent = &ckih_clk,
  332. .get_rate = usb_pll_get_rate,
  333. .enable = usb_pll_enable,
  334. .disable = usb_pll_disable,
  335. };
  336. static struct clk ahb_clk = {
  337. .parent = &mcu_main_clk,
  338. .get_rate = ahb_get_rate,
  339. };
  340. #define DEFINE_CLOCK(name, i, er, es, gr, s, p) \
  341. static struct clk name = { \
  342. .id = i, \
  343. .enable_reg = er, \
  344. .enable_shift = es, \
  345. .get_rate = gr, \
  346. .enable = cgr_enable, \
  347. .disable = cgr_disable, \
  348. .secondary = s, \
  349. .parent = p, \
  350. }
  351. #define DEFINE_CLOCK1(name, i, er, es, getsetround, s, p) \
  352. static struct clk name = { \
  353. .id = i, \
  354. .enable_reg = er, \
  355. .enable_shift = es, \
  356. .get_rate = getsetround##_get_rate, \
  357. .set_rate = getsetround##_set_rate, \
  358. .round_rate = getsetround##_round_rate, \
  359. .enable = cgr_enable, \
  360. .disable = cgr_disable, \
  361. .secondary = s, \
  362. .parent = p, \
  363. }
  364. DEFINE_CLOCK(perclk_clk, 0, NULL, 0, NULL, NULL, &ipg_clk);
  365. DEFINE_CLOCK(sdhc1_clk, 0, MXC_CCM_CGR0, 0, NULL, NULL, &perclk_clk);
  366. DEFINE_CLOCK(sdhc2_clk, 1, MXC_CCM_CGR0, 2, NULL, NULL, &perclk_clk);
  367. DEFINE_CLOCK(gpt_clk, 0, MXC_CCM_CGR0, 4, NULL, NULL, &perclk_clk);
  368. DEFINE_CLOCK(epit1_clk, 0, MXC_CCM_CGR0, 6, NULL, NULL, &perclk_clk);
  369. DEFINE_CLOCK(epit2_clk, 1, MXC_CCM_CGR0, 8, NULL, NULL, &perclk_clk);
  370. DEFINE_CLOCK(iim_clk, 0, MXC_CCM_CGR0, 10, NULL, NULL, &ipg_clk);
  371. DEFINE_CLOCK(ata_clk, 0, MXC_CCM_CGR0, 12, NULL, NULL, &ipg_clk);
  372. DEFINE_CLOCK(sdma_clk1, 0, MXC_CCM_CGR0, 14, NULL, &sdma_clk1, &ahb_clk);
  373. DEFINE_CLOCK(cspi3_clk, 2, MXC_CCM_CGR0, 16, NULL, NULL, &ipg_clk);
  374. DEFINE_CLOCK(rng_clk, 0, MXC_CCM_CGR0, 18, NULL, NULL, &ipg_clk);
  375. DEFINE_CLOCK(uart1_clk, 0, MXC_CCM_CGR0, 20, NULL, NULL, &perclk_clk);
  376. DEFINE_CLOCK(uart2_clk, 1, MXC_CCM_CGR0, 22, NULL, NULL, &perclk_clk);
  377. DEFINE_CLOCK(ssi1_clk, 0, MXC_CCM_CGR0, 24, ssi1_get_rate, NULL, &serial_pll_clk);
  378. DEFINE_CLOCK(i2c1_clk, 0, MXC_CCM_CGR0, 26, NULL, NULL, &perclk_clk);
  379. DEFINE_CLOCK(i2c2_clk, 1, MXC_CCM_CGR0, 28, NULL, NULL, &perclk_clk);
  380. DEFINE_CLOCK(i2c3_clk, 2, MXC_CCM_CGR0, 30, NULL, NULL, &perclk_clk);
  381. DEFINE_CLOCK(mpeg4_clk, 0, MXC_CCM_CGR1, 0, NULL, NULL, &ahb_clk);
  382. DEFINE_CLOCK(mstick1_clk, 0, MXC_CCM_CGR1, 2, mstick1_get_rate, NULL, &usb_pll_clk);
  383. DEFINE_CLOCK(mstick2_clk, 1, MXC_CCM_CGR1, 4, mstick2_get_rate, NULL, &usb_pll_clk);
  384. DEFINE_CLOCK1(csi_clk, 0, MXC_CCM_CGR1, 6, csi, NULL, &ahb_clk);
  385. DEFINE_CLOCK(rtc_clk, 0, MXC_CCM_CGR1, 8, NULL, NULL, &ipg_clk);
  386. DEFINE_CLOCK(wdog_clk, 0, MXC_CCM_CGR1, 10, NULL, NULL, &ipg_clk);
  387. DEFINE_CLOCK(pwm_clk, 0, MXC_CCM_CGR1, 12, NULL, NULL, &perclk_clk);
  388. DEFINE_CLOCK(usb_clk2, 0, MXC_CCM_CGR1, 18, usb_get_rate, NULL, &ahb_clk);
  389. DEFINE_CLOCK(kpp_clk, 0, MXC_CCM_CGR1, 20, NULL, NULL, &ipg_clk);
  390. DEFINE_CLOCK(ipu_clk, 0, MXC_CCM_CGR1, 22, hsp_get_rate, NULL, &mcu_main_clk);
  391. DEFINE_CLOCK(uart3_clk, 2, MXC_CCM_CGR1, 24, NULL, NULL, &perclk_clk);
  392. DEFINE_CLOCK(uart4_clk, 3, MXC_CCM_CGR1, 26, NULL, NULL, &perclk_clk);
  393. DEFINE_CLOCK(uart5_clk, 4, MXC_CCM_CGR1, 28, NULL, NULL, &perclk_clk);
  394. DEFINE_CLOCK(owire_clk, 0, MXC_CCM_CGR1, 30, NULL, NULL, &perclk_clk);
  395. DEFINE_CLOCK(ssi2_clk, 1, MXC_CCM_CGR2, 0, ssi2_get_rate, NULL, &serial_pll_clk);
  396. DEFINE_CLOCK(cspi1_clk, 0, MXC_CCM_CGR2, 2, NULL, NULL, &ipg_clk);
  397. DEFINE_CLOCK(cspi2_clk, 1, MXC_CCM_CGR2, 4, NULL, NULL, &ipg_clk);
  398. DEFINE_CLOCK(mbx_clk, 0, MXC_CCM_CGR2, 6, mbx_get_rate, NULL, &ahb_clk);
  399. DEFINE_CLOCK(emi_clk, 0, MXC_CCM_CGR2, 8, NULL, NULL, &ahb_clk);
  400. DEFINE_CLOCK(rtic_clk, 0, MXC_CCM_CGR2, 10, NULL, NULL, &ahb_clk);
  401. DEFINE_CLOCK1(firi_clk, 0, MXC_CCM_CGR2, 12, firi, NULL, &usb_pll_clk);
  402. DEFINE_CLOCK(sdma_clk2, 0, NULL, 0, NULL, NULL, &ipg_clk);
  403. DEFINE_CLOCK(usb_clk1, 0, NULL, 0, usb_get_rate, NULL, &usb_pll_clk);
  404. DEFINE_CLOCK(nfc_clk, 0, NULL, 0, nfc_get_rate, NULL, &ahb_clk);
  405. DEFINE_CLOCK(scc_clk, 0, NULL, 0, NULL, NULL, &ipg_clk);
  406. DEFINE_CLOCK(ipg_clk, 0, NULL, 0, ipg_get_rate, NULL, &ahb_clk);
  407. #define _REGISTER_CLOCK(d, n, c) \
  408. { \
  409. .dev_id = d, \
  410. .con_id = n, \
  411. .clk = &c, \
  412. },
  413. static struct clk_lookup lookups[] __initdata = {
  414. _REGISTER_CLOCK(NULL, "emi", emi_clk)
  415. _REGISTER_CLOCK(NULL, "cspi", cspi1_clk)
  416. _REGISTER_CLOCK(NULL, "cspi", cspi2_clk)
  417. _REGISTER_CLOCK(NULL, "cspi", cspi3_clk)
  418. _REGISTER_CLOCK(NULL, "gpt", gpt_clk)
  419. _REGISTER_CLOCK(NULL, "pwm", pwm_clk)
  420. _REGISTER_CLOCK(NULL, "wdog", wdog_clk)
  421. _REGISTER_CLOCK(NULL, "rtc", rtc_clk)
  422. _REGISTER_CLOCK(NULL, "epit", epit1_clk)
  423. _REGISTER_CLOCK(NULL, "epit", epit2_clk)
  424. _REGISTER_CLOCK("mxc_nand.0", NULL, nfc_clk)
  425. _REGISTER_CLOCK("ipu-core", NULL, ipu_clk)
  426. _REGISTER_CLOCK("mx3_sdc_fb", NULL, ipu_clk)
  427. _REGISTER_CLOCK(NULL, "kpp", kpp_clk)
  428. _REGISTER_CLOCK("fsl-usb2-udc", "usb", usb_clk1)
  429. _REGISTER_CLOCK("fsl-usb2-udc", "usb_ahb", usb_clk2)
  430. _REGISTER_CLOCK("mx3-camera.0", NULL, csi_clk)
  431. _REGISTER_CLOCK("imx-uart.0", NULL, uart1_clk)
  432. _REGISTER_CLOCK("imx-uart.1", NULL, uart2_clk)
  433. _REGISTER_CLOCK("imx-uart.2", NULL, uart3_clk)
  434. _REGISTER_CLOCK("imx-uart.3", NULL, uart4_clk)
  435. _REGISTER_CLOCK("imx-uart.4", NULL, uart5_clk)
  436. _REGISTER_CLOCK("imx-i2c.0", NULL, i2c1_clk)
  437. _REGISTER_CLOCK("imx-i2c.1", NULL, i2c2_clk)
  438. _REGISTER_CLOCK("imx-i2c.2", NULL, i2c3_clk)
  439. _REGISTER_CLOCK("mxc_w1.0", NULL, owire_clk)
  440. _REGISTER_CLOCK("mxc-mmc.0", NULL, sdhc1_clk)
  441. _REGISTER_CLOCK("mxc-mmc.1", NULL, sdhc2_clk)
  442. _REGISTER_CLOCK(NULL, "ssi", ssi1_clk)
  443. _REGISTER_CLOCK(NULL, "ssi", ssi2_clk)
  444. _REGISTER_CLOCK(NULL, "firi", firi_clk)
  445. _REGISTER_CLOCK(NULL, "ata", ata_clk)
  446. _REGISTER_CLOCK(NULL, "rtic", rtic_clk)
  447. _REGISTER_CLOCK(NULL, "rng", rng_clk)
  448. _REGISTER_CLOCK(NULL, "sdma_ahb", sdma_clk1)
  449. _REGISTER_CLOCK(NULL, "sdma_ipg", sdma_clk2)
  450. _REGISTER_CLOCK(NULL, "mstick", mstick1_clk)
  451. _REGISTER_CLOCK(NULL, "mstick", mstick2_clk)
  452. _REGISTER_CLOCK(NULL, "scc", scc_clk)
  453. _REGISTER_CLOCK(NULL, "iim", iim_clk)
  454. _REGISTER_CLOCK(NULL, "mpeg4", mpeg4_clk)
  455. _REGISTER_CLOCK(NULL, "mbx", mbx_clk)
  456. };
  457. int __init mx31_clocks_init(unsigned long fref)
  458. {
  459. u32 reg;
  460. int i;
  461. mxc_set_cpu_type(MXC_CPU_MX31);
  462. ckih_rate = fref;
  463. for (i = 0; i < ARRAY_SIZE(lookups); i++)
  464. clkdev_add(&lookups[i]);
  465. /* Turn off all possible clocks */
  466. __raw_writel((3 << 4), MXC_CCM_CGR0);
  467. __raw_writel(0, MXC_CCM_CGR1);
  468. __raw_writel((3 << 8) | (3 << 14) | (3 << 16)|
  469. 1 << 27 | 1 << 28, /* Bit 27 and 28 are not defined for
  470. MX32, but still required to be set */
  471. MXC_CCM_CGR2);
  472. usb_pll_disable(&usb_pll_clk);
  473. pr_info("Clock input source is %ld\n", clk_get_rate(&ckih_clk));
  474. clk_enable(&gpt_clk);
  475. clk_enable(&emi_clk);
  476. clk_enable(&iim_clk);
  477. clk_enable(&serial_pll_clk);
  478. if (mx31_revision() >= CHIP_REV_2_0) {
  479. reg = __raw_readl(MXC_CCM_PMCR1);
  480. /* No PLL restart on DVFS switch; enable auto EMI handshake */
  481. reg |= MXC_CCM_PMCR1_PLLRDIS | MXC_CCM_PMCR1_EMIRQ_EN;
  482. __raw_writel(reg, MXC_CCM_PMCR1);
  483. }
  484. mxc_timer_init(&ipg_clk);
  485. return 0;
  486. }