irqs.h 2.8 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990
  1. /* arch/arm/mach-msm/include/mach/irqs.h
  2. *
  3. * Copyright (C) 2007 Google, Inc.
  4. * Author: Brian Swetland <swetland@google.com>
  5. *
  6. * This software is licensed under the terms of the GNU General Public
  7. * License version 2, as published by the Free Software Foundation, and
  8. * may be copied, distributed, and modified under those terms.
  9. *
  10. * This program is distributed in the hope that it will be useful,
  11. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  12. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  13. * GNU General Public License for more details.
  14. *
  15. */
  16. #ifndef __ASM_ARCH_MSM_IRQS_H
  17. #define __ASM_ARCH_MSM_IRQS_H
  18. /* MSM ARM11 Interrupt Numbers */
  19. /* See 80-VE113-1 A, pp219-221 */
  20. #define INT_A9_M2A_0 0
  21. #define INT_A9_M2A_1 1
  22. #define INT_A9_M2A_2 2
  23. #define INT_A9_M2A_3 3
  24. #define INT_A9_M2A_4 4
  25. #define INT_A9_M2A_5 5
  26. #define INT_A9_M2A_6 6
  27. #define INT_GP_TIMER_EXP 7
  28. #define INT_DEBUG_TIMER_EXP 8
  29. #define INT_UART1 9
  30. #define INT_UART2 10
  31. #define INT_UART3 11
  32. #define INT_UART1_RX 12
  33. #define INT_UART2_RX 13
  34. #define INT_UART3_RX 14
  35. #define INT_USB_OTG 15
  36. #define INT_MDDI_PRI 16
  37. #define INT_MDDI_EXT 17
  38. #define INT_MDDI_CLIENT 18
  39. #define INT_MDP 19
  40. #define INT_GRAPHICS 20
  41. #define INT_ADM_AARM 21
  42. #define INT_ADSP_A11 22
  43. #define INT_ADSP_A9_A11 23
  44. #define INT_SDC1_0 24
  45. #define INT_SDC1_1 25
  46. #define INT_SDC2_0 26
  47. #define INT_SDC2_1 27
  48. #define INT_KEYSENSE 28
  49. #define INT_TCHSCRN_SSBI 29
  50. #define INT_TCHSCRN1 30
  51. #define INT_TCHSCRN2 31
  52. #define INT_GPIO_GROUP1 (32 + 0)
  53. #define INT_GPIO_GROUP2 (32 + 1)
  54. #define INT_PWB_I2C (32 + 2)
  55. #define INT_SOFTRESET (32 + 3)
  56. #define INT_NAND_WR_ER_DONE (32 + 4)
  57. #define INT_NAND_OP_DONE (32 + 5)
  58. #define INT_PBUS_ARM11 (32 + 6)
  59. #define INT_AXI_MPU_SMI (32 + 7)
  60. #define INT_AXI_MPU_EBI1 (32 + 8)
  61. #define INT_AD_HSSD (32 + 9)
  62. #define INT_ARM11_PMU (32 + 10)
  63. #define INT_ARM11_DMA (32 + 11)
  64. #define INT_TSIF_IRQ (32 + 12)
  65. #define INT_UART1DM_IRQ (32 + 13)
  66. #define INT_UART1DM_RX (32 + 14)
  67. #define INT_USB_HS (32 + 15)
  68. #define INT_SDC3_0 (32 + 16)
  69. #define INT_SDC3_1 (32 + 17)
  70. #define INT_SDC4_0 (32 + 18)
  71. #define INT_SDC4_1 (32 + 19)
  72. #define INT_UART2DM_RX (32 + 20)
  73. #define INT_UART2DM_IRQ (32 + 21)
  74. /* 22-31 are reserved */
  75. #define MSM_IRQ_BIT(irq) (1 << ((irq) & 31))
  76. #define NR_MSM_IRQS 64
  77. #define NR_GPIO_IRQS 122
  78. #define NR_BOARD_IRQS 64
  79. #define NR_IRQS (NR_MSM_IRQS + NR_GPIO_IRQS + NR_BOARD_IRQS)
  80. #define MSM_GPIO_TO_INT(n) (NR_MSM_IRQS + (n))
  81. #endif