pxa168.c 2.7 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111
  1. /*
  2. * linux/arch/arm/mach-mmp/pxa168.c
  3. *
  4. * Code specific to PXA168
  5. *
  6. * This program is free software; you can redistribute it and/or modify
  7. * it under the terms of the GNU General Public License version 2 as
  8. * published by the Free Software Foundation.
  9. */
  10. #include <linux/module.h>
  11. #include <linux/kernel.h>
  12. #include <linux/init.h>
  13. #include <linux/list.h>
  14. #include <linux/io.h>
  15. #include <linux/clk.h>
  16. #include <asm/mach/time.h>
  17. #include <mach/addr-map.h>
  18. #include <mach/cputype.h>
  19. #include <mach/regs-apbc.h>
  20. #include <mach/irqs.h>
  21. #include <mach/gpio.h>
  22. #include <mach/dma.h>
  23. #include <mach/devices.h>
  24. #include <mach/mfp.h>
  25. #include "common.h"
  26. #include "clock.h"
  27. #define MFPR_VIRT_BASE (APB_VIRT_BASE + 0x1e000)
  28. static struct mfp_addr_map pxa168_mfp_addr_map[] __initdata =
  29. {
  30. MFP_ADDR_X(GPIO0, GPIO36, 0x04c),
  31. MFP_ADDR_X(GPIO37, GPIO55, 0x000),
  32. MFP_ADDR_X(GPIO56, GPIO123, 0x0e0),
  33. MFP_ADDR_X(GPIO124, GPIO127, 0x0f4),
  34. MFP_ADDR_END,
  35. };
  36. #define APMASK(i) (GPIO_REGS_VIRT + BANK_OFF(i) + 0x09c)
  37. static void __init pxa168_init_gpio(void)
  38. {
  39. int i;
  40. /* enable GPIO clock */
  41. __raw_writel(APBC_APBCLK | APBC_FNCLK, APBC_PXA168_GPIO);
  42. /* unmask GPIO edge detection for all 4 banks - APMASKx */
  43. for (i = 0; i < 4; i++)
  44. __raw_writel(0xffffffff, APMASK(i));
  45. pxa_init_gpio(IRQ_PXA168_GPIOX, 0, 127, NULL);
  46. }
  47. void __init pxa168_init_irq(void)
  48. {
  49. icu_init_irq();
  50. pxa168_init_gpio();
  51. }
  52. /* APB peripheral clocks */
  53. static APBC_CLK(uart1, PXA168_UART1, 1, 14745600);
  54. static APBC_CLK(uart2, PXA168_UART2, 1, 14745600);
  55. /* device and clock bindings */
  56. static struct clk_lookup pxa168_clkregs[] = {
  57. INIT_CLKREG(&clk_uart1, "pxa2xx-uart.0", NULL),
  58. INIT_CLKREG(&clk_uart2, "pxa2xx-uart.1", NULL),
  59. };
  60. static int __init pxa168_init(void)
  61. {
  62. if (cpu_is_pxa168()) {
  63. mfp_init_base(MFPR_VIRT_BASE);
  64. mfp_init_addr(pxa168_mfp_addr_map);
  65. pxa_init_dma(IRQ_PXA168_DMA_INT0, 32);
  66. clks_register(ARRAY_AND_SIZE(pxa168_clkregs));
  67. }
  68. return 0;
  69. }
  70. postcore_initcall(pxa168_init);
  71. /* system timer - clock enabled, 3.25MHz */
  72. #define TIMER_CLK_RST (APBC_APBCLK | APBC_FNCLK | APBC_FNCLKSEL(3))
  73. static void __init pxa168_timer_init(void)
  74. {
  75. /* this is early, we have to initialize the CCU registers by
  76. * ourselves instead of using clk_* API. Clock rate is defined
  77. * by APBC_TIMERS_CLK_RST (3.25MHz) and enabled free-running
  78. */
  79. __raw_writel(APBC_APBCLK | APBC_RST, APBC_PXA168_TIMERS);
  80. /* 3.25MHz, bus/functional clock enabled, release reset */
  81. __raw_writel(TIMER_CLK_RST, APBC_PXA168_TIMERS);
  82. timer_init(IRQ_PXA168_TIMER1);
  83. }
  84. struct sys_timer pxa168_timer = {
  85. .init = pxa168_timer_init,
  86. };
  87. /* on-chip devices */
  88. PXA168_DEVICE(uart1, "pxa2xx-uart", 0, UART1, 0xd4017000, 0x30, 21, 22);
  89. PXA168_DEVICE(uart2, "pxa2xx-uart", 1, UART2, 0xd4018000, 0x30, 23, 24);