integrator_cp.c 13 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591
  1. /*
  2. * linux/arch/arm/mach-integrator/integrator_cp.c
  3. *
  4. * Copyright (C) 2003 Deep Blue Solutions Ltd
  5. *
  6. * This program is free software; you can redistribute it and/or modify
  7. * it under the terms of the GNU General Public License as published by
  8. * the Free Software Foundation; either version 2 of the License.
  9. */
  10. #include <linux/types.h>
  11. #include <linux/kernel.h>
  12. #include <linux/init.h>
  13. #include <linux/list.h>
  14. #include <linux/platform_device.h>
  15. #include <linux/dma-mapping.h>
  16. #include <linux/slab.h>
  17. #include <linux/string.h>
  18. #include <linux/sysdev.h>
  19. #include <linux/amba/bus.h>
  20. #include <linux/amba/kmi.h>
  21. #include <linux/amba/clcd.h>
  22. #include <linux/io.h>
  23. #include <asm/clkdev.h>
  24. #include <mach/clkdev.h>
  25. #include <mach/hardware.h>
  26. #include <asm/irq.h>
  27. #include <asm/setup.h>
  28. #include <asm/mach-types.h>
  29. #include <asm/hardware/icst525.h>
  30. #include <mach/cm.h>
  31. #include <mach/lm.h>
  32. #include <asm/mach/arch.h>
  33. #include <asm/mach/flash.h>
  34. #include <asm/mach/irq.h>
  35. #include <asm/mach/mmc.h>
  36. #include <asm/mach/map.h>
  37. #include <asm/mach/time.h>
  38. #include "common.h"
  39. #define INTCP_PA_MMC_BASE 0x1c000000
  40. #define INTCP_PA_AACI_BASE 0x1d000000
  41. #define INTCP_PA_FLASH_BASE 0x24000000
  42. #define INTCP_FLASH_SIZE SZ_32M
  43. #define INTCP_PA_CLCD_BASE 0xc0000000
  44. #define INTCP_VA_CIC_BASE 0xf1000040
  45. #define INTCP_VA_PIC_BASE 0xf1400000
  46. #define INTCP_VA_SIC_BASE 0xfca00000
  47. #define INTCP_PA_ETH_BASE 0xc8000000
  48. #define INTCP_ETH_SIZE 0x10
  49. #define INTCP_VA_CTRL_BASE 0xfcb00000
  50. #define INTCP_FLASHPROG 0x04
  51. #define CINTEGRATOR_FLASHPROG_FLVPPEN (1 << 0)
  52. #define CINTEGRATOR_FLASHPROG_FLWREN (1 << 1)
  53. /*
  54. * Logical Physical
  55. * f1000000 10000000 Core module registers
  56. * f1100000 11000000 System controller registers
  57. * f1200000 12000000 EBI registers
  58. * f1300000 13000000 Counter/Timer
  59. * f1400000 14000000 Interrupt controller
  60. * f1600000 16000000 UART 0
  61. * f1700000 17000000 UART 1
  62. * f1a00000 1a000000 Debug LEDs
  63. * f1b00000 1b000000 GPIO
  64. */
  65. static struct map_desc intcp_io_desc[] __initdata = {
  66. {
  67. .virtual = IO_ADDRESS(INTEGRATOR_HDR_BASE),
  68. .pfn = __phys_to_pfn(INTEGRATOR_HDR_BASE),
  69. .length = SZ_4K,
  70. .type = MT_DEVICE
  71. }, {
  72. .virtual = IO_ADDRESS(INTEGRATOR_SC_BASE),
  73. .pfn = __phys_to_pfn(INTEGRATOR_SC_BASE),
  74. .length = SZ_4K,
  75. .type = MT_DEVICE
  76. }, {
  77. .virtual = IO_ADDRESS(INTEGRATOR_EBI_BASE),
  78. .pfn = __phys_to_pfn(INTEGRATOR_EBI_BASE),
  79. .length = SZ_4K,
  80. .type = MT_DEVICE
  81. }, {
  82. .virtual = IO_ADDRESS(INTEGRATOR_CT_BASE),
  83. .pfn = __phys_to_pfn(INTEGRATOR_CT_BASE),
  84. .length = SZ_4K,
  85. .type = MT_DEVICE
  86. }, {
  87. .virtual = IO_ADDRESS(INTEGRATOR_IC_BASE),
  88. .pfn = __phys_to_pfn(INTEGRATOR_IC_BASE),
  89. .length = SZ_4K,
  90. .type = MT_DEVICE
  91. }, {
  92. .virtual = IO_ADDRESS(INTEGRATOR_UART0_BASE),
  93. .pfn = __phys_to_pfn(INTEGRATOR_UART0_BASE),
  94. .length = SZ_4K,
  95. .type = MT_DEVICE
  96. }, {
  97. .virtual = IO_ADDRESS(INTEGRATOR_UART1_BASE),
  98. .pfn = __phys_to_pfn(INTEGRATOR_UART1_BASE),
  99. .length = SZ_4K,
  100. .type = MT_DEVICE
  101. }, {
  102. .virtual = IO_ADDRESS(INTEGRATOR_DBG_BASE),
  103. .pfn = __phys_to_pfn(INTEGRATOR_DBG_BASE),
  104. .length = SZ_4K,
  105. .type = MT_DEVICE
  106. }, {
  107. .virtual = IO_ADDRESS(INTEGRATOR_GPIO_BASE),
  108. .pfn = __phys_to_pfn(INTEGRATOR_GPIO_BASE),
  109. .length = SZ_4K,
  110. .type = MT_DEVICE
  111. }, {
  112. .virtual = 0xfca00000,
  113. .pfn = __phys_to_pfn(0xca000000),
  114. .length = SZ_4K,
  115. .type = MT_DEVICE
  116. }, {
  117. .virtual = 0xfcb00000,
  118. .pfn = __phys_to_pfn(0xcb000000),
  119. .length = SZ_4K,
  120. .type = MT_DEVICE
  121. }
  122. };
  123. static void __init intcp_map_io(void)
  124. {
  125. iotable_init(intcp_io_desc, ARRAY_SIZE(intcp_io_desc));
  126. }
  127. #define cic_writel __raw_writel
  128. #define cic_readl __raw_readl
  129. #define pic_writel __raw_writel
  130. #define pic_readl __raw_readl
  131. #define sic_writel __raw_writel
  132. #define sic_readl __raw_readl
  133. static void cic_mask_irq(unsigned int irq)
  134. {
  135. irq -= IRQ_CIC_START;
  136. cic_writel(1 << irq, INTCP_VA_CIC_BASE + IRQ_ENABLE_CLEAR);
  137. }
  138. static void cic_unmask_irq(unsigned int irq)
  139. {
  140. irq -= IRQ_CIC_START;
  141. cic_writel(1 << irq, INTCP_VA_CIC_BASE + IRQ_ENABLE_SET);
  142. }
  143. static struct irq_chip cic_chip = {
  144. .name = "CIC",
  145. .ack = cic_mask_irq,
  146. .mask = cic_mask_irq,
  147. .unmask = cic_unmask_irq,
  148. };
  149. static void pic_mask_irq(unsigned int irq)
  150. {
  151. irq -= IRQ_PIC_START;
  152. pic_writel(1 << irq, INTCP_VA_PIC_BASE + IRQ_ENABLE_CLEAR);
  153. }
  154. static void pic_unmask_irq(unsigned int irq)
  155. {
  156. irq -= IRQ_PIC_START;
  157. pic_writel(1 << irq, INTCP_VA_PIC_BASE + IRQ_ENABLE_SET);
  158. }
  159. static struct irq_chip pic_chip = {
  160. .name = "PIC",
  161. .ack = pic_mask_irq,
  162. .mask = pic_mask_irq,
  163. .unmask = pic_unmask_irq,
  164. };
  165. static void sic_mask_irq(unsigned int irq)
  166. {
  167. irq -= IRQ_SIC_START;
  168. sic_writel(1 << irq, INTCP_VA_SIC_BASE + IRQ_ENABLE_CLEAR);
  169. }
  170. static void sic_unmask_irq(unsigned int irq)
  171. {
  172. irq -= IRQ_SIC_START;
  173. sic_writel(1 << irq, INTCP_VA_SIC_BASE + IRQ_ENABLE_SET);
  174. }
  175. static struct irq_chip sic_chip = {
  176. .name = "SIC",
  177. .ack = sic_mask_irq,
  178. .mask = sic_mask_irq,
  179. .unmask = sic_unmask_irq,
  180. };
  181. static void
  182. sic_handle_irq(unsigned int irq, struct irq_desc *desc)
  183. {
  184. unsigned long status = sic_readl(INTCP_VA_SIC_BASE + IRQ_STATUS);
  185. if (status == 0) {
  186. do_bad_IRQ(irq, desc);
  187. return;
  188. }
  189. do {
  190. irq = ffs(status) - 1;
  191. status &= ~(1 << irq);
  192. irq += IRQ_SIC_START;
  193. generic_handle_irq(irq);
  194. } while (status);
  195. }
  196. static void __init intcp_init_irq(void)
  197. {
  198. unsigned int i;
  199. /*
  200. * Disable all interrupt sources
  201. */
  202. pic_writel(0xffffffff, INTCP_VA_PIC_BASE + IRQ_ENABLE_CLEAR);
  203. pic_writel(0xffffffff, INTCP_VA_PIC_BASE + FIQ_ENABLE_CLEAR);
  204. for (i = IRQ_PIC_START; i <= IRQ_PIC_END; i++) {
  205. if (i == 11)
  206. i = 22;
  207. if (i == 29)
  208. break;
  209. set_irq_chip(i, &pic_chip);
  210. set_irq_handler(i, handle_level_irq);
  211. set_irq_flags(i, IRQF_VALID | IRQF_PROBE);
  212. }
  213. cic_writel(0xffffffff, INTCP_VA_CIC_BASE + IRQ_ENABLE_CLEAR);
  214. cic_writel(0xffffffff, INTCP_VA_CIC_BASE + FIQ_ENABLE_CLEAR);
  215. for (i = IRQ_CIC_START; i <= IRQ_CIC_END; i++) {
  216. set_irq_chip(i, &cic_chip);
  217. set_irq_handler(i, handle_level_irq);
  218. set_irq_flags(i, IRQF_VALID);
  219. }
  220. sic_writel(0x00000fff, INTCP_VA_SIC_BASE + IRQ_ENABLE_CLEAR);
  221. sic_writel(0x00000fff, INTCP_VA_SIC_BASE + FIQ_ENABLE_CLEAR);
  222. for (i = IRQ_SIC_START; i <= IRQ_SIC_END; i++) {
  223. set_irq_chip(i, &sic_chip);
  224. set_irq_handler(i, handle_level_irq);
  225. set_irq_flags(i, IRQF_VALID | IRQF_PROBE);
  226. }
  227. set_irq_chained_handler(IRQ_CP_CPPLDINT, sic_handle_irq);
  228. }
  229. /*
  230. * Clock handling
  231. */
  232. #define CM_LOCK (IO_ADDRESS(INTEGRATOR_HDR_BASE)+INTEGRATOR_HDR_LOCK_OFFSET)
  233. #define CM_AUXOSC (IO_ADDRESS(INTEGRATOR_HDR_BASE)+0x1c)
  234. static const struct icst525_params cp_auxvco_params = {
  235. .ref = 24000,
  236. .vco_max = 320000,
  237. .vd_min = 8,
  238. .vd_max = 263,
  239. .rd_min = 3,
  240. .rd_max = 65,
  241. };
  242. static void cp_auxvco_set(struct clk *clk, struct icst525_vco vco)
  243. {
  244. u32 val;
  245. val = readl(CM_AUXOSC) & ~0x7ffff;
  246. val |= vco.v | (vco.r << 9) | (vco.s << 16);
  247. writel(0xa05f, CM_LOCK);
  248. writel(val, CM_AUXOSC);
  249. writel(0, CM_LOCK);
  250. }
  251. static struct clk cp_auxclk = {
  252. .params = &cp_auxvco_params,
  253. .setvco = cp_auxvco_set,
  254. };
  255. static struct clk_lookup cp_lookups[] = {
  256. { /* CLCD */
  257. .dev_id = "mb:c0",
  258. .clk = &cp_auxclk,
  259. },
  260. };
  261. /*
  262. * Flash handling.
  263. */
  264. static int intcp_flash_init(void)
  265. {
  266. u32 val;
  267. val = readl(INTCP_VA_CTRL_BASE + INTCP_FLASHPROG);
  268. val |= CINTEGRATOR_FLASHPROG_FLWREN;
  269. writel(val, INTCP_VA_CTRL_BASE + INTCP_FLASHPROG);
  270. return 0;
  271. }
  272. static void intcp_flash_exit(void)
  273. {
  274. u32 val;
  275. val = readl(INTCP_VA_CTRL_BASE + INTCP_FLASHPROG);
  276. val &= ~(CINTEGRATOR_FLASHPROG_FLVPPEN|CINTEGRATOR_FLASHPROG_FLWREN);
  277. writel(val, INTCP_VA_CTRL_BASE + INTCP_FLASHPROG);
  278. }
  279. static void intcp_flash_set_vpp(int on)
  280. {
  281. u32 val;
  282. val = readl(INTCP_VA_CTRL_BASE + INTCP_FLASHPROG);
  283. if (on)
  284. val |= CINTEGRATOR_FLASHPROG_FLVPPEN;
  285. else
  286. val &= ~CINTEGRATOR_FLASHPROG_FLVPPEN;
  287. writel(val, INTCP_VA_CTRL_BASE + INTCP_FLASHPROG);
  288. }
  289. static struct flash_platform_data intcp_flash_data = {
  290. .map_name = "cfi_probe",
  291. .width = 4,
  292. .init = intcp_flash_init,
  293. .exit = intcp_flash_exit,
  294. .set_vpp = intcp_flash_set_vpp,
  295. };
  296. static struct resource intcp_flash_resource = {
  297. .start = INTCP_PA_FLASH_BASE,
  298. .end = INTCP_PA_FLASH_BASE + INTCP_FLASH_SIZE - 1,
  299. .flags = IORESOURCE_MEM,
  300. };
  301. static struct platform_device intcp_flash_device = {
  302. .name = "armflash",
  303. .id = 0,
  304. .dev = {
  305. .platform_data = &intcp_flash_data,
  306. },
  307. .num_resources = 1,
  308. .resource = &intcp_flash_resource,
  309. };
  310. static struct resource smc91x_resources[] = {
  311. [0] = {
  312. .start = INTCP_PA_ETH_BASE,
  313. .end = INTCP_PA_ETH_BASE + INTCP_ETH_SIZE - 1,
  314. .flags = IORESOURCE_MEM,
  315. },
  316. [1] = {
  317. .start = IRQ_CP_ETHINT,
  318. .end = IRQ_CP_ETHINT,
  319. .flags = IORESOURCE_IRQ,
  320. },
  321. };
  322. static struct platform_device smc91x_device = {
  323. .name = "smc91x",
  324. .id = 0,
  325. .num_resources = ARRAY_SIZE(smc91x_resources),
  326. .resource = smc91x_resources,
  327. };
  328. static struct platform_device *intcp_devs[] __initdata = {
  329. &intcp_flash_device,
  330. &smc91x_device,
  331. };
  332. /*
  333. * It seems that the card insertion interrupt remains active after
  334. * we've acknowledged it. We therefore ignore the interrupt, and
  335. * rely on reading it from the SIC. This also means that we must
  336. * clear the latched interrupt.
  337. */
  338. static unsigned int mmc_status(struct device *dev)
  339. {
  340. unsigned int status = readl(0xfca00004);
  341. writel(8, 0xfcb00008);
  342. return status & 8;
  343. }
  344. static struct mmc_platform_data mmc_data = {
  345. .ocr_mask = MMC_VDD_32_33|MMC_VDD_33_34,
  346. .status = mmc_status,
  347. };
  348. static struct amba_device mmc_device = {
  349. .dev = {
  350. .init_name = "mb:1c",
  351. .platform_data = &mmc_data,
  352. },
  353. .res = {
  354. .start = INTCP_PA_MMC_BASE,
  355. .end = INTCP_PA_MMC_BASE + SZ_4K - 1,
  356. .flags = IORESOURCE_MEM,
  357. },
  358. .irq = { IRQ_CP_MMCIINT0, IRQ_CP_MMCIINT1 },
  359. .periphid = 0,
  360. };
  361. static struct amba_device aaci_device = {
  362. .dev = {
  363. .init_name = "mb:1d",
  364. },
  365. .res = {
  366. .start = INTCP_PA_AACI_BASE,
  367. .end = INTCP_PA_AACI_BASE + SZ_4K - 1,
  368. .flags = IORESOURCE_MEM,
  369. },
  370. .irq = { IRQ_CP_AACIINT, NO_IRQ },
  371. .periphid = 0,
  372. };
  373. /*
  374. * CLCD support
  375. */
  376. static struct clcd_panel vga = {
  377. .mode = {
  378. .name = "VGA",
  379. .refresh = 60,
  380. .xres = 640,
  381. .yres = 480,
  382. .pixclock = 39721,
  383. .left_margin = 40,
  384. .right_margin = 24,
  385. .upper_margin = 32,
  386. .lower_margin = 11,
  387. .hsync_len = 96,
  388. .vsync_len = 2,
  389. .sync = 0,
  390. .vmode = FB_VMODE_NONINTERLACED,
  391. },
  392. .width = -1,
  393. .height = -1,
  394. .tim2 = TIM2_BCD | TIM2_IPC,
  395. .cntl = CNTL_LCDTFT | CNTL_LCDVCOMP(1),
  396. .bpp = 16,
  397. .grayscale = 0,
  398. };
  399. /*
  400. * Ensure VGA is selected.
  401. */
  402. static void cp_clcd_enable(struct clcd_fb *fb)
  403. {
  404. u32 val;
  405. if (fb->fb.var.bits_per_pixel <= 8)
  406. val = CM_CTRL_LCDMUXSEL_VGA_8421BPP;
  407. else if (fb->fb.var.bits_per_pixel <= 16)
  408. val = CM_CTRL_LCDMUXSEL_VGA_16BPP
  409. | CM_CTRL_LCDEN0 | CM_CTRL_LCDEN1
  410. | CM_CTRL_STATIC1 | CM_CTRL_STATIC2;
  411. else
  412. val = 0; /* no idea for this, don't trust the docs */
  413. cm_control(CM_CTRL_LCDMUXSEL_MASK|
  414. CM_CTRL_LCDEN0|
  415. CM_CTRL_LCDEN1|
  416. CM_CTRL_STATIC1|
  417. CM_CTRL_STATIC2|
  418. CM_CTRL_STATIC|
  419. CM_CTRL_n24BITEN, val);
  420. }
  421. static unsigned long framesize = SZ_1M;
  422. static int cp_clcd_setup(struct clcd_fb *fb)
  423. {
  424. dma_addr_t dma;
  425. fb->panel = &vga;
  426. fb->fb.screen_base = dma_alloc_writecombine(&fb->dev->dev, framesize,
  427. &dma, GFP_KERNEL);
  428. if (!fb->fb.screen_base) {
  429. printk(KERN_ERR "CLCD: unable to map framebuffer\n");
  430. return -ENOMEM;
  431. }
  432. fb->fb.fix.smem_start = dma;
  433. fb->fb.fix.smem_len = framesize;
  434. return 0;
  435. }
  436. static int cp_clcd_mmap(struct clcd_fb *fb, struct vm_area_struct *vma)
  437. {
  438. return dma_mmap_writecombine(&fb->dev->dev, vma,
  439. fb->fb.screen_base,
  440. fb->fb.fix.smem_start,
  441. fb->fb.fix.smem_len);
  442. }
  443. static void cp_clcd_remove(struct clcd_fb *fb)
  444. {
  445. dma_free_writecombine(&fb->dev->dev, fb->fb.fix.smem_len,
  446. fb->fb.screen_base, fb->fb.fix.smem_start);
  447. }
  448. static struct clcd_board clcd_data = {
  449. .name = "Integrator/CP",
  450. .check = clcdfb_check,
  451. .decode = clcdfb_decode,
  452. .enable = cp_clcd_enable,
  453. .setup = cp_clcd_setup,
  454. .mmap = cp_clcd_mmap,
  455. .remove = cp_clcd_remove,
  456. };
  457. static struct amba_device clcd_device = {
  458. .dev = {
  459. .init_name = "mb:c0",
  460. .coherent_dma_mask = ~0,
  461. .platform_data = &clcd_data,
  462. },
  463. .res = {
  464. .start = INTCP_PA_CLCD_BASE,
  465. .end = INTCP_PA_CLCD_BASE + SZ_4K - 1,
  466. .flags = IORESOURCE_MEM,
  467. },
  468. .dma_mask = ~0,
  469. .irq = { IRQ_CP_CLCDCINT, NO_IRQ },
  470. .periphid = 0,
  471. };
  472. static struct amba_device *amba_devs[] __initdata = {
  473. &mmc_device,
  474. &aaci_device,
  475. &clcd_device,
  476. };
  477. static void __init intcp_init(void)
  478. {
  479. int i;
  480. for (i = 0; i < ARRAY_SIZE(cp_lookups); i++)
  481. clkdev_add(&cp_lookups[i]);
  482. platform_add_devices(intcp_devs, ARRAY_SIZE(intcp_devs));
  483. for (i = 0; i < ARRAY_SIZE(amba_devs); i++) {
  484. struct amba_device *d = amba_devs[i];
  485. amba_device_register(d, &iomem_resource);
  486. }
  487. }
  488. #define TIMER_CTRL_IE (1 << 5) /* Interrupt Enable */
  489. static void __init intcp_timer_init(void)
  490. {
  491. integrator_time_init(1000000 / HZ, TIMER_CTRL_IE);
  492. }
  493. static struct sys_timer cp_timer = {
  494. .init = intcp_timer_init,
  495. .offset = integrator_gettimeoffset,
  496. };
  497. MACHINE_START(CINTEGRATOR, "ARM-IntegratorCP")
  498. /* Maintainer: ARM Ltd/Deep Blue Solutions Ltd */
  499. .phys_io = 0x16000000,
  500. .io_pg_offst = ((0xf1600000) >> 18) & 0xfffc,
  501. .boot_params = 0x00000100,
  502. .map_io = intcp_map_io,
  503. .init_irq = intcp_init_irq,
  504. .timer = &cp_timer,
  505. .init_machine = intcp_init,
  506. MACHINE_END