integrator_ap.c 8.7 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356
  1. /*
  2. * linux/arch/arm/mach-integrator/integrator_ap.c
  3. *
  4. * Copyright (C) 2000-2003 Deep Blue Solutions Ltd
  5. *
  6. * This program is free software; you can redistribute it and/or modify
  7. * it under the terms of the GNU General Public License as published by
  8. * the Free Software Foundation; either version 2 of the License, or
  9. * (at your option) any later version.
  10. *
  11. * This program is distributed in the hope that it will be useful,
  12. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  13. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  14. * GNU General Public License for more details.
  15. *
  16. * You should have received a copy of the GNU General Public License
  17. * along with this program; if not, write to the Free Software
  18. * Foundation, Inc., 59 Temple Place, Suite 330, Boston, MA 02111-1307 USA
  19. */
  20. #include <linux/types.h>
  21. #include <linux/kernel.h>
  22. #include <linux/init.h>
  23. #include <linux/list.h>
  24. #include <linux/platform_device.h>
  25. #include <linux/slab.h>
  26. #include <linux/string.h>
  27. #include <linux/sysdev.h>
  28. #include <linux/amba/bus.h>
  29. #include <linux/amba/kmi.h>
  30. #include <linux/io.h>
  31. #include <mach/hardware.h>
  32. #include <asm/irq.h>
  33. #include <asm/setup.h>
  34. #include <asm/param.h> /* HZ */
  35. #include <asm/mach-types.h>
  36. #include <mach/lm.h>
  37. #include <asm/mach/arch.h>
  38. #include <asm/mach/flash.h>
  39. #include <asm/mach/irq.h>
  40. #include <asm/mach/map.h>
  41. #include <asm/mach/time.h>
  42. #include "common.h"
  43. /*
  44. * All IO addresses are mapped onto VA 0xFFFx.xxxx, where x.xxxx
  45. * is the (PA >> 12).
  46. *
  47. * Setup a VA for the Integrator interrupt controller (for header #0,
  48. * just for now).
  49. */
  50. #define VA_IC_BASE IO_ADDRESS(INTEGRATOR_IC_BASE)
  51. #define VA_SC_BASE IO_ADDRESS(INTEGRATOR_SC_BASE)
  52. #define VA_EBI_BASE IO_ADDRESS(INTEGRATOR_EBI_BASE)
  53. #define VA_CMIC_BASE IO_ADDRESS(INTEGRATOR_HDR_BASE) + INTEGRATOR_HDR_IC_OFFSET
  54. /*
  55. * Logical Physical
  56. * e8000000 40000000 PCI memory PHYS_PCI_MEM_BASE (max 512M)
  57. * ec000000 61000000 PCI config space PHYS_PCI_CONFIG_BASE (max 16M)
  58. * ed000000 62000000 PCI V3 regs PHYS_PCI_V3_BASE (max 64k)
  59. * ee000000 60000000 PCI IO PHYS_PCI_IO_BASE (max 16M)
  60. * ef000000 Cache flush
  61. * f1000000 10000000 Core module registers
  62. * f1100000 11000000 System controller registers
  63. * f1200000 12000000 EBI registers
  64. * f1300000 13000000 Counter/Timer
  65. * f1400000 14000000 Interrupt controller
  66. * f1600000 16000000 UART 0
  67. * f1700000 17000000 UART 1
  68. * f1a00000 1a000000 Debug LEDs
  69. * f1b00000 1b000000 GPIO
  70. */
  71. static struct map_desc ap_io_desc[] __initdata = {
  72. {
  73. .virtual = IO_ADDRESS(INTEGRATOR_HDR_BASE),
  74. .pfn = __phys_to_pfn(INTEGRATOR_HDR_BASE),
  75. .length = SZ_4K,
  76. .type = MT_DEVICE
  77. }, {
  78. .virtual = IO_ADDRESS(INTEGRATOR_SC_BASE),
  79. .pfn = __phys_to_pfn(INTEGRATOR_SC_BASE),
  80. .length = SZ_4K,
  81. .type = MT_DEVICE
  82. }, {
  83. .virtual = IO_ADDRESS(INTEGRATOR_EBI_BASE),
  84. .pfn = __phys_to_pfn(INTEGRATOR_EBI_BASE),
  85. .length = SZ_4K,
  86. .type = MT_DEVICE
  87. }, {
  88. .virtual = IO_ADDRESS(INTEGRATOR_CT_BASE),
  89. .pfn = __phys_to_pfn(INTEGRATOR_CT_BASE),
  90. .length = SZ_4K,
  91. .type = MT_DEVICE
  92. }, {
  93. .virtual = IO_ADDRESS(INTEGRATOR_IC_BASE),
  94. .pfn = __phys_to_pfn(INTEGRATOR_IC_BASE),
  95. .length = SZ_4K,
  96. .type = MT_DEVICE
  97. }, {
  98. .virtual = IO_ADDRESS(INTEGRATOR_UART0_BASE),
  99. .pfn = __phys_to_pfn(INTEGRATOR_UART0_BASE),
  100. .length = SZ_4K,
  101. .type = MT_DEVICE
  102. }, {
  103. .virtual = IO_ADDRESS(INTEGRATOR_UART1_BASE),
  104. .pfn = __phys_to_pfn(INTEGRATOR_UART1_BASE),
  105. .length = SZ_4K,
  106. .type = MT_DEVICE
  107. }, {
  108. .virtual = IO_ADDRESS(INTEGRATOR_DBG_BASE),
  109. .pfn = __phys_to_pfn(INTEGRATOR_DBG_BASE),
  110. .length = SZ_4K,
  111. .type = MT_DEVICE
  112. }, {
  113. .virtual = IO_ADDRESS(INTEGRATOR_GPIO_BASE),
  114. .pfn = __phys_to_pfn(INTEGRATOR_GPIO_BASE),
  115. .length = SZ_4K,
  116. .type = MT_DEVICE
  117. }, {
  118. .virtual = PCI_MEMORY_VADDR,
  119. .pfn = __phys_to_pfn(PHYS_PCI_MEM_BASE),
  120. .length = SZ_16M,
  121. .type = MT_DEVICE
  122. }, {
  123. .virtual = PCI_CONFIG_VADDR,
  124. .pfn = __phys_to_pfn(PHYS_PCI_CONFIG_BASE),
  125. .length = SZ_16M,
  126. .type = MT_DEVICE
  127. }, {
  128. .virtual = PCI_V3_VADDR,
  129. .pfn = __phys_to_pfn(PHYS_PCI_V3_BASE),
  130. .length = SZ_64K,
  131. .type = MT_DEVICE
  132. }, {
  133. .virtual = PCI_IO_VADDR,
  134. .pfn = __phys_to_pfn(PHYS_PCI_IO_BASE),
  135. .length = SZ_64K,
  136. .type = MT_DEVICE
  137. }
  138. };
  139. static void __init ap_map_io(void)
  140. {
  141. iotable_init(ap_io_desc, ARRAY_SIZE(ap_io_desc));
  142. }
  143. #define INTEGRATOR_SC_VALID_INT 0x003fffff
  144. static void sc_mask_irq(unsigned int irq)
  145. {
  146. writel(1 << irq, VA_IC_BASE + IRQ_ENABLE_CLEAR);
  147. }
  148. static void sc_unmask_irq(unsigned int irq)
  149. {
  150. writel(1 << irq, VA_IC_BASE + IRQ_ENABLE_SET);
  151. }
  152. static struct irq_chip sc_chip = {
  153. .name = "SC",
  154. .ack = sc_mask_irq,
  155. .mask = sc_mask_irq,
  156. .unmask = sc_unmask_irq,
  157. };
  158. static void __init ap_init_irq(void)
  159. {
  160. unsigned int i;
  161. /* Disable all interrupts initially. */
  162. /* Do the core module ones */
  163. writel(-1, VA_CMIC_BASE + IRQ_ENABLE_CLEAR);
  164. /* do the header card stuff next */
  165. writel(-1, VA_IC_BASE + IRQ_ENABLE_CLEAR);
  166. writel(-1, VA_IC_BASE + FIQ_ENABLE_CLEAR);
  167. for (i = 0; i < NR_IRQS; i++) {
  168. if (((1 << i) & INTEGRATOR_SC_VALID_INT) != 0) {
  169. set_irq_chip(i, &sc_chip);
  170. set_irq_handler(i, handle_level_irq);
  171. set_irq_flags(i, IRQF_VALID | IRQF_PROBE);
  172. }
  173. }
  174. }
  175. #ifdef CONFIG_PM
  176. static unsigned long ic_irq_enable;
  177. static int irq_suspend(struct sys_device *dev, pm_message_t state)
  178. {
  179. ic_irq_enable = readl(VA_IC_BASE + IRQ_ENABLE);
  180. return 0;
  181. }
  182. static int irq_resume(struct sys_device *dev)
  183. {
  184. /* disable all irq sources */
  185. writel(-1, VA_CMIC_BASE + IRQ_ENABLE_CLEAR);
  186. writel(-1, VA_IC_BASE + IRQ_ENABLE_CLEAR);
  187. writel(-1, VA_IC_BASE + FIQ_ENABLE_CLEAR);
  188. writel(ic_irq_enable, VA_IC_BASE + IRQ_ENABLE_SET);
  189. return 0;
  190. }
  191. #else
  192. #define irq_suspend NULL
  193. #define irq_resume NULL
  194. #endif
  195. static struct sysdev_class irq_class = {
  196. .name = "irq",
  197. .suspend = irq_suspend,
  198. .resume = irq_resume,
  199. };
  200. static struct sys_device irq_device = {
  201. .id = 0,
  202. .cls = &irq_class,
  203. };
  204. static int __init irq_init_sysfs(void)
  205. {
  206. int ret = sysdev_class_register(&irq_class);
  207. if (ret == 0)
  208. ret = sysdev_register(&irq_device);
  209. return ret;
  210. }
  211. device_initcall(irq_init_sysfs);
  212. /*
  213. * Flash handling.
  214. */
  215. #define SC_CTRLC (VA_SC_BASE + INTEGRATOR_SC_CTRLC_OFFSET)
  216. #define SC_CTRLS (VA_SC_BASE + INTEGRATOR_SC_CTRLS_OFFSET)
  217. #define EBI_CSR1 (VA_EBI_BASE + INTEGRATOR_EBI_CSR1_OFFSET)
  218. #define EBI_LOCK (VA_EBI_BASE + INTEGRATOR_EBI_LOCK_OFFSET)
  219. static int ap_flash_init(void)
  220. {
  221. u32 tmp;
  222. writel(INTEGRATOR_SC_CTRL_nFLVPPEN | INTEGRATOR_SC_CTRL_nFLWP, SC_CTRLC);
  223. tmp = readl(EBI_CSR1) | INTEGRATOR_EBI_WRITE_ENABLE;
  224. writel(tmp, EBI_CSR1);
  225. if (!(readl(EBI_CSR1) & INTEGRATOR_EBI_WRITE_ENABLE)) {
  226. writel(0xa05f, EBI_LOCK);
  227. writel(tmp, EBI_CSR1);
  228. writel(0, EBI_LOCK);
  229. }
  230. return 0;
  231. }
  232. static void ap_flash_exit(void)
  233. {
  234. u32 tmp;
  235. writel(INTEGRATOR_SC_CTRL_nFLVPPEN | INTEGRATOR_SC_CTRL_nFLWP, SC_CTRLC);
  236. tmp = readl(EBI_CSR1) & ~INTEGRATOR_EBI_WRITE_ENABLE;
  237. writel(tmp, EBI_CSR1);
  238. if (readl(EBI_CSR1) & INTEGRATOR_EBI_WRITE_ENABLE) {
  239. writel(0xa05f, EBI_LOCK);
  240. writel(tmp, EBI_CSR1);
  241. writel(0, EBI_LOCK);
  242. }
  243. }
  244. static void ap_flash_set_vpp(int on)
  245. {
  246. unsigned long reg = on ? SC_CTRLS : SC_CTRLC;
  247. writel(INTEGRATOR_SC_CTRL_nFLVPPEN, reg);
  248. }
  249. static struct flash_platform_data ap_flash_data = {
  250. .map_name = "cfi_probe",
  251. .width = 4,
  252. .init = ap_flash_init,
  253. .exit = ap_flash_exit,
  254. .set_vpp = ap_flash_set_vpp,
  255. };
  256. static struct resource cfi_flash_resource = {
  257. .start = INTEGRATOR_FLASH_BASE,
  258. .end = INTEGRATOR_FLASH_BASE + INTEGRATOR_FLASH_SIZE - 1,
  259. .flags = IORESOURCE_MEM,
  260. };
  261. static struct platform_device cfi_flash_device = {
  262. .name = "armflash",
  263. .id = 0,
  264. .dev = {
  265. .platform_data = &ap_flash_data,
  266. },
  267. .num_resources = 1,
  268. .resource = &cfi_flash_resource,
  269. };
  270. static void __init ap_init(void)
  271. {
  272. unsigned long sc_dec;
  273. int i;
  274. platform_device_register(&cfi_flash_device);
  275. sc_dec = readl(VA_SC_BASE + INTEGRATOR_SC_DEC_OFFSET);
  276. for (i = 0; i < 4; i++) {
  277. struct lm_device *lmdev;
  278. if ((sc_dec & (16 << i)) == 0)
  279. continue;
  280. lmdev = kzalloc(sizeof(struct lm_device), GFP_KERNEL);
  281. if (!lmdev)
  282. continue;
  283. lmdev->resource.start = 0xc0000000 + 0x10000000 * i;
  284. lmdev->resource.end = lmdev->resource.start + 0x0fffffff;
  285. lmdev->resource.flags = IORESOURCE_MEM;
  286. lmdev->irq = IRQ_AP_EXPINT0 + i;
  287. lmdev->id = i;
  288. lm_device_register(lmdev);
  289. }
  290. }
  291. static void __init ap_init_timer(void)
  292. {
  293. integrator_time_init(1000000 * TICKS_PER_uSEC / HZ, 0);
  294. }
  295. static struct sys_timer ap_timer = {
  296. .init = ap_init_timer,
  297. .offset = integrator_gettimeoffset,
  298. };
  299. MACHINE_START(INTEGRATOR, "ARM-Integrator")
  300. /* Maintainer: ARM Ltd/Deep Blue Solutions Ltd */
  301. .phys_io = 0x16000000,
  302. .io_pg_offst = ((0xf1600000) >> 18) & 0xfffc,
  303. .boot_params = 0x00000100,
  304. .map_io = ap_map_io,
  305. .init_irq = ap_init_irq,
  306. .timer = &ap_timer,
  307. .init_machine = ap_init,
  308. MACHINE_END