platform.h 17 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450
  1. /*
  2. * This program is free software; you can redistribute it and/or modify
  3. * it under the terms of the GNU General Public License as published by
  4. * the Free Software Foundation; either version 2 of the License, or
  5. * (at your option) any later version.
  6. *
  7. * This program is distributed in the hope that it will be useful,
  8. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  9. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  10. * GNU General Public License for more details.
  11. *
  12. * You should have received a copy of the GNU General Public License
  13. * along with this program; if not, write to the Free Software
  14. * Foundation, Inc., 59 Temple Place, Suite 330, Boston, MA 02111-1307 USA
  15. */
  16. /* DO NOT EDIT!! - this file automatically generated
  17. * from .s file by awk -f s2h.awk
  18. */
  19. /**************************************************************************
  20. * * Copyright © ARM Limited 1998. All rights reserved.
  21. * ***********************************************************************/
  22. /* ************************************************************************
  23. *
  24. * Integrator address map
  25. *
  26. * NOTE: This is a multi-hosted header file for use with uHAL and
  27. * supported debuggers.
  28. *
  29. * ***********************************************************************/
  30. #ifndef __address_h
  31. #define __address_h 1
  32. /* ========================================================================
  33. * Integrator definitions
  34. * ========================================================================
  35. * ------------------------------------------------------------------------
  36. * Memory definitions
  37. * ------------------------------------------------------------------------
  38. * Integrator memory map
  39. *
  40. */
  41. #define INTEGRATOR_BOOT_ROM_LO 0x00000000
  42. #define INTEGRATOR_BOOT_ROM_HI 0x20000000
  43. #define INTEGRATOR_BOOT_ROM_BASE INTEGRATOR_BOOT_ROM_HI /* Normal position */
  44. #define INTEGRATOR_BOOT_ROM_SIZE SZ_512K
  45. /*
  46. * New Core Modules have different amounts of SSRAM, the amount of SSRAM
  47. * fitted can be found in HDR_STAT.
  48. *
  49. * The symbol INTEGRATOR_SSRAM_SIZE is kept, however this now refers to
  50. * the minimum amount of SSRAM fitted on any core module.
  51. *
  52. * New Core Modules also alias the SSRAM.
  53. *
  54. */
  55. #define INTEGRATOR_SSRAM_BASE 0x00000000
  56. #define INTEGRATOR_SSRAM_ALIAS_BASE 0x10800000
  57. #define INTEGRATOR_SSRAM_SIZE SZ_256K
  58. #define INTEGRATOR_FLASH_BASE 0x24000000
  59. #define INTEGRATOR_FLASH_SIZE SZ_32M
  60. #define INTEGRATOR_MBRD_SSRAM_BASE 0x28000000
  61. #define INTEGRATOR_MBRD_SSRAM_SIZE SZ_512K
  62. /*
  63. * SDRAM is a SIMM therefore the size is not known.
  64. *
  65. */
  66. #define INTEGRATOR_SDRAM_BASE 0x00040000
  67. #define INTEGRATOR_SDRAM_ALIAS_BASE 0x80000000
  68. #define INTEGRATOR_HDR0_SDRAM_BASE 0x80000000
  69. #define INTEGRATOR_HDR1_SDRAM_BASE 0x90000000
  70. #define INTEGRATOR_HDR2_SDRAM_BASE 0xA0000000
  71. #define INTEGRATOR_HDR3_SDRAM_BASE 0xB0000000
  72. /*
  73. * Logic expansion modules
  74. *
  75. */
  76. #define INTEGRATOR_LOGIC_MODULES_BASE 0xC0000000
  77. #define INTEGRATOR_LOGIC_MODULE0_BASE 0xC0000000
  78. #define INTEGRATOR_LOGIC_MODULE1_BASE 0xD0000000
  79. #define INTEGRATOR_LOGIC_MODULE2_BASE 0xE0000000
  80. #define INTEGRATOR_LOGIC_MODULE3_BASE 0xF0000000
  81. /* ------------------------------------------------------------------------
  82. * Integrator header card registers
  83. * ------------------------------------------------------------------------
  84. *
  85. */
  86. #define INTEGRATOR_HDR_ID_OFFSET 0x00
  87. #define INTEGRATOR_HDR_PROC_OFFSET 0x04
  88. #define INTEGRATOR_HDR_OSC_OFFSET 0x08
  89. #define INTEGRATOR_HDR_CTRL_OFFSET 0x0C
  90. #define INTEGRATOR_HDR_STAT_OFFSET 0x10
  91. #define INTEGRATOR_HDR_LOCK_OFFSET 0x14
  92. #define INTEGRATOR_HDR_SDRAM_OFFSET 0x20
  93. #define INTEGRATOR_HDR_INIT_OFFSET 0x24 /* CM9x6 */
  94. #define INTEGRATOR_HDR_IC_OFFSET 0x40
  95. #define INTEGRATOR_HDR_SPDBASE_OFFSET 0x100
  96. #define INTEGRATOR_HDR_SPDTOP_OFFSET 0x200
  97. #define INTEGRATOR_HDR_BASE 0x10000000
  98. #define INTEGRATOR_HDR_ID (INTEGRATOR_HDR_BASE + INTEGRATOR_HDR_ID_OFFSET)
  99. #define INTEGRATOR_HDR_PROC (INTEGRATOR_HDR_BASE + INTEGRATOR_HDR_PROC_OFFSET)
  100. #define INTEGRATOR_HDR_OSC (INTEGRATOR_HDR_BASE + INTEGRATOR_HDR_OSC_OFFSET)
  101. #define INTEGRATOR_HDR_CTRL (INTEGRATOR_HDR_BASE + INTEGRATOR_HDR_CTRL_OFFSET)
  102. #define INTEGRATOR_HDR_STAT (INTEGRATOR_HDR_BASE + INTEGRATOR_HDR_STAT_OFFSET)
  103. #define INTEGRATOR_HDR_LOCK (INTEGRATOR_HDR_BASE + INTEGRATOR_HDR_LOCK_OFFSET)
  104. #define INTEGRATOR_HDR_SDRAM (INTEGRATOR_HDR_BASE + INTEGRATOR_HDR_SDRAM_OFFSET)
  105. #define INTEGRATOR_HDR_INIT (INTEGRATOR_HDR_BASE + INTEGRATOR_HDR_INIT_OFFSET)
  106. #define INTEGRATOR_HDR_IC (INTEGRATOR_HDR_BASE + INTEGRATOR_HDR_IC_OFFSET)
  107. #define INTEGRATOR_HDR_SPDBASE (INTEGRATOR_HDR_BASE + INTEGRATOR_HDR_SPDBASE_OFFSET)
  108. #define INTEGRATOR_HDR_SPDTOP (INTEGRATOR_HDR_BASE + INTEGRATOR_HDR_SPDTOP_OFFSET)
  109. #define INTEGRATOR_HDR_CTRL_LED 0x01
  110. #define INTEGRATOR_HDR_CTRL_MBRD_DETECH 0x02
  111. #define INTEGRATOR_HDR_CTRL_REMAP 0x04
  112. #define INTEGRATOR_HDR_CTRL_RESET 0x08
  113. #define INTEGRATOR_HDR_CTRL_HIGHVECTORS 0x10
  114. #define INTEGRATOR_HDR_CTRL_BIG_ENDIAN 0x20
  115. #define INTEGRATOR_HDR_CTRL_FASTBUS 0x40
  116. #define INTEGRATOR_HDR_CTRL_SYNC 0x80
  117. #define INTEGRATOR_HDR_OSC_CORE_10MHz 0x102
  118. #define INTEGRATOR_HDR_OSC_CORE_15MHz 0x107
  119. #define INTEGRATOR_HDR_OSC_CORE_20MHz 0x10C
  120. #define INTEGRATOR_HDR_OSC_CORE_25MHz 0x111
  121. #define INTEGRATOR_HDR_OSC_CORE_30MHz 0x116
  122. #define INTEGRATOR_HDR_OSC_CORE_35MHz 0x11B
  123. #define INTEGRATOR_HDR_OSC_CORE_40MHz 0x120
  124. #define INTEGRATOR_HDR_OSC_CORE_45MHz 0x125
  125. #define INTEGRATOR_HDR_OSC_CORE_50MHz 0x12A
  126. #define INTEGRATOR_HDR_OSC_CORE_55MHz 0x12F
  127. #define INTEGRATOR_HDR_OSC_CORE_60MHz 0x134
  128. #define INTEGRATOR_HDR_OSC_CORE_65MHz 0x139
  129. #define INTEGRATOR_HDR_OSC_CORE_70MHz 0x13E
  130. #define INTEGRATOR_HDR_OSC_CORE_75MHz 0x143
  131. #define INTEGRATOR_HDR_OSC_CORE_80MHz 0x148
  132. #define INTEGRATOR_HDR_OSC_CORE_85MHz 0x14D
  133. #define INTEGRATOR_HDR_OSC_CORE_90MHz 0x152
  134. #define INTEGRATOR_HDR_OSC_CORE_95MHz 0x157
  135. #define INTEGRATOR_HDR_OSC_CORE_100MHz 0x15C
  136. #define INTEGRATOR_HDR_OSC_CORE_105MHz 0x161
  137. #define INTEGRATOR_HDR_OSC_CORE_110MHz 0x166
  138. #define INTEGRATOR_HDR_OSC_CORE_115MHz 0x16B
  139. #define INTEGRATOR_HDR_OSC_CORE_120MHz 0x170
  140. #define INTEGRATOR_HDR_OSC_CORE_125MHz 0x175
  141. #define INTEGRATOR_HDR_OSC_CORE_130MHz 0x17A
  142. #define INTEGRATOR_HDR_OSC_CORE_135MHz 0x17F
  143. #define INTEGRATOR_HDR_OSC_CORE_140MHz 0x184
  144. #define INTEGRATOR_HDR_OSC_CORE_145MHz 0x189
  145. #define INTEGRATOR_HDR_OSC_CORE_150MHz 0x18E
  146. #define INTEGRATOR_HDR_OSC_CORE_155MHz 0x193
  147. #define INTEGRATOR_HDR_OSC_CORE_160MHz 0x198
  148. #define INTEGRATOR_HDR_OSC_CORE_MASK 0x7FF
  149. #define INTEGRATOR_HDR_OSC_MEM_10MHz 0x10C000
  150. #define INTEGRATOR_HDR_OSC_MEM_15MHz 0x116000
  151. #define INTEGRATOR_HDR_OSC_MEM_20MHz 0x120000
  152. #define INTEGRATOR_HDR_OSC_MEM_25MHz 0x12A000
  153. #define INTEGRATOR_HDR_OSC_MEM_30MHz 0x134000
  154. #define INTEGRATOR_HDR_OSC_MEM_33MHz 0x13A000
  155. #define INTEGRATOR_HDR_OSC_MEM_40MHz 0x148000
  156. #define INTEGRATOR_HDR_OSC_MEM_50MHz 0x15C000
  157. #define INTEGRATOR_HDR_OSC_MEM_60MHz 0x170000
  158. #define INTEGRATOR_HDR_OSC_MEM_66MHz 0x17C000
  159. #define INTEGRATOR_HDR_OSC_MEM_MASK 0x7FF000
  160. #define INTEGRATOR_HDR_OSC_BUS_MODE_CM7x0 0x0
  161. #define INTEGRATOR_HDR_OSC_BUS_MODE_CM9x0 0x0800000
  162. #define INTEGRATOR_HDR_OSC_BUS_MODE_CM9x6 0x1000000
  163. #define INTEGRATOR_HDR_OSC_BUS_MODE_CM10x00 0x1800000
  164. #define INTEGRATOR_HDR_OSC_BUS_MODE_MASK 0x1800000
  165. #define INTEGRATOR_HDR_SDRAM_SPD_OK (1 << 5)
  166. /* ------------------------------------------------------------------------
  167. * Integrator system registers
  168. * ------------------------------------------------------------------------
  169. *
  170. */
  171. /*
  172. * System Controller
  173. *
  174. */
  175. #define INTEGRATOR_SC_ID_OFFSET 0x00
  176. #define INTEGRATOR_SC_OSC_OFFSET 0x04
  177. #define INTEGRATOR_SC_CTRLS_OFFSET 0x08
  178. #define INTEGRATOR_SC_CTRLC_OFFSET 0x0C
  179. #define INTEGRATOR_SC_DEC_OFFSET 0x10
  180. #define INTEGRATOR_SC_ARB_OFFSET 0x14
  181. #define INTEGRATOR_SC_PCIENABLE_OFFSET 0x18
  182. #define INTEGRATOR_SC_LOCK_OFFSET 0x1C
  183. #define INTEGRATOR_SC_BASE 0x11000000
  184. #define INTEGRATOR_SC_ID (INTEGRATOR_SC_BASE + INTEGRATOR_SC_ID_OFFSET)
  185. #define INTEGRATOR_SC_OSC (INTEGRATOR_SC_BASE + INTEGRATOR_SC_OSC_OFFSET)
  186. #define INTEGRATOR_SC_CTRLS (INTEGRATOR_SC_BASE + INTEGRATOR_SC_CTRLS_OFFSET)
  187. #define INTEGRATOR_SC_CTRLC (INTEGRATOR_SC_BASE + INTEGRATOR_SC_CTRLC_OFFSET)
  188. #define INTEGRATOR_SC_DEC (INTEGRATOR_SC_BASE + INTEGRATOR_SC_DEC_OFFSET)
  189. #define INTEGRATOR_SC_ARB (INTEGRATOR_SC_BASE + INTEGRATOR_SC_ARB_OFFSET)
  190. #define INTEGRATOR_SC_PCIENABLE (INTEGRATOR_SC_BASE + INTEGRATOR_SC_PCIENABLE_OFFSET)
  191. #define INTEGRATOR_SC_LOCK (INTEGRATOR_SC_BASE + INTEGRATOR_SC_LOCK_OFFSET)
  192. #define INTEGRATOR_SC_OSC_SYS_10MHz 0x20
  193. #define INTEGRATOR_SC_OSC_SYS_15MHz 0x34
  194. #define INTEGRATOR_SC_OSC_SYS_20MHz 0x48
  195. #define INTEGRATOR_SC_OSC_SYS_25MHz 0x5C
  196. #define INTEGRATOR_SC_OSC_SYS_33MHz 0x7C
  197. #define INTEGRATOR_SC_OSC_SYS_MASK 0xFF
  198. #define INTEGRATOR_SC_OSC_PCI_25MHz 0x100
  199. #define INTEGRATOR_SC_OSC_PCI_33MHz 0x0
  200. #define INTEGRATOR_SC_OSC_PCI_MASK 0x100
  201. #define INTEGRATOR_SC_CTRL_SOFTRST (1 << 0)
  202. #define INTEGRATOR_SC_CTRL_nFLVPPEN (1 << 1)
  203. #define INTEGRATOR_SC_CTRL_nFLWP (1 << 2)
  204. #define INTEGRATOR_SC_CTRL_URTS0 (1 << 4)
  205. #define INTEGRATOR_SC_CTRL_UDTR0 (1 << 5)
  206. #define INTEGRATOR_SC_CTRL_URTS1 (1 << 6)
  207. #define INTEGRATOR_SC_CTRL_UDTR1 (1 << 7)
  208. /*
  209. * External Bus Interface
  210. *
  211. */
  212. #define INTEGRATOR_EBI_BASE 0x12000000
  213. #define INTEGRATOR_EBI_CSR0_OFFSET 0x00
  214. #define INTEGRATOR_EBI_CSR1_OFFSET 0x04
  215. #define INTEGRATOR_EBI_CSR2_OFFSET 0x08
  216. #define INTEGRATOR_EBI_CSR3_OFFSET 0x0C
  217. #define INTEGRATOR_EBI_LOCK_OFFSET 0x20
  218. #define INTEGRATOR_EBI_CSR0 (INTEGRATOR_EBI_BASE + INTEGRATOR_EBI_CSR0_OFFSET)
  219. #define INTEGRATOR_EBI_CSR1 (INTEGRATOR_EBI_BASE + INTEGRATOR_EBI_CSR1_OFFSET)
  220. #define INTEGRATOR_EBI_CSR2 (INTEGRATOR_EBI_BASE + INTEGRATOR_EBI_CSR2_OFFSET)
  221. #define INTEGRATOR_EBI_CSR3 (INTEGRATOR_EBI_BASE + INTEGRATOR_EBI_CSR3_OFFSET)
  222. #define INTEGRATOR_EBI_LOCK (INTEGRATOR_EBI_BASE + INTEGRATOR_EBI_LOCK_OFFSET)
  223. #define INTEGRATOR_EBI_8_BIT 0x00
  224. #define INTEGRATOR_EBI_16_BIT 0x01
  225. #define INTEGRATOR_EBI_32_BIT 0x02
  226. #define INTEGRATOR_EBI_WRITE_ENABLE 0x04
  227. #define INTEGRATOR_EBI_SYNC 0x08
  228. #define INTEGRATOR_EBI_WS_2 0x00
  229. #define INTEGRATOR_EBI_WS_3 0x10
  230. #define INTEGRATOR_EBI_WS_4 0x20
  231. #define INTEGRATOR_EBI_WS_5 0x30
  232. #define INTEGRATOR_EBI_WS_6 0x40
  233. #define INTEGRATOR_EBI_WS_7 0x50
  234. #define INTEGRATOR_EBI_WS_8 0x60
  235. #define INTEGRATOR_EBI_WS_9 0x70
  236. #define INTEGRATOR_EBI_WS_10 0x80
  237. #define INTEGRATOR_EBI_WS_11 0x90
  238. #define INTEGRATOR_EBI_WS_12 0xA0
  239. #define INTEGRATOR_EBI_WS_13 0xB0
  240. #define INTEGRATOR_EBI_WS_14 0xC0
  241. #define INTEGRATOR_EBI_WS_15 0xD0
  242. #define INTEGRATOR_EBI_WS_16 0xE0
  243. #define INTEGRATOR_EBI_WS_17 0xF0
  244. #define INTEGRATOR_CT_BASE 0x13000000 /* Counter/Timers */
  245. #define INTEGRATOR_IC_BASE 0x14000000 /* Interrupt Controller */
  246. #define INTEGRATOR_RTC_BASE 0x15000000 /* Real Time Clock */
  247. #define INTEGRATOR_UART0_BASE 0x16000000 /* UART 0 */
  248. #define INTEGRATOR_UART1_BASE 0x17000000 /* UART 1 */
  249. #define INTEGRATOR_KBD_BASE 0x18000000 /* Keyboard */
  250. #define INTEGRATOR_MOUSE_BASE 0x19000000 /* Mouse */
  251. /*
  252. * LED's & Switches
  253. *
  254. */
  255. #define INTEGRATOR_DBG_ALPHA_OFFSET 0x00
  256. #define INTEGRATOR_DBG_LEDS_OFFSET 0x04
  257. #define INTEGRATOR_DBG_SWITCH_OFFSET 0x08
  258. #define INTEGRATOR_DBG_BASE 0x1A000000
  259. #define INTEGRATOR_DBG_ALPHA (INTEGRATOR_DBG_BASE + INTEGRATOR_DBG_ALPHA_OFFSET)
  260. #define INTEGRATOR_DBG_LEDS (INTEGRATOR_DBG_BASE + INTEGRATOR_DBG_LEDS_OFFSET)
  261. #define INTEGRATOR_DBG_SWITCH (INTEGRATOR_DBG_BASE + INTEGRATOR_DBG_SWITCH_OFFSET)
  262. #if defined(CONFIG_ARCH_INTEGRATOR_AP)
  263. #define INTEGRATOR_GPIO_BASE 0x1B000000 /* GPIO */
  264. #elif defined(CONFIG_ARCH_INTEGRATOR_CP)
  265. #define INTEGRATOR_GPIO_BASE 0xC9000000 /* GPIO */
  266. #endif
  267. /* ------------------------------------------------------------------------
  268. * KMI keyboard/mouse definitions
  269. * ------------------------------------------------------------------------
  270. */
  271. /* PS2 Keyboard interface */
  272. #define KMI0_BASE INTEGRATOR_KBD_BASE
  273. /* PS2 Mouse interface */
  274. #define KMI1_BASE INTEGRATOR_MOUSE_BASE
  275. /* KMI definitions are now in include/asm-arm/hardware/amba_kmi.h -- rmk */
  276. /* ------------------------------------------------------------------------
  277. * Where in the memory map does PCI live?
  278. * ------------------------------------------------------------------------
  279. * This represents a fairly liberal usage of address space. Even though
  280. * the V3 only has two windows (therefore we need to map stuff on the fly),
  281. * we maintain the same addresses, even if they're not mapped.
  282. *
  283. */
  284. #define PHYS_PCI_MEM_BASE 0x40000000 /* 512M to xxx */
  285. /* unused 256M from A0000000-AFFFFFFF might be used for I2O ???
  286. */
  287. #define PHYS_PCI_IO_BASE 0x60000000 /* 16M to xxx */
  288. /* unused (128-16)M from B1000000-B7FFFFFF
  289. */
  290. #define PHYS_PCI_CONFIG_BASE 0x61000000 /* 16M to xxx */
  291. /* unused ((128-16)M - 64K) from XXX
  292. */
  293. #define PHYS_PCI_V3_BASE 0x62000000
  294. #define PCI_DRAMSIZE INTEGRATOR_SSRAM_SIZE
  295. /* 'export' these to UHAL */
  296. #define UHAL_PCI_IO PCI_IO_BASE
  297. #define UHAL_PCI_MEM PCI_MEM_BASE
  298. #define UHAL_PCI_ALLOC_IO_BASE 0x00004000
  299. #define UHAL_PCI_ALLOC_MEM_BASE PCI_MEM_BASE
  300. #define UHAL_PCI_MAX_SLOT 20
  301. /* ========================================================================
  302. * Start of uHAL definitions
  303. * ========================================================================
  304. */
  305. /* ------------------------------------------------------------------------
  306. * Integrator Interrupt Controllers
  307. * ------------------------------------------------------------------------
  308. *
  309. * Offsets from interrupt controller base
  310. *
  311. * System Controller interrupt controller base is
  312. *
  313. * INTEGRATOR_IC_BASE + (header_number << 6)
  314. *
  315. * Core Module interrupt controller base is
  316. *
  317. * INTEGRATOR_HDR_IC
  318. *
  319. */
  320. #define IRQ_STATUS 0
  321. #define IRQ_RAW_STATUS 0x04
  322. #define IRQ_ENABLE 0x08
  323. #define IRQ_ENABLE_SET 0x08
  324. #define IRQ_ENABLE_CLEAR 0x0C
  325. #define INT_SOFT_SET 0x10
  326. #define INT_SOFT_CLEAR 0x14
  327. #define FIQ_STATUS 0x20
  328. #define FIQ_RAW_STATUS 0x24
  329. #define FIQ_ENABLE 0x28
  330. #define FIQ_ENABLE_SET 0x28
  331. #define FIQ_ENABLE_CLEAR 0x2C
  332. /* ------------------------------------------------------------------------
  333. * Interrupts
  334. * ------------------------------------------------------------------------
  335. *
  336. *
  337. * Each Core Module has two interrupts controllers, one on the core module
  338. * itself and one in the system controller on the motherboard. The
  339. * READ_INT macro in target.s reads both interrupt controllers and returns
  340. * a 32 bit bitmask, bits 0 to 23 are interrupts from the system controller
  341. * and bits 24 to 31 are from the core module.
  342. *
  343. * The following definitions relate to the bitmask returned by READ_INT.
  344. *
  345. */
  346. /* ------------------------------------------------------------------------
  347. * LED's - The header LED is not accessible via the uHAL API
  348. * ------------------------------------------------------------------------
  349. *
  350. */
  351. #define GREEN_LED 0x01
  352. #define YELLOW_LED 0x02
  353. #define RED_LED 0x04
  354. #define GREEN_LED_2 0x08
  355. #define ALL_LEDS 0x0F
  356. #define LED_BANK INTEGRATOR_DBG_LEDS
  357. /*
  358. * Memory definitions - run uHAL out of SSRAM.
  359. *
  360. */
  361. #define uHAL_MEMORY_SIZE INTEGRATOR_SSRAM_SIZE
  362. /*
  363. * Clean base - dummy
  364. *
  365. */
  366. #define CLEAN_BASE INTEGRATOR_BOOT_ROM_HI
  367. /*
  368. * Timer definitions
  369. *
  370. * Only use timer 1 & 2
  371. * (both run at 24MHz and will need the clock divider set to 16).
  372. *
  373. * Timer 0 runs at bus frequency and therefore could vary and currently
  374. * uHAL can't handle that.
  375. *
  376. */
  377. #define INTEGRATOR_TIMER0_BASE INTEGRATOR_CT_BASE
  378. #define INTEGRATOR_TIMER1_BASE (INTEGRATOR_CT_BASE + 0x100)
  379. #define INTEGRATOR_TIMER2_BASE (INTEGRATOR_CT_BASE + 0x200)
  380. #define MAX_TIMER 2
  381. #define MAX_PERIOD 699050
  382. #define TICKS_PER_uSEC 24
  383. /*
  384. * These are useconds NOT ticks.
  385. *
  386. */
  387. #define mSEC_1 1000
  388. #define mSEC_5 (mSEC_1 * 5)
  389. #define mSEC_10 (mSEC_1 * 10)
  390. #define mSEC_25 (mSEC_1 * 25)
  391. #define SEC_1 (mSEC_1 * 1000)
  392. #define INTEGRATOR_CSR_BASE 0x10000000
  393. #define INTEGRATOR_CSR_SIZE 0x10000000
  394. #endif
  395. /* END */