irq.c 10 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368
  1. /*
  2. * Interrupt handler for DaVinci boards.
  3. *
  4. * Copyright (C) 2006 Texas Instruments.
  5. *
  6. * This program is free software; you can redistribute it and/or modify
  7. * it under the terms of the GNU General Public License as published by
  8. * the Free Software Foundation; either version 2 of the License, or
  9. * (at your option) any later version.
  10. *
  11. * This program is distributed in the hope that it will be useful,
  12. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  13. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  14. * GNU General Public License for more details.
  15. *
  16. * You should have received a copy of the GNU General Public License
  17. * along with this program; if not, write to the Free Software
  18. * Foundation, Inc., 675 Mass Ave, Cambridge, MA 02139, USA.
  19. *
  20. */
  21. #include <linux/kernel.h>
  22. #include <linux/init.h>
  23. #include <linux/interrupt.h>
  24. #include <linux/irq.h>
  25. #include <linux/io.h>
  26. #include <mach/hardware.h>
  27. #include <mach/cputype.h>
  28. #include <asm/mach/irq.h>
  29. #define IRQ_BIT(irq) ((irq) & 0x1f)
  30. #define FIQ_REG0_OFFSET 0x0000
  31. #define FIQ_REG1_OFFSET 0x0004
  32. #define IRQ_REG0_OFFSET 0x0008
  33. #define IRQ_REG1_OFFSET 0x000C
  34. #define IRQ_ENT_REG0_OFFSET 0x0018
  35. #define IRQ_ENT_REG1_OFFSET 0x001C
  36. #define IRQ_INCTL_REG_OFFSET 0x0020
  37. #define IRQ_EABASE_REG_OFFSET 0x0024
  38. #define IRQ_INTPRI0_REG_OFFSET 0x0030
  39. #define IRQ_INTPRI7_REG_OFFSET 0x004C
  40. const u8 *davinci_def_priorities;
  41. #define INTC_BASE IO_ADDRESS(DAVINCI_ARM_INTC_BASE)
  42. static inline unsigned int davinci_irq_readl(int offset)
  43. {
  44. return __raw_readl(INTC_BASE + offset);
  45. }
  46. static inline void davinci_irq_writel(unsigned long value, int offset)
  47. {
  48. __raw_writel(value, INTC_BASE + offset);
  49. }
  50. /* Disable interrupt */
  51. static void davinci_mask_irq(unsigned int irq)
  52. {
  53. unsigned int mask;
  54. u32 l;
  55. mask = 1 << IRQ_BIT(irq);
  56. if (irq > 31) {
  57. l = davinci_irq_readl(IRQ_ENT_REG1_OFFSET);
  58. l &= ~mask;
  59. davinci_irq_writel(l, IRQ_ENT_REG1_OFFSET);
  60. } else {
  61. l = davinci_irq_readl(IRQ_ENT_REG0_OFFSET);
  62. l &= ~mask;
  63. davinci_irq_writel(l, IRQ_ENT_REG0_OFFSET);
  64. }
  65. }
  66. /* Enable interrupt */
  67. static void davinci_unmask_irq(unsigned int irq)
  68. {
  69. unsigned int mask;
  70. u32 l;
  71. mask = 1 << IRQ_BIT(irq);
  72. if (irq > 31) {
  73. l = davinci_irq_readl(IRQ_ENT_REG1_OFFSET);
  74. l |= mask;
  75. davinci_irq_writel(l, IRQ_ENT_REG1_OFFSET);
  76. } else {
  77. l = davinci_irq_readl(IRQ_ENT_REG0_OFFSET);
  78. l |= mask;
  79. davinci_irq_writel(l, IRQ_ENT_REG0_OFFSET);
  80. }
  81. }
  82. /* EOI interrupt */
  83. static void davinci_ack_irq(unsigned int irq)
  84. {
  85. unsigned int mask;
  86. mask = 1 << IRQ_BIT(irq);
  87. if (irq > 31)
  88. davinci_irq_writel(mask, IRQ_REG1_OFFSET);
  89. else
  90. davinci_irq_writel(mask, IRQ_REG0_OFFSET);
  91. }
  92. static struct irq_chip davinci_irq_chip_0 = {
  93. .name = "AINTC",
  94. .ack = davinci_ack_irq,
  95. .mask = davinci_mask_irq,
  96. .unmask = davinci_unmask_irq,
  97. };
  98. /* FIQ are pri 0-1; otherwise 2-7, with 7 lowest priority */
  99. static const u8 dm644x_default_priorities[DAVINCI_N_AINTC_IRQ] __initdata = {
  100. [IRQ_VDINT0] = 2,
  101. [IRQ_VDINT1] = 6,
  102. [IRQ_VDINT2] = 6,
  103. [IRQ_HISTINT] = 6,
  104. [IRQ_H3AINT] = 6,
  105. [IRQ_PRVUINT] = 6,
  106. [IRQ_RSZINT] = 6,
  107. [7] = 7,
  108. [IRQ_VENCINT] = 6,
  109. [IRQ_ASQINT] = 6,
  110. [IRQ_IMXINT] = 6,
  111. [IRQ_VLCDINT] = 6,
  112. [IRQ_USBINT] = 4,
  113. [IRQ_EMACINT] = 4,
  114. [14] = 7,
  115. [15] = 7,
  116. [IRQ_CCINT0] = 5, /* dma */
  117. [IRQ_CCERRINT] = 5, /* dma */
  118. [IRQ_TCERRINT0] = 5, /* dma */
  119. [IRQ_TCERRINT] = 5, /* dma */
  120. [IRQ_PSCIN] = 7,
  121. [21] = 7,
  122. [IRQ_IDE] = 4,
  123. [23] = 7,
  124. [IRQ_MBXINT] = 7,
  125. [IRQ_MBRINT] = 7,
  126. [IRQ_MMCINT] = 7,
  127. [IRQ_SDIOINT] = 7,
  128. [28] = 7,
  129. [IRQ_DDRINT] = 7,
  130. [IRQ_AEMIFINT] = 7,
  131. [IRQ_VLQINT] = 4,
  132. [IRQ_TINT0_TINT12] = 2, /* clockevent */
  133. [IRQ_TINT0_TINT34] = 2, /* clocksource */
  134. [IRQ_TINT1_TINT12] = 7, /* DSP timer */
  135. [IRQ_TINT1_TINT34] = 7, /* system tick */
  136. [IRQ_PWMINT0] = 7,
  137. [IRQ_PWMINT1] = 7,
  138. [IRQ_PWMINT2] = 7,
  139. [IRQ_I2C] = 3,
  140. [IRQ_UARTINT0] = 3,
  141. [IRQ_UARTINT1] = 3,
  142. [IRQ_UARTINT2] = 3,
  143. [IRQ_SPINT0] = 3,
  144. [IRQ_SPINT1] = 3,
  145. [45] = 7,
  146. [IRQ_DSP2ARM0] = 4,
  147. [IRQ_DSP2ARM1] = 4,
  148. [IRQ_GPIO0] = 7,
  149. [IRQ_GPIO1] = 7,
  150. [IRQ_GPIO2] = 7,
  151. [IRQ_GPIO3] = 7,
  152. [IRQ_GPIO4] = 7,
  153. [IRQ_GPIO5] = 7,
  154. [IRQ_GPIO6] = 7,
  155. [IRQ_GPIO7] = 7,
  156. [IRQ_GPIOBNK0] = 7,
  157. [IRQ_GPIOBNK1] = 7,
  158. [IRQ_GPIOBNK2] = 7,
  159. [IRQ_GPIOBNK3] = 7,
  160. [IRQ_GPIOBNK4] = 7,
  161. [IRQ_COMMTX] = 7,
  162. [IRQ_COMMRX] = 7,
  163. [IRQ_EMUINT] = 7,
  164. };
  165. static const u8 dm646x_default_priorities[DAVINCI_N_AINTC_IRQ] = {
  166. [IRQ_DM646X_VP_VERTINT0] = 7,
  167. [IRQ_DM646X_VP_VERTINT1] = 7,
  168. [IRQ_DM646X_VP_VERTINT2] = 7,
  169. [IRQ_DM646X_VP_VERTINT3] = 7,
  170. [IRQ_DM646X_VP_ERRINT] = 7,
  171. [IRQ_DM646X_RESERVED_1] = 7,
  172. [IRQ_DM646X_RESERVED_2] = 7,
  173. [IRQ_DM646X_WDINT] = 7,
  174. [IRQ_DM646X_CRGENINT0] = 7,
  175. [IRQ_DM646X_CRGENINT1] = 7,
  176. [IRQ_DM646X_TSIFINT0] = 7,
  177. [IRQ_DM646X_TSIFINT1] = 7,
  178. [IRQ_DM646X_VDCEINT] = 7,
  179. [IRQ_DM646X_USBINT] = 7,
  180. [IRQ_DM646X_USBDMAINT] = 7,
  181. [IRQ_DM646X_PCIINT] = 7,
  182. [IRQ_CCINT0] = 7, /* dma */
  183. [IRQ_CCERRINT] = 7, /* dma */
  184. [IRQ_TCERRINT0] = 7, /* dma */
  185. [IRQ_TCERRINT] = 7, /* dma */
  186. [IRQ_DM646X_TCERRINT2] = 7,
  187. [IRQ_DM646X_TCERRINT3] = 7,
  188. [IRQ_DM646X_IDE] = 7,
  189. [IRQ_DM646X_HPIINT] = 7,
  190. [IRQ_DM646X_EMACRXTHINT] = 7,
  191. [IRQ_DM646X_EMACRXINT] = 7,
  192. [IRQ_DM646X_EMACTXINT] = 7,
  193. [IRQ_DM646X_EMACMISCINT] = 7,
  194. [IRQ_DM646X_MCASP0TXINT] = 7,
  195. [IRQ_DM646X_MCASP0RXINT] = 7,
  196. [IRQ_AEMIFINT] = 7,
  197. [IRQ_DM646X_RESERVED_3] = 7,
  198. [IRQ_DM646X_MCASP1TXINT] = 7, /* clockevent */
  199. [IRQ_TINT0_TINT34] = 7, /* clocksource */
  200. [IRQ_TINT1_TINT12] = 7, /* DSP timer */
  201. [IRQ_TINT1_TINT34] = 7, /* system tick */
  202. [IRQ_PWMINT0] = 7,
  203. [IRQ_PWMINT1] = 7,
  204. [IRQ_DM646X_VLQINT] = 7,
  205. [IRQ_I2C] = 7,
  206. [IRQ_UARTINT0] = 7,
  207. [IRQ_UARTINT1] = 7,
  208. [IRQ_DM646X_UARTINT2] = 7,
  209. [IRQ_DM646X_SPINT0] = 7,
  210. [IRQ_DM646X_SPINT1] = 7,
  211. [IRQ_DM646X_DSP2ARMINT] = 7,
  212. [IRQ_DM646X_RESERVED_4] = 7,
  213. [IRQ_DM646X_PSCINT] = 7,
  214. [IRQ_DM646X_GPIO0] = 7,
  215. [IRQ_DM646X_GPIO1] = 7,
  216. [IRQ_DM646X_GPIO2] = 7,
  217. [IRQ_DM646X_GPIO3] = 7,
  218. [IRQ_DM646X_GPIO4] = 7,
  219. [IRQ_DM646X_GPIO5] = 7,
  220. [IRQ_DM646X_GPIO6] = 7,
  221. [IRQ_DM646X_GPIO7] = 7,
  222. [IRQ_DM646X_GPIOBNK0] = 7,
  223. [IRQ_DM646X_GPIOBNK1] = 7,
  224. [IRQ_DM646X_GPIOBNK2] = 7,
  225. [IRQ_DM646X_DDRINT] = 7,
  226. [IRQ_DM646X_AEMIFINT] = 7,
  227. [IRQ_COMMTX] = 7,
  228. [IRQ_COMMRX] = 7,
  229. [IRQ_EMUINT] = 7,
  230. };
  231. static const u8 dm355_default_priorities[DAVINCI_N_AINTC_IRQ] = {
  232. [IRQ_DM355_CCDC_VDINT0] = 2,
  233. [IRQ_DM355_CCDC_VDINT1] = 6,
  234. [IRQ_DM355_CCDC_VDINT2] = 6,
  235. [IRQ_DM355_IPIPE_HST] = 6,
  236. [IRQ_DM355_H3AINT] = 6,
  237. [IRQ_DM355_IPIPE_SDR] = 6,
  238. [IRQ_DM355_IPIPEIFINT] = 6,
  239. [IRQ_DM355_OSDINT] = 7,
  240. [IRQ_DM355_VENCINT] = 6,
  241. [IRQ_ASQINT] = 6,
  242. [IRQ_IMXINT] = 6,
  243. [IRQ_USBINT] = 4,
  244. [IRQ_DM355_RTOINT] = 4,
  245. [IRQ_DM355_UARTINT2] = 7,
  246. [IRQ_DM355_TINT6] = 7,
  247. [IRQ_CCINT0] = 5, /* dma */
  248. [IRQ_CCERRINT] = 5, /* dma */
  249. [IRQ_TCERRINT0] = 5, /* dma */
  250. [IRQ_TCERRINT] = 5, /* dma */
  251. [IRQ_DM355_SPINT2_1] = 7,
  252. [IRQ_DM355_TINT7] = 4,
  253. [IRQ_DM355_SDIOINT0] = 7,
  254. [IRQ_MBXINT] = 7,
  255. [IRQ_MBRINT] = 7,
  256. [IRQ_MMCINT] = 7,
  257. [IRQ_DM355_MMCINT1] = 7,
  258. [IRQ_DM355_PWMINT3] = 7,
  259. [IRQ_DDRINT] = 7,
  260. [IRQ_AEMIFINT] = 7,
  261. [IRQ_DM355_SDIOINT1] = 4,
  262. [IRQ_TINT0_TINT12] = 2, /* clockevent */
  263. [IRQ_TINT0_TINT34] = 2, /* clocksource */
  264. [IRQ_TINT1_TINT12] = 7, /* DSP timer */
  265. [IRQ_TINT1_TINT34] = 7, /* system tick */
  266. [IRQ_PWMINT0] = 7,
  267. [IRQ_PWMINT1] = 7,
  268. [IRQ_PWMINT2] = 7,
  269. [IRQ_I2C] = 3,
  270. [IRQ_UARTINT0] = 3,
  271. [IRQ_UARTINT1] = 3,
  272. [IRQ_DM355_SPINT0_0] = 3,
  273. [IRQ_DM355_SPINT0_1] = 3,
  274. [IRQ_DM355_GPIO0] = 3,
  275. [IRQ_DM355_GPIO1] = 7,
  276. [IRQ_DM355_GPIO2] = 4,
  277. [IRQ_DM355_GPIO3] = 4,
  278. [IRQ_DM355_GPIO4] = 7,
  279. [IRQ_DM355_GPIO5] = 7,
  280. [IRQ_DM355_GPIO6] = 7,
  281. [IRQ_DM355_GPIO7] = 7,
  282. [IRQ_DM355_GPIO8] = 7,
  283. [IRQ_DM355_GPIO9] = 7,
  284. [IRQ_DM355_GPIOBNK0] = 7,
  285. [IRQ_DM355_GPIOBNK1] = 7,
  286. [IRQ_DM355_GPIOBNK2] = 7,
  287. [IRQ_DM355_GPIOBNK3] = 7,
  288. [IRQ_DM355_GPIOBNK4] = 7,
  289. [IRQ_DM355_GPIOBNK5] = 7,
  290. [IRQ_DM355_GPIOBNK6] = 7,
  291. [IRQ_COMMTX] = 7,
  292. [IRQ_COMMRX] = 7,
  293. [IRQ_EMUINT] = 7,
  294. };
  295. /* ARM Interrupt Controller Initialization */
  296. void __init davinci_irq_init(void)
  297. {
  298. unsigned i;
  299. if (cpu_is_davinci_dm644x())
  300. davinci_def_priorities = dm644x_default_priorities;
  301. else if (cpu_is_davinci_dm646x())
  302. davinci_def_priorities = dm646x_default_priorities;
  303. else if (cpu_is_davinci_dm355())
  304. davinci_def_priorities = dm355_default_priorities;
  305. /* Clear all interrupt requests */
  306. davinci_irq_writel(~0x0, FIQ_REG0_OFFSET);
  307. davinci_irq_writel(~0x0, FIQ_REG1_OFFSET);
  308. davinci_irq_writel(~0x0, IRQ_REG0_OFFSET);
  309. davinci_irq_writel(~0x0, IRQ_REG1_OFFSET);
  310. /* Disable all interrupts */
  311. davinci_irq_writel(0x0, IRQ_ENT_REG0_OFFSET);
  312. davinci_irq_writel(0x0, IRQ_ENT_REG1_OFFSET);
  313. /* Interrupts disabled immediately, IRQ entry reflects all */
  314. davinci_irq_writel(0x0, IRQ_INCTL_REG_OFFSET);
  315. /* we don't use the hardware vector table, just its entry addresses */
  316. davinci_irq_writel(0, IRQ_EABASE_REG_OFFSET);
  317. /* Clear all interrupt requests */
  318. davinci_irq_writel(~0x0, FIQ_REG0_OFFSET);
  319. davinci_irq_writel(~0x0, FIQ_REG1_OFFSET);
  320. davinci_irq_writel(~0x0, IRQ_REG0_OFFSET);
  321. davinci_irq_writel(~0x0, IRQ_REG1_OFFSET);
  322. for (i = IRQ_INTPRI0_REG_OFFSET; i <= IRQ_INTPRI7_REG_OFFSET; i += 4) {
  323. unsigned j;
  324. u32 pri;
  325. for (j = 0, pri = 0; j < 32; j += 4, davinci_def_priorities++)
  326. pri |= (*davinci_def_priorities & 0x07) << j;
  327. davinci_irq_writel(pri, i);
  328. }
  329. /* set up genirq dispatch for ARM INTC */
  330. for (i = 0; i < DAVINCI_N_AINTC_IRQ; i++) {
  331. set_irq_chip(i, &davinci_irq_chip_0);
  332. set_irq_flags(i, IRQF_VALID | IRQF_PROBE);
  333. if (i != IRQ_TINT1_TINT34)
  334. set_irq_handler(i, handle_edge_irq);
  335. else
  336. set_irq_handler(i, handle_level_irq);
  337. }
  338. }