dm644x.c 9.9 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461
  1. /*
  2. * TI DaVinci DM644x chip specific setup
  3. *
  4. * Author: Kevin Hilman, Deep Root Systems, LLC
  5. *
  6. * 2007 (c) Deep Root Systems, LLC. This file is licensed under
  7. * the terms of the GNU General Public License version 2. This program
  8. * is licensed "as is" without any warranty of any kind, whether express
  9. * or implied.
  10. */
  11. #include <linux/kernel.h>
  12. #include <linux/init.h>
  13. #include <linux/clk.h>
  14. #include <linux/platform_device.h>
  15. #include <mach/dm644x.h>
  16. #include <mach/clock.h>
  17. #include <mach/cputype.h>
  18. #include <mach/edma.h>
  19. #include <mach/irqs.h>
  20. #include <mach/psc.h>
  21. #include <mach/mux.h>
  22. #include "clock.h"
  23. #include "mux.h"
  24. /*
  25. * Device specific clocks
  26. */
  27. #define DM644X_REF_FREQ 27000000
  28. static struct pll_data pll1_data = {
  29. .num = 1,
  30. .phys_base = DAVINCI_PLL1_BASE,
  31. };
  32. static struct pll_data pll2_data = {
  33. .num = 2,
  34. .phys_base = DAVINCI_PLL2_BASE,
  35. };
  36. static struct clk ref_clk = {
  37. .name = "ref_clk",
  38. .rate = DM644X_REF_FREQ,
  39. };
  40. static struct clk pll1_clk = {
  41. .name = "pll1",
  42. .parent = &ref_clk,
  43. .pll_data = &pll1_data,
  44. .flags = CLK_PLL,
  45. };
  46. static struct clk pll1_sysclk1 = {
  47. .name = "pll1_sysclk1",
  48. .parent = &pll1_clk,
  49. .flags = CLK_PLL,
  50. .div_reg = PLLDIV1,
  51. };
  52. static struct clk pll1_sysclk2 = {
  53. .name = "pll1_sysclk2",
  54. .parent = &pll1_clk,
  55. .flags = CLK_PLL,
  56. .div_reg = PLLDIV2,
  57. };
  58. static struct clk pll1_sysclk3 = {
  59. .name = "pll1_sysclk3",
  60. .parent = &pll1_clk,
  61. .flags = CLK_PLL,
  62. .div_reg = PLLDIV3,
  63. };
  64. static struct clk pll1_sysclk5 = {
  65. .name = "pll1_sysclk5",
  66. .parent = &pll1_clk,
  67. .flags = CLK_PLL,
  68. .div_reg = PLLDIV5,
  69. };
  70. static struct clk pll1_aux_clk = {
  71. .name = "pll1_aux_clk",
  72. .parent = &pll1_clk,
  73. .flags = CLK_PLL | PRE_PLL,
  74. };
  75. static struct clk pll1_sysclkbp = {
  76. .name = "pll1_sysclkbp",
  77. .parent = &pll1_clk,
  78. .flags = CLK_PLL | PRE_PLL,
  79. .div_reg = BPDIV
  80. };
  81. static struct clk pll2_clk = {
  82. .name = "pll2",
  83. .parent = &ref_clk,
  84. .pll_data = &pll2_data,
  85. .flags = CLK_PLL,
  86. };
  87. static struct clk pll2_sysclk1 = {
  88. .name = "pll2_sysclk1",
  89. .parent = &pll2_clk,
  90. .flags = CLK_PLL,
  91. .div_reg = PLLDIV1,
  92. };
  93. static struct clk pll2_sysclk2 = {
  94. .name = "pll2_sysclk2",
  95. .parent = &pll2_clk,
  96. .flags = CLK_PLL,
  97. .div_reg = PLLDIV2,
  98. };
  99. static struct clk pll2_sysclkbp = {
  100. .name = "pll2_sysclkbp",
  101. .parent = &pll2_clk,
  102. .flags = CLK_PLL | PRE_PLL,
  103. .div_reg = BPDIV
  104. };
  105. static struct clk dsp_clk = {
  106. .name = "dsp",
  107. .parent = &pll1_sysclk1,
  108. .lpsc = DAVINCI_LPSC_GEM,
  109. .flags = PSC_DSP,
  110. .usecount = 1, /* REVISIT how to disable? */
  111. };
  112. static struct clk arm_clk = {
  113. .name = "arm",
  114. .parent = &pll1_sysclk2,
  115. .lpsc = DAVINCI_LPSC_ARM,
  116. .flags = ALWAYS_ENABLED,
  117. };
  118. static struct clk vicp_clk = {
  119. .name = "vicp",
  120. .parent = &pll1_sysclk2,
  121. .lpsc = DAVINCI_LPSC_IMCOP,
  122. .flags = PSC_DSP,
  123. .usecount = 1, /* REVISIT how to disable? */
  124. };
  125. static struct clk vpss_master_clk = {
  126. .name = "vpss_master",
  127. .parent = &pll1_sysclk3,
  128. .lpsc = DAVINCI_LPSC_VPSSMSTR,
  129. .flags = CLK_PSC,
  130. };
  131. static struct clk vpss_slave_clk = {
  132. .name = "vpss_slave",
  133. .parent = &pll1_sysclk3,
  134. .lpsc = DAVINCI_LPSC_VPSSSLV,
  135. };
  136. static struct clk uart0_clk = {
  137. .name = "uart0",
  138. .parent = &pll1_aux_clk,
  139. .lpsc = DAVINCI_LPSC_UART0,
  140. };
  141. static struct clk uart1_clk = {
  142. .name = "uart1",
  143. .parent = &pll1_aux_clk,
  144. .lpsc = DAVINCI_LPSC_UART1,
  145. };
  146. static struct clk uart2_clk = {
  147. .name = "uart2",
  148. .parent = &pll1_aux_clk,
  149. .lpsc = DAVINCI_LPSC_UART2,
  150. };
  151. static struct clk emac_clk = {
  152. .name = "emac",
  153. .parent = &pll1_sysclk5,
  154. .lpsc = DAVINCI_LPSC_EMAC_WRAPPER,
  155. };
  156. static struct clk i2c_clk = {
  157. .name = "i2c",
  158. .parent = &pll1_aux_clk,
  159. .lpsc = DAVINCI_LPSC_I2C,
  160. };
  161. static struct clk ide_clk = {
  162. .name = "ide",
  163. .parent = &pll1_sysclk5,
  164. .lpsc = DAVINCI_LPSC_ATA,
  165. };
  166. static struct clk asp_clk = {
  167. .name = "asp0",
  168. .parent = &pll1_sysclk5,
  169. .lpsc = DAVINCI_LPSC_McBSP,
  170. };
  171. static struct clk mmcsd_clk = {
  172. .name = "mmcsd",
  173. .parent = &pll1_sysclk5,
  174. .lpsc = DAVINCI_LPSC_MMC_SD,
  175. };
  176. static struct clk spi_clk = {
  177. .name = "spi",
  178. .parent = &pll1_sysclk5,
  179. .lpsc = DAVINCI_LPSC_SPI,
  180. };
  181. static struct clk gpio_clk = {
  182. .name = "gpio",
  183. .parent = &pll1_sysclk5,
  184. .lpsc = DAVINCI_LPSC_GPIO,
  185. };
  186. static struct clk usb_clk = {
  187. .name = "usb",
  188. .parent = &pll1_sysclk5,
  189. .lpsc = DAVINCI_LPSC_USB,
  190. };
  191. static struct clk vlynq_clk = {
  192. .name = "vlynq",
  193. .parent = &pll1_sysclk5,
  194. .lpsc = DAVINCI_LPSC_VLYNQ,
  195. };
  196. static struct clk aemif_clk = {
  197. .name = "aemif",
  198. .parent = &pll1_sysclk5,
  199. .lpsc = DAVINCI_LPSC_AEMIF,
  200. };
  201. static struct clk pwm0_clk = {
  202. .name = "pwm0",
  203. .parent = &pll1_aux_clk,
  204. .lpsc = DAVINCI_LPSC_PWM0,
  205. };
  206. static struct clk pwm1_clk = {
  207. .name = "pwm1",
  208. .parent = &pll1_aux_clk,
  209. .lpsc = DAVINCI_LPSC_PWM1,
  210. };
  211. static struct clk pwm2_clk = {
  212. .name = "pwm2",
  213. .parent = &pll1_aux_clk,
  214. .lpsc = DAVINCI_LPSC_PWM2,
  215. };
  216. static struct clk timer0_clk = {
  217. .name = "timer0",
  218. .parent = &pll1_aux_clk,
  219. .lpsc = DAVINCI_LPSC_TIMER0,
  220. };
  221. static struct clk timer1_clk = {
  222. .name = "timer1",
  223. .parent = &pll1_aux_clk,
  224. .lpsc = DAVINCI_LPSC_TIMER1,
  225. };
  226. static struct clk timer2_clk = {
  227. .name = "timer2",
  228. .parent = &pll1_aux_clk,
  229. .lpsc = DAVINCI_LPSC_TIMER2,
  230. .usecount = 1, /* REVISIT: why cant' this be disabled? */
  231. };
  232. struct davinci_clk dm644x_clks[] = {
  233. CLK(NULL, "ref", &ref_clk),
  234. CLK(NULL, "pll1", &pll1_clk),
  235. CLK(NULL, "pll1_sysclk1", &pll1_sysclk1),
  236. CLK(NULL, "pll1_sysclk2", &pll1_sysclk2),
  237. CLK(NULL, "pll1_sysclk3", &pll1_sysclk3),
  238. CLK(NULL, "pll1_sysclk5", &pll1_sysclk5),
  239. CLK(NULL, "pll1_aux", &pll1_aux_clk),
  240. CLK(NULL, "pll1_sysclkbp", &pll1_sysclkbp),
  241. CLK(NULL, "pll2", &pll2_clk),
  242. CLK(NULL, "pll2_sysclk1", &pll2_sysclk1),
  243. CLK(NULL, "pll2_sysclk2", &pll2_sysclk2),
  244. CLK(NULL, "pll2_sysclkbp", &pll2_sysclkbp),
  245. CLK(NULL, "dsp", &dsp_clk),
  246. CLK(NULL, "arm", &arm_clk),
  247. CLK(NULL, "vicp", &vicp_clk),
  248. CLK(NULL, "vpss_master", &vpss_master_clk),
  249. CLK(NULL, "vpss_slave", &vpss_slave_clk),
  250. CLK(NULL, "arm", &arm_clk),
  251. CLK(NULL, "uart0", &uart0_clk),
  252. CLK(NULL, "uart1", &uart1_clk),
  253. CLK(NULL, "uart2", &uart2_clk),
  254. CLK("davinci_emac.1", NULL, &emac_clk),
  255. CLK("i2c_davinci.1", NULL, &i2c_clk),
  256. CLK("palm_bk3710", NULL, &ide_clk),
  257. CLK("soc-audio.0", NULL, &asp_clk),
  258. CLK("davinci_mmc.0", NULL, &mmcsd_clk),
  259. CLK(NULL, "spi", &spi_clk),
  260. CLK(NULL, "gpio", &gpio_clk),
  261. CLK(NULL, "usb", &usb_clk),
  262. CLK(NULL, "vlynq", &vlynq_clk),
  263. CLK(NULL, "aemif", &aemif_clk),
  264. CLK(NULL, "pwm0", &pwm0_clk),
  265. CLK(NULL, "pwm1", &pwm1_clk),
  266. CLK(NULL, "pwm2", &pwm2_clk),
  267. CLK(NULL, "timer0", &timer0_clk),
  268. CLK(NULL, "timer1", &timer1_clk),
  269. CLK("watchdog", NULL, &timer2_clk),
  270. CLK(NULL, NULL, NULL),
  271. };
  272. #if defined(CONFIG_TI_DAVINCI_EMAC) || defined(CONFIG_TI_DAVINCI_EMAC_MODULE)
  273. static struct resource dm644x_emac_resources[] = {
  274. {
  275. .start = DM644X_EMAC_BASE,
  276. .end = DM644X_EMAC_BASE + 0x47ff,
  277. .flags = IORESOURCE_MEM,
  278. },
  279. {
  280. .start = IRQ_EMACINT,
  281. .end = IRQ_EMACINT,
  282. .flags = IORESOURCE_IRQ,
  283. },
  284. };
  285. static struct platform_device dm644x_emac_device = {
  286. .name = "davinci_emac",
  287. .id = 1,
  288. .num_resources = ARRAY_SIZE(dm644x_emac_resources),
  289. .resource = dm644x_emac_resources,
  290. };
  291. #endif
  292. /*
  293. * Device specific mux setup
  294. *
  295. * soc description mux mode mode mux dbg
  296. * reg offset mask mode
  297. */
  298. static const struct mux_config dm644x_pins[] = {
  299. MUX_CFG(DM644X, HDIREN, 0, 16, 1, 1, true)
  300. MUX_CFG(DM644X, ATAEN, 0, 17, 1, 1, true)
  301. MUX_CFG(DM644X, ATAEN_DISABLE, 0, 17, 1, 0, true)
  302. MUX_CFG(DM644X, HPIEN_DISABLE, 0, 29, 1, 0, true)
  303. MUX_CFG(DM644X, AEAW, 0, 0, 31, 31, true)
  304. MUX_CFG(DM644X, MSTK, 1, 9, 1, 0, false)
  305. MUX_CFG(DM644X, I2C, 1, 7, 1, 1, false)
  306. MUX_CFG(DM644X, MCBSP, 1, 10, 1, 1, false)
  307. MUX_CFG(DM644X, UART1, 1, 1, 1, 1, true)
  308. MUX_CFG(DM644X, UART2, 1, 2, 1, 1, true)
  309. MUX_CFG(DM644X, PWM0, 1, 4, 1, 1, false)
  310. MUX_CFG(DM644X, PWM1, 1, 5, 1, 1, false)
  311. MUX_CFG(DM644X, PWM2, 1, 6, 1, 1, false)
  312. MUX_CFG(DM644X, VLYNQEN, 0, 15, 1, 1, false)
  313. MUX_CFG(DM644X, VLSCREN, 0, 14, 1, 1, false)
  314. MUX_CFG(DM644X, VLYNQWD, 0, 12, 3, 3, false)
  315. MUX_CFG(DM644X, EMACEN, 0, 31, 1, 1, true)
  316. MUX_CFG(DM644X, GPIO3V, 0, 31, 1, 0, true)
  317. MUX_CFG(DM644X, GPIO0, 0, 24, 1, 0, true)
  318. MUX_CFG(DM644X, GPIO3, 0, 25, 1, 0, false)
  319. MUX_CFG(DM644X, GPIO43_44, 1, 7, 1, 0, false)
  320. MUX_CFG(DM644X, GPIO46_47, 0, 22, 1, 0, true)
  321. MUX_CFG(DM644X, RGB666, 0, 22, 1, 1, true)
  322. MUX_CFG(DM644X, LOEEN, 0, 24, 1, 1, true)
  323. MUX_CFG(DM644X, LFLDEN, 0, 25, 1, 1, false)
  324. };
  325. /*----------------------------------------------------------------------*/
  326. static const s8 dma_chan_dm644x_no_event[] = {
  327. 0, 1, 12, 13, 14,
  328. 15, 25, 30, 31, 45,
  329. 46, 47, 55, 56, 57,
  330. 58, 59, 60, 61, 62,
  331. 63,
  332. -1
  333. };
  334. static struct edma_soc_info dm644x_edma_info = {
  335. .n_channel = 64,
  336. .n_region = 4,
  337. .n_slot = 128,
  338. .n_tc = 2,
  339. .noevent = dma_chan_dm644x_no_event,
  340. };
  341. static struct resource edma_resources[] = {
  342. {
  343. .name = "edma_cc",
  344. .start = 0x01c00000,
  345. .end = 0x01c00000 + SZ_64K - 1,
  346. .flags = IORESOURCE_MEM,
  347. },
  348. {
  349. .name = "edma_tc0",
  350. .start = 0x01c10000,
  351. .end = 0x01c10000 + SZ_1K - 1,
  352. .flags = IORESOURCE_MEM,
  353. },
  354. {
  355. .name = "edma_tc1",
  356. .start = 0x01c10400,
  357. .end = 0x01c10400 + SZ_1K - 1,
  358. .flags = IORESOURCE_MEM,
  359. },
  360. {
  361. .start = IRQ_CCINT0,
  362. .flags = IORESOURCE_IRQ,
  363. },
  364. {
  365. .start = IRQ_CCERRINT,
  366. .flags = IORESOURCE_IRQ,
  367. },
  368. /* not using TC*_ERR */
  369. };
  370. static struct platform_device dm644x_edma_device = {
  371. .name = "edma",
  372. .id = -1,
  373. .dev.platform_data = &dm644x_edma_info,
  374. .num_resources = ARRAY_SIZE(edma_resources),
  375. .resource = edma_resources,
  376. };
  377. /*----------------------------------------------------------------------*/
  378. void __init dm644x_init(void)
  379. {
  380. davinci_clk_init(dm644x_clks);
  381. davinci_mux_register(dm644x_pins, ARRAY_SIZE(dm644x_pins));
  382. }
  383. static int __init dm644x_init_devices(void)
  384. {
  385. if (!cpu_is_davinci_dm644x())
  386. return 0;
  387. platform_device_register(&dm644x_edma_device);
  388. return 0;
  389. }
  390. postcore_initcall(dm644x_init_devices);