at91_aic.h 2.5 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253
  1. /*
  2. * arch/arm/mach-at91/include/mach/at91_aic.h
  3. *
  4. * Copyright (C) 2005 Ivan Kokshaysky
  5. * Copyright (C) SAN People
  6. *
  7. * Advanced Interrupt Controller (AIC) - System peripherals registers.
  8. * Based on AT91RM9200 datasheet revision E.
  9. *
  10. * This program is free software; you can redistribute it and/or modify
  11. * it under the terms of the GNU General Public License as published by
  12. * the Free Software Foundation; either version 2 of the License, or
  13. * (at your option) any later version.
  14. */
  15. #ifndef AT91_AIC_H
  16. #define AT91_AIC_H
  17. #define AT91_AIC_SMR(n) (AT91_AIC + ((n) * 4)) /* Source Mode Registers 0-31 */
  18. #define AT91_AIC_PRIOR (7 << 0) /* Priority Level */
  19. #define AT91_AIC_SRCTYPE (3 << 5) /* Interrupt Source Type */
  20. #define AT91_AIC_SRCTYPE_LOW (0 << 5)
  21. #define AT91_AIC_SRCTYPE_FALLING (1 << 5)
  22. #define AT91_AIC_SRCTYPE_HIGH (2 << 5)
  23. #define AT91_AIC_SRCTYPE_RISING (3 << 5)
  24. #define AT91_AIC_SVR(n) (AT91_AIC + 0x80 + ((n) * 4)) /* Source Vector Registers 0-31 */
  25. #define AT91_AIC_IVR (AT91_AIC + 0x100) /* Interrupt Vector Register */
  26. #define AT91_AIC_FVR (AT91_AIC + 0x104) /* Fast Interrupt Vector Register */
  27. #define AT91_AIC_ISR (AT91_AIC + 0x108) /* Interrupt Status Register */
  28. #define AT91_AIC_IRQID (0x1f << 0) /* Current Interrupt Identifier */
  29. #define AT91_AIC_IPR (AT91_AIC + 0x10c) /* Interrupt Pending Register */
  30. #define AT91_AIC_IMR (AT91_AIC + 0x110) /* Interrupt Mask Register */
  31. #define AT91_AIC_CISR (AT91_AIC + 0x114) /* Core Interrupt Status Register */
  32. #define AT91_AIC_NFIQ (1 << 0) /* nFIQ Status */
  33. #define AT91_AIC_NIRQ (1 << 1) /* nIRQ Status */
  34. #define AT91_AIC_IECR (AT91_AIC + 0x120) /* Interrupt Enable Command Register */
  35. #define AT91_AIC_IDCR (AT91_AIC + 0x124) /* Interrupt Disable Command Register */
  36. #define AT91_AIC_ICCR (AT91_AIC + 0x128) /* Interrupt Clear Command Register */
  37. #define AT91_AIC_ISCR (AT91_AIC + 0x12c) /* Interrupt Set Command Register */
  38. #define AT91_AIC_EOICR (AT91_AIC + 0x130) /* End of Interrupt Command Register */
  39. #define AT91_AIC_SPU (AT91_AIC + 0x134) /* Spurious Interrupt Vector Register */
  40. #define AT91_AIC_DCR (AT91_AIC + 0x138) /* Debug Control Register */
  41. #define AT91_AIC_DCR_PROT (1 << 0) /* Protection Mode */
  42. #define AT91_AIC_DCR_GMSK (1 << 1) /* General Mask */
  43. #define AT91_AIC_FFER (AT91_AIC + 0x140) /* Fast Forcing Enable Register [SAM9 only] */
  44. #define AT91_AIC_FFDR (AT91_AIC + 0x144) /* Fast Forcing Disable Register [SAM9 only] */
  45. #define AT91_AIC_FFSR (AT91_AIC + 0x148) /* Fast Forcing Status Register [SAM9 only] */
  46. #endif