sa1111.h 16 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581
  1. /*
  2. * arch/arm/include/asm/hardware/sa1111.h
  3. *
  4. * Copyright (C) 2000 John G Dorsey <john+@cs.cmu.edu>
  5. *
  6. * This file contains definitions for the SA-1111 Companion Chip.
  7. * (Structure and naming borrowed from SA-1101.h, by Peter Danielsson.)
  8. *
  9. * Macro that calculates real address for registers in the SA-1111
  10. */
  11. #ifndef _ASM_ARCH_SA1111
  12. #define _ASM_ARCH_SA1111
  13. #include <mach/bitfield.h>
  14. /*
  15. * The SA1111 is always located at virtual 0xf4000000, and is always
  16. * "native" endian.
  17. */
  18. #define SA1111_VBASE 0xf4000000
  19. /* Don't use these! */
  20. #define SA1111_p2v( x ) ((x) - SA1111_BASE + SA1111_VBASE)
  21. #define SA1111_v2p( x ) ((x) - SA1111_VBASE + SA1111_BASE)
  22. #ifndef __ASSEMBLY__
  23. #define _SA1111(x) ((x) + sa1111->resource.start)
  24. #endif
  25. #define sa1111_writel(val,addr) __raw_writel(val, addr)
  26. #define sa1111_readl(addr) __raw_readl(addr)
  27. /*
  28. * 26 bits of the SA-1110 address bus are available to the SA-1111.
  29. * Use these when feeding target addresses to the DMA engines.
  30. */
  31. #define SA1111_ADDR_WIDTH (26)
  32. #define SA1111_ADDR_MASK ((1<<SA1111_ADDR_WIDTH)-1)
  33. #define SA1111_DMA_ADDR(x) ((x)&SA1111_ADDR_MASK)
  34. /*
  35. * Don't ask the (SAC) DMA engines to move less than this amount.
  36. */
  37. #define SA1111_SAC_DMA_MIN_XFER (0x800)
  38. /*
  39. * System Bus Interface (SBI)
  40. *
  41. * Registers
  42. * SKCR Control Register
  43. * SMCR Shared Memory Controller Register
  44. * SKID ID Register
  45. */
  46. #define SA1111_SKCR 0x0000
  47. #define SA1111_SMCR 0x0004
  48. #define SA1111_SKID 0x0008
  49. #define SKCR_PLL_BYPASS (1<<0)
  50. #define SKCR_RCLKEN (1<<1)
  51. #define SKCR_SLEEP (1<<2)
  52. #define SKCR_DOZE (1<<3)
  53. #define SKCR_VCO_OFF (1<<4)
  54. #define SKCR_SCANTSTEN (1<<5)
  55. #define SKCR_CLKTSTEN (1<<6)
  56. #define SKCR_RDYEN (1<<7)
  57. #define SKCR_SELAC (1<<8)
  58. #define SKCR_OPPC (1<<9)
  59. #define SKCR_PLLTSTEN (1<<10)
  60. #define SKCR_USBIOTSTEN (1<<11)
  61. /*
  62. * Don't believe the specs! Take them, throw them outside. Leave them
  63. * there for a week. Spit on them. Walk on them. Stamp on them.
  64. * Pour gasoline over them and finally burn them. Now think about coding.
  65. * - The October 1999 errata (278260-007) says its bit 13, 1 to enable.
  66. * - The Feb 2001 errata (278260-010) says that the previous errata
  67. * (278260-009) is wrong, and its bit actually 12, fixed in spec
  68. * 278242-003.
  69. * - The SA1111 manual (278242) says bit 12, but 0 to enable.
  70. * - Reality is bit 13, 1 to enable.
  71. * -- rmk
  72. */
  73. #define SKCR_OE_EN (1<<13)
  74. #define SMCR_DTIM (1<<0)
  75. #define SMCR_MBGE (1<<1)
  76. #define SMCR_DRAC_0 (1<<2)
  77. #define SMCR_DRAC_1 (1<<3)
  78. #define SMCR_DRAC_2 (1<<4)
  79. #define SMCR_DRAC Fld(3, 2)
  80. #define SMCR_CLAT (1<<5)
  81. #define SKID_SIREV_MASK (0x000000f0)
  82. #define SKID_MTREV_MASK (0x0000000f)
  83. #define SKID_ID_MASK (0xffffff00)
  84. #define SKID_SA1111_ID (0x690cc200)
  85. /*
  86. * System Controller
  87. *
  88. * Registers
  89. * SKPCR Power Control Register
  90. * SKCDR Clock Divider Register
  91. * SKAUD Audio Clock Divider Register
  92. * SKPMC PS/2 Mouse Clock Divider Register
  93. * SKPTC PS/2 Track Pad Clock Divider Register
  94. * SKPEN0 PWM0 Enable Register
  95. * SKPWM0 PWM0 Clock Register
  96. * SKPEN1 PWM1 Enable Register
  97. * SKPWM1 PWM1 Clock Register
  98. */
  99. #define SA1111_SKPCR 0x0200
  100. #define SA1111_SKCDR 0x0204
  101. #define SA1111_SKAUD 0x0208
  102. #define SA1111_SKPMC 0x020c
  103. #define SA1111_SKPTC 0x0210
  104. #define SA1111_SKPEN0 0x0214
  105. #define SA1111_SKPWM0 0x0218
  106. #define SA1111_SKPEN1 0x021c
  107. #define SA1111_SKPWM1 0x0220
  108. #define SKPCR_UCLKEN (1<<0)
  109. #define SKPCR_ACCLKEN (1<<1)
  110. #define SKPCR_I2SCLKEN (1<<2)
  111. #define SKPCR_L3CLKEN (1<<3)
  112. #define SKPCR_SCLKEN (1<<4)
  113. #define SKPCR_PMCLKEN (1<<5)
  114. #define SKPCR_PTCLKEN (1<<6)
  115. #define SKPCR_DCLKEN (1<<7)
  116. #define SKPCR_PWMCLKEN (1<<8)
  117. /*
  118. * USB Host controller
  119. */
  120. #define SA1111_USB 0x0400
  121. /*
  122. * Offsets from SA1111_USB_BASE
  123. */
  124. #define SA1111_USB_STATUS 0x0118
  125. #define SA1111_USB_RESET 0x011c
  126. #define SA1111_USB_IRQTEST 0x0120
  127. #define USB_RESET_FORCEIFRESET (1 << 0)
  128. #define USB_RESET_FORCEHCRESET (1 << 1)
  129. #define USB_RESET_CLKGENRESET (1 << 2)
  130. #define USB_RESET_SIMSCALEDOWN (1 << 3)
  131. #define USB_RESET_USBINTTEST (1 << 4)
  132. #define USB_RESET_SLEEPSTBYEN (1 << 5)
  133. #define USB_RESET_PWRSENSELOW (1 << 6)
  134. #define USB_RESET_PWRCTRLLOW (1 << 7)
  135. #define USB_STATUS_IRQHCIRMTWKUP (1 << 7)
  136. #define USB_STATUS_IRQHCIBUFFACC (1 << 8)
  137. #define USB_STATUS_NIRQHCIM (1 << 9)
  138. #define USB_STATUS_NHCIMFCLR (1 << 10)
  139. #define USB_STATUS_USBPWRSENSE (1 << 11)
  140. /*
  141. * Serial Audio Controller
  142. *
  143. * Registers
  144. * SACR0 Serial Audio Common Control Register
  145. * SACR1 Serial Audio Alternate Mode (I2C/MSB) Control Register
  146. * SACR2 Serial Audio AC-link Control Register
  147. * SASR0 Serial Audio I2S/MSB Interface & FIFO Status Register
  148. * SASR1 Serial Audio AC-link Interface & FIFO Status Register
  149. * SASCR Serial Audio Status Clear Register
  150. * L3_CAR L3 Control Bus Address Register
  151. * L3_CDR L3 Control Bus Data Register
  152. * ACCAR AC-link Command Address Register
  153. * ACCDR AC-link Command Data Register
  154. * ACSAR AC-link Status Address Register
  155. * ACSDR AC-link Status Data Register
  156. * SADTCS Serial Audio DMA Transmit Control/Status Register
  157. * SADTSA Serial Audio DMA Transmit Buffer Start Address A
  158. * SADTCA Serial Audio DMA Transmit Buffer Count Register A
  159. * SADTSB Serial Audio DMA Transmit Buffer Start Address B
  160. * SADTCB Serial Audio DMA Transmit Buffer Count Register B
  161. * SADRCS Serial Audio DMA Receive Control/Status Register
  162. * SADRSA Serial Audio DMA Receive Buffer Start Address A
  163. * SADRCA Serial Audio DMA Receive Buffer Count Register A
  164. * SADRSB Serial Audio DMA Receive Buffer Start Address B
  165. * SADRCB Serial Audio DMA Receive Buffer Count Register B
  166. * SAITR Serial Audio Interrupt Test Register
  167. * SADR Serial Audio Data Register (16 x 32-bit)
  168. */
  169. #define SA1111_SERAUDIO 0x0600
  170. /*
  171. * These are offsets from the above base.
  172. */
  173. #define SA1111_SACR0 0x00
  174. #define SA1111_SACR1 0x04
  175. #define SA1111_SACR2 0x08
  176. #define SA1111_SASR0 0x0c
  177. #define SA1111_SASR1 0x10
  178. #define SA1111_SASCR 0x18
  179. #define SA1111_L3_CAR 0x1c
  180. #define SA1111_L3_CDR 0x20
  181. #define SA1111_ACCAR 0x24
  182. #define SA1111_ACCDR 0x28
  183. #define SA1111_ACSAR 0x2c
  184. #define SA1111_ACSDR 0x30
  185. #define SA1111_SADTCS 0x34
  186. #define SA1111_SADTSA 0x38
  187. #define SA1111_SADTCA 0x3c
  188. #define SA1111_SADTSB 0x40
  189. #define SA1111_SADTCB 0x44
  190. #define SA1111_SADRCS 0x48
  191. #define SA1111_SADRSA 0x4c
  192. #define SA1111_SADRCA 0x50
  193. #define SA1111_SADRSB 0x54
  194. #define SA1111_SADRCB 0x58
  195. #define SA1111_SAITR 0x5c
  196. #define SA1111_SADR 0x80
  197. #ifndef CONFIG_ARCH_PXA
  198. #define SACR0_ENB (1<<0)
  199. #define SACR0_BCKD (1<<2)
  200. #define SACR0_RST (1<<3)
  201. #define SACR1_AMSL (1<<0)
  202. #define SACR1_L3EN (1<<1)
  203. #define SACR1_L3MB (1<<2)
  204. #define SACR1_DREC (1<<3)
  205. #define SACR1_DRPL (1<<4)
  206. #define SACR1_ENLBF (1<<5)
  207. #define SACR2_TS3V (1<<0)
  208. #define SACR2_TS4V (1<<1)
  209. #define SACR2_WKUP (1<<2)
  210. #define SACR2_DREC (1<<3)
  211. #define SACR2_DRPL (1<<4)
  212. #define SACR2_ENLBF (1<<5)
  213. #define SACR2_RESET (1<<6)
  214. #define SASR0_TNF (1<<0)
  215. #define SASR0_RNE (1<<1)
  216. #define SASR0_BSY (1<<2)
  217. #define SASR0_TFS (1<<3)
  218. #define SASR0_RFS (1<<4)
  219. #define SASR0_TUR (1<<5)
  220. #define SASR0_ROR (1<<6)
  221. #define SASR0_L3WD (1<<16)
  222. #define SASR0_L3RD (1<<17)
  223. #define SASR1_TNF (1<<0)
  224. #define SASR1_RNE (1<<1)
  225. #define SASR1_BSY (1<<2)
  226. #define SASR1_TFS (1<<3)
  227. #define SASR1_RFS (1<<4)
  228. #define SASR1_TUR (1<<5)
  229. #define SASR1_ROR (1<<6)
  230. #define SASR1_CADT (1<<16)
  231. #define SASR1_SADR (1<<17)
  232. #define SASR1_RSTO (1<<18)
  233. #define SASR1_CLPM (1<<19)
  234. #define SASR1_CRDY (1<<20)
  235. #define SASR1_RS3V (1<<21)
  236. #define SASR1_RS4V (1<<22)
  237. #define SASCR_TUR (1<<5)
  238. #define SASCR_ROR (1<<6)
  239. #define SASCR_DTS (1<<16)
  240. #define SASCR_RDD (1<<17)
  241. #define SASCR_STO (1<<18)
  242. #define SADTCS_TDEN (1<<0)
  243. #define SADTCS_TDIE (1<<1)
  244. #define SADTCS_TDBDA (1<<3)
  245. #define SADTCS_TDSTA (1<<4)
  246. #define SADTCS_TDBDB (1<<5)
  247. #define SADTCS_TDSTB (1<<6)
  248. #define SADTCS_TBIU (1<<7)
  249. #define SADRCS_RDEN (1<<0)
  250. #define SADRCS_RDIE (1<<1)
  251. #define SADRCS_RDBDA (1<<3)
  252. #define SADRCS_RDSTA (1<<4)
  253. #define SADRCS_RDBDB (1<<5)
  254. #define SADRCS_RDSTB (1<<6)
  255. #define SADRCS_RBIU (1<<7)
  256. #define SAD_CS_DEN (1<<0)
  257. #define SAD_CS_DIE (1<<1) /* Not functional on metal 1 */
  258. #define SAD_CS_DBDA (1<<3) /* Not functional on metal 1 */
  259. #define SAD_CS_DSTA (1<<4)
  260. #define SAD_CS_DBDB (1<<5) /* Not functional on metal 1 */
  261. #define SAD_CS_DSTB (1<<6)
  262. #define SAD_CS_BIU (1<<7) /* Not functional on metal 1 */
  263. #define SAITR_TFS (1<<0)
  264. #define SAITR_RFS (1<<1)
  265. #define SAITR_TUR (1<<2)
  266. #define SAITR_ROR (1<<3)
  267. #define SAITR_CADT (1<<4)
  268. #define SAITR_SADR (1<<5)
  269. #define SAITR_RSTO (1<<6)
  270. #define SAITR_TDBDA (1<<8)
  271. #define SAITR_TDBDB (1<<9)
  272. #define SAITR_RDBDA (1<<10)
  273. #define SAITR_RDBDB (1<<11)
  274. #endif /* !CONFIG_ARCH_PXA */
  275. /*
  276. * General-Purpose I/O Interface
  277. *
  278. * Registers
  279. * PA_DDR GPIO Block A Data Direction
  280. * PA_DRR/PA_DWR GPIO Block A Data Value Register (read/write)
  281. * PA_SDR GPIO Block A Sleep Direction
  282. * PA_SSR GPIO Block A Sleep State
  283. * PB_DDR GPIO Block B Data Direction
  284. * PB_DRR/PB_DWR GPIO Block B Data Value Register (read/write)
  285. * PB_SDR GPIO Block B Sleep Direction
  286. * PB_SSR GPIO Block B Sleep State
  287. * PC_DDR GPIO Block C Data Direction
  288. * PC_DRR/PC_DWR GPIO Block C Data Value Register (read/write)
  289. * PC_SDR GPIO Block C Sleep Direction
  290. * PC_SSR GPIO Block C Sleep State
  291. */
  292. #define _PA_DDR _SA1111( 0x1000 )
  293. #define _PA_DRR _SA1111( 0x1004 )
  294. #define _PA_DWR _SA1111( 0x1004 )
  295. #define _PA_SDR _SA1111( 0x1008 )
  296. #define _PA_SSR _SA1111( 0x100c )
  297. #define _PB_DDR _SA1111( 0x1010 )
  298. #define _PB_DRR _SA1111( 0x1014 )
  299. #define _PB_DWR _SA1111( 0x1014 )
  300. #define _PB_SDR _SA1111( 0x1018 )
  301. #define _PB_SSR _SA1111( 0x101c )
  302. #define _PC_DDR _SA1111( 0x1020 )
  303. #define _PC_DRR _SA1111( 0x1024 )
  304. #define _PC_DWR _SA1111( 0x1024 )
  305. #define _PC_SDR _SA1111( 0x1028 )
  306. #define _PC_SSR _SA1111( 0x102c )
  307. #define SA1111_GPIO 0x1000
  308. #define SA1111_GPIO_PADDR (0x000)
  309. #define SA1111_GPIO_PADRR (0x004)
  310. #define SA1111_GPIO_PADWR (0x004)
  311. #define SA1111_GPIO_PASDR (0x008)
  312. #define SA1111_GPIO_PASSR (0x00c)
  313. #define SA1111_GPIO_PBDDR (0x010)
  314. #define SA1111_GPIO_PBDRR (0x014)
  315. #define SA1111_GPIO_PBDWR (0x014)
  316. #define SA1111_GPIO_PBSDR (0x018)
  317. #define SA1111_GPIO_PBSSR (0x01c)
  318. #define SA1111_GPIO_PCDDR (0x020)
  319. #define SA1111_GPIO_PCDRR (0x024)
  320. #define SA1111_GPIO_PCDWR (0x024)
  321. #define SA1111_GPIO_PCSDR (0x028)
  322. #define SA1111_GPIO_PCSSR (0x02c)
  323. #define GPIO_A0 (1 << 0)
  324. #define GPIO_A1 (1 << 1)
  325. #define GPIO_A2 (1 << 2)
  326. #define GPIO_A3 (1 << 3)
  327. #define GPIO_B0 (1 << 8)
  328. #define GPIO_B1 (1 << 9)
  329. #define GPIO_B2 (1 << 10)
  330. #define GPIO_B3 (1 << 11)
  331. #define GPIO_B4 (1 << 12)
  332. #define GPIO_B5 (1 << 13)
  333. #define GPIO_B6 (1 << 14)
  334. #define GPIO_B7 (1 << 15)
  335. #define GPIO_C0 (1 << 16)
  336. #define GPIO_C1 (1 << 17)
  337. #define GPIO_C2 (1 << 18)
  338. #define GPIO_C3 (1 << 19)
  339. #define GPIO_C4 (1 << 20)
  340. #define GPIO_C5 (1 << 21)
  341. #define GPIO_C6 (1 << 22)
  342. #define GPIO_C7 (1 << 23)
  343. /*
  344. * Interrupt Controller
  345. *
  346. * Registers
  347. * INTTEST0 Test register 0
  348. * INTTEST1 Test register 1
  349. * INTEN0 Interrupt Enable register 0
  350. * INTEN1 Interrupt Enable register 1
  351. * INTPOL0 Interrupt Polarity selection 0
  352. * INTPOL1 Interrupt Polarity selection 1
  353. * INTTSTSEL Interrupt source selection
  354. * INTSTATCLR0 Interrupt Status/Clear 0
  355. * INTSTATCLR1 Interrupt Status/Clear 1
  356. * INTSET0 Interrupt source set 0
  357. * INTSET1 Interrupt source set 1
  358. * WAKE_EN0 Wake-up source enable 0
  359. * WAKE_EN1 Wake-up source enable 1
  360. * WAKE_POL0 Wake-up polarity selection 0
  361. * WAKE_POL1 Wake-up polarity selection 1
  362. */
  363. #define SA1111_INTC 0x1600
  364. /*
  365. * These are offsets from the above base.
  366. */
  367. #define SA1111_INTTEST0 0x0000
  368. #define SA1111_INTTEST1 0x0004
  369. #define SA1111_INTEN0 0x0008
  370. #define SA1111_INTEN1 0x000c
  371. #define SA1111_INTPOL0 0x0010
  372. #define SA1111_INTPOL1 0x0014
  373. #define SA1111_INTTSTSEL 0x0018
  374. #define SA1111_INTSTATCLR0 0x001c
  375. #define SA1111_INTSTATCLR1 0x0020
  376. #define SA1111_INTSET0 0x0024
  377. #define SA1111_INTSET1 0x0028
  378. #define SA1111_WAKEEN0 0x002c
  379. #define SA1111_WAKEEN1 0x0030
  380. #define SA1111_WAKEPOL0 0x0034
  381. #define SA1111_WAKEPOL1 0x0038
  382. /*
  383. * PS/2 Trackpad and Mouse Interfaces
  384. *
  385. * Registers
  386. * PS2CR Control Register
  387. * PS2STAT Status Register
  388. * PS2DATA Transmit/Receive Data register
  389. * PS2CLKDIV Clock Division Register
  390. * PS2PRECNT Clock Precount Register
  391. * PS2TEST1 Test register 1
  392. * PS2TEST2 Test register 2
  393. * PS2TEST3 Test register 3
  394. * PS2TEST4 Test register 4
  395. */
  396. #define SA1111_KBD 0x0a00
  397. #define SA1111_MSE 0x0c00
  398. /*
  399. * These are offsets from the above bases.
  400. */
  401. #define SA1111_PS2CR 0x0000
  402. #define SA1111_PS2STAT 0x0004
  403. #define SA1111_PS2DATA 0x0008
  404. #define SA1111_PS2CLKDIV 0x000c
  405. #define SA1111_PS2PRECNT 0x0010
  406. #define PS2CR_ENA 0x08
  407. #define PS2CR_FKD 0x02
  408. #define PS2CR_FKC 0x01
  409. #define PS2STAT_STP 0x0100
  410. #define PS2STAT_TXE 0x0080
  411. #define PS2STAT_TXB 0x0040
  412. #define PS2STAT_RXF 0x0020
  413. #define PS2STAT_RXB 0x0010
  414. #define PS2STAT_ENA 0x0008
  415. #define PS2STAT_RXP 0x0004
  416. #define PS2STAT_KBD 0x0002
  417. #define PS2STAT_KBC 0x0001
  418. /*
  419. * PCMCIA Interface
  420. *
  421. * Registers
  422. * PCSR Status Register
  423. * PCCR Control Register
  424. * PCSSR Sleep State Register
  425. */
  426. #define SA1111_PCMCIA 0x1600
  427. /*
  428. * These are offsets from the above base.
  429. */
  430. #define SA1111_PCCR 0x0000
  431. #define SA1111_PCSSR 0x0004
  432. #define SA1111_PCSR 0x0008
  433. #define PCSR_S0_READY (1<<0)
  434. #define PCSR_S1_READY (1<<1)
  435. #define PCSR_S0_DETECT (1<<2)
  436. #define PCSR_S1_DETECT (1<<3)
  437. #define PCSR_S0_VS1 (1<<4)
  438. #define PCSR_S0_VS2 (1<<5)
  439. #define PCSR_S1_VS1 (1<<6)
  440. #define PCSR_S1_VS2 (1<<7)
  441. #define PCSR_S0_WP (1<<8)
  442. #define PCSR_S1_WP (1<<9)
  443. #define PCSR_S0_BVD1 (1<<10)
  444. #define PCSR_S0_BVD2 (1<<11)
  445. #define PCSR_S1_BVD1 (1<<12)
  446. #define PCSR_S1_BVD2 (1<<13)
  447. #define PCCR_S0_RST (1<<0)
  448. #define PCCR_S1_RST (1<<1)
  449. #define PCCR_S0_FLT (1<<2)
  450. #define PCCR_S1_FLT (1<<3)
  451. #define PCCR_S0_PWAITEN (1<<4)
  452. #define PCCR_S1_PWAITEN (1<<5)
  453. #define PCCR_S0_PSE (1<<6)
  454. #define PCCR_S1_PSE (1<<7)
  455. #define PCSSR_S0_SLEEP (1<<0)
  456. #define PCSSR_S1_SLEEP (1<<1)
  457. extern struct bus_type sa1111_bus_type;
  458. #define SA1111_DEVID_SBI 0
  459. #define SA1111_DEVID_SK 1
  460. #define SA1111_DEVID_USB 2
  461. #define SA1111_DEVID_SAC 3
  462. #define SA1111_DEVID_SSP 4
  463. #define SA1111_DEVID_PS2 5
  464. #define SA1111_DEVID_GPIO 6
  465. #define SA1111_DEVID_INT 7
  466. #define SA1111_DEVID_PCMCIA 8
  467. struct sa1111_dev {
  468. struct device dev;
  469. unsigned int devid;
  470. struct resource res;
  471. void __iomem *mapbase;
  472. unsigned int skpcr_mask;
  473. unsigned int irq[6];
  474. u64 dma_mask;
  475. };
  476. #define SA1111_DEV(_d) container_of((_d), struct sa1111_dev, dev)
  477. #define sa1111_get_drvdata(d) dev_get_drvdata(&(d)->dev)
  478. #define sa1111_set_drvdata(d,p) dev_set_drvdata(&(d)->dev, p)
  479. struct sa1111_driver {
  480. struct device_driver drv;
  481. unsigned int devid;
  482. int (*probe)(struct sa1111_dev *);
  483. int (*remove)(struct sa1111_dev *);
  484. int (*suspend)(struct sa1111_dev *, pm_message_t);
  485. int (*resume)(struct sa1111_dev *);
  486. };
  487. #define SA1111_DRV(_d) container_of((_d), struct sa1111_driver, drv)
  488. #define SA1111_DRIVER_NAME(_sadev) ((_sadev)->dev.driver->name)
  489. /*
  490. * These frob the SKPCR register.
  491. */
  492. void sa1111_enable_device(struct sa1111_dev *);
  493. void sa1111_disable_device(struct sa1111_dev *);
  494. unsigned int sa1111_pll_clock(struct sa1111_dev *);
  495. #define SA1111_AUDIO_ACLINK 0
  496. #define SA1111_AUDIO_I2S 1
  497. void sa1111_select_audio_mode(struct sa1111_dev *sadev, int mode);
  498. int sa1111_set_audio_rate(struct sa1111_dev *sadev, int rate);
  499. int sa1111_get_audio_rate(struct sa1111_dev *sadev);
  500. int sa1111_check_dma_bug(dma_addr_t addr);
  501. int sa1111_driver_register(struct sa1111_driver *);
  502. void sa1111_driver_unregister(struct sa1111_driver *);
  503. void sa1111_set_io_dir(struct sa1111_dev *sadev, unsigned int bits, unsigned int dir, unsigned int sleep_dir);
  504. void sa1111_set_io(struct sa1111_dev *sadev, unsigned int bits, unsigned int v);
  505. void sa1111_set_sleep_io(struct sa1111_dev *sadev, unsigned int bits, unsigned int v);
  506. #endif /* _ASM_ARCH_SA1111 */