talitos.c 79 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801180218031804180518061807180818091810181118121813181418151816181718181819182018211822182318241825182618271828182918301831183218331834183518361837183818391840184118421843184418451846184718481849185018511852185318541855185618571858185918601861186218631864186518661867186818691870187118721873187418751876187718781879188018811882188318841885188618871888188918901891189218931894189518961897189818991900190119021903190419051906190719081909191019111912191319141915191619171918191919201921192219231924192519261927192819291930193119321933193419351936193719381939194019411942194319441945194619471948194919501951195219531954195519561957195819591960196119621963196419651966196719681969197019711972197319741975197619771978197919801981198219831984198519861987198819891990199119921993199419951996199719981999200020012002200320042005200620072008200920102011201220132014201520162017201820192020202120222023202420252026202720282029203020312032203320342035203620372038203920402041204220432044204520462047204820492050205120522053205420552056205720582059206020612062206320642065206620672068206920702071207220732074207520762077207820792080208120822083208420852086208720882089209020912092209320942095209620972098209921002101210221032104210521062107210821092110211121122113211421152116211721182119212021212122212321242125212621272128212921302131213221332134213521362137213821392140214121422143214421452146214721482149215021512152215321542155215621572158215921602161216221632164216521662167216821692170217121722173217421752176217721782179218021812182218321842185218621872188218921902191219221932194219521962197219821992200220122022203220422052206220722082209221022112212221322142215221622172218221922202221222222232224222522262227222822292230223122322233223422352236223722382239224022412242224322442245224622472248224922502251225222532254225522562257225822592260226122622263226422652266226722682269227022712272227322742275227622772278227922802281228222832284228522862287228822892290229122922293229422952296229722982299230023012302230323042305230623072308230923102311231223132314231523162317231823192320232123222323232423252326232723282329233023312332233323342335233623372338233923402341234223432344234523462347234823492350235123522353235423552356235723582359236023612362236323642365236623672368236923702371237223732374237523762377237823792380238123822383238423852386238723882389239023912392239323942395239623972398239924002401240224032404240524062407240824092410241124122413241424152416241724182419242024212422242324242425242624272428242924302431243224332434243524362437243824392440244124422443244424452446244724482449245024512452245324542455245624572458245924602461246224632464246524662467246824692470247124722473247424752476247724782479248024812482248324842485248624872488248924902491249224932494249524962497249824992500250125022503250425052506250725082509251025112512251325142515251625172518251925202521252225232524252525262527252825292530253125322533253425352536253725382539254025412542254325442545254625472548254925502551255225532554255525562557255825592560256125622563256425652566256725682569257025712572257325742575257625772578257925802581258225832584258525862587258825892590259125922593259425952596259725982599260026012602260326042605260626072608260926102611261226132614261526162617261826192620262126222623262426252626262726282629263026312632263326342635263626372638263926402641264226432644264526462647264826492650265126522653265426552656265726582659266026612662266326642665266626672668266926702671267226732674267526762677267826792680268126822683268426852686268726882689269026912692269326942695269626972698269927002701270227032704270527062707270827092710271127122713271427152716271727182719272027212722272327242725272627272728272927302731273227332734273527362737273827392740274127422743274427452746274727482749275027512752275327542755275627572758275927602761276227632764276527662767276827692770277127722773277427752776277727782779278027812782278327842785278627872788278927902791279227932794279527962797279827992800280128022803280428052806280728082809281028112812281328142815281628172818281928202821282228232824282528262827
  1. /*
  2. * talitos - Freescale Integrated Security Engine (SEC) device driver
  3. *
  4. * Copyright (c) 2008-2011 Freescale Semiconductor, Inc.
  5. *
  6. * Scatterlist Crypto API glue code copied from files with the following:
  7. * Copyright (c) 2006-2007 Herbert Xu <herbert@gondor.apana.org.au>
  8. *
  9. * Crypto algorithm registration code copied from hifn driver:
  10. * 2007+ Copyright (c) Evgeniy Polyakov <johnpol@2ka.mipt.ru>
  11. * All rights reserved.
  12. *
  13. * This program is free software; you can redistribute it and/or modify
  14. * it under the terms of the GNU General Public License as published by
  15. * the Free Software Foundation; either version 2 of the License, or
  16. * (at your option) any later version.
  17. *
  18. * This program is distributed in the hope that it will be useful,
  19. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  20. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  21. * GNU General Public License for more details.
  22. *
  23. * You should have received a copy of the GNU General Public License
  24. * along with this program; if not, write to the Free Software
  25. * Foundation, Inc., 59 Temple Place, Suite 330, Boston, MA 02111-1307 USA
  26. */
  27. #include <linux/kernel.h>
  28. #include <linux/module.h>
  29. #include <linux/mod_devicetable.h>
  30. #include <linux/device.h>
  31. #include <linux/interrupt.h>
  32. #include <linux/crypto.h>
  33. #include <linux/hw_random.h>
  34. #include <linux/of_address.h>
  35. #include <linux/of_irq.h>
  36. #include <linux/of_platform.h>
  37. #include <linux/dma-mapping.h>
  38. #include <linux/io.h>
  39. #include <linux/spinlock.h>
  40. #include <linux/rtnetlink.h>
  41. #include <linux/slab.h>
  42. #include <crypto/algapi.h>
  43. #include <crypto/aes.h>
  44. #include <crypto/des.h>
  45. #include <crypto/sha.h>
  46. #include <crypto/md5.h>
  47. #include <crypto/aead.h>
  48. #include <crypto/authenc.h>
  49. #include <crypto/skcipher.h>
  50. #include <crypto/hash.h>
  51. #include <crypto/internal/hash.h>
  52. #include <crypto/scatterwalk.h>
  53. #include "talitos.h"
  54. static void to_talitos_ptr(struct talitos_ptr *talitos_ptr, dma_addr_t dma_addr)
  55. {
  56. talitos_ptr->ptr = cpu_to_be32(lower_32_bits(dma_addr));
  57. talitos_ptr->eptr = upper_32_bits(dma_addr);
  58. }
  59. /*
  60. * map virtual single (contiguous) pointer to h/w descriptor pointer
  61. */
  62. static void map_single_talitos_ptr(struct device *dev,
  63. struct talitos_ptr *talitos_ptr,
  64. unsigned short len, void *data,
  65. unsigned char extent,
  66. enum dma_data_direction dir)
  67. {
  68. dma_addr_t dma_addr = dma_map_single(dev, data, len, dir);
  69. talitos_ptr->len = cpu_to_be16(len);
  70. to_talitos_ptr(talitos_ptr, dma_addr);
  71. talitos_ptr->j_extent = extent;
  72. }
  73. /*
  74. * unmap bus single (contiguous) h/w descriptor pointer
  75. */
  76. static void unmap_single_talitos_ptr(struct device *dev,
  77. struct talitos_ptr *talitos_ptr,
  78. enum dma_data_direction dir)
  79. {
  80. dma_unmap_single(dev, be32_to_cpu(talitos_ptr->ptr),
  81. be16_to_cpu(talitos_ptr->len), dir);
  82. }
  83. static int reset_channel(struct device *dev, int ch)
  84. {
  85. struct talitos_private *priv = dev_get_drvdata(dev);
  86. unsigned int timeout = TALITOS_TIMEOUT;
  87. setbits32(priv->chan[ch].reg + TALITOS_CCCR, TALITOS_CCCR_RESET);
  88. while ((in_be32(priv->chan[ch].reg + TALITOS_CCCR) & TALITOS_CCCR_RESET)
  89. && --timeout)
  90. cpu_relax();
  91. if (timeout == 0) {
  92. dev_err(dev, "failed to reset channel %d\n", ch);
  93. return -EIO;
  94. }
  95. /* set 36-bit addressing, done writeback enable and done IRQ enable */
  96. setbits32(priv->chan[ch].reg + TALITOS_CCCR_LO, TALITOS_CCCR_LO_EAE |
  97. TALITOS_CCCR_LO_CDWE | TALITOS_CCCR_LO_CDIE);
  98. /* and ICCR writeback, if available */
  99. if (priv->features & TALITOS_FTR_HW_AUTH_CHECK)
  100. setbits32(priv->chan[ch].reg + TALITOS_CCCR_LO,
  101. TALITOS_CCCR_LO_IWSE);
  102. return 0;
  103. }
  104. static int reset_device(struct device *dev)
  105. {
  106. struct talitos_private *priv = dev_get_drvdata(dev);
  107. unsigned int timeout = TALITOS_TIMEOUT;
  108. u32 mcr = TALITOS_MCR_SWR;
  109. setbits32(priv->reg + TALITOS_MCR, mcr);
  110. while ((in_be32(priv->reg + TALITOS_MCR) & TALITOS_MCR_SWR)
  111. && --timeout)
  112. cpu_relax();
  113. if (priv->irq[1]) {
  114. mcr = TALITOS_MCR_RCA1 | TALITOS_MCR_RCA3;
  115. setbits32(priv->reg + TALITOS_MCR, mcr);
  116. }
  117. if (timeout == 0) {
  118. dev_err(dev, "failed to reset device\n");
  119. return -EIO;
  120. }
  121. return 0;
  122. }
  123. /*
  124. * Reset and initialize the device
  125. */
  126. static int init_device(struct device *dev)
  127. {
  128. struct talitos_private *priv = dev_get_drvdata(dev);
  129. int ch, err;
  130. /*
  131. * Master reset
  132. * errata documentation: warning: certain SEC interrupts
  133. * are not fully cleared by writing the MCR:SWR bit,
  134. * set bit twice to completely reset
  135. */
  136. err = reset_device(dev);
  137. if (err)
  138. return err;
  139. err = reset_device(dev);
  140. if (err)
  141. return err;
  142. /* reset channels */
  143. for (ch = 0; ch < priv->num_channels; ch++) {
  144. err = reset_channel(dev, ch);
  145. if (err)
  146. return err;
  147. }
  148. /* enable channel done and error interrupts */
  149. setbits32(priv->reg + TALITOS_IMR, TALITOS_IMR_INIT);
  150. setbits32(priv->reg + TALITOS_IMR_LO, TALITOS_IMR_LO_INIT);
  151. /* disable integrity check error interrupts (use writeback instead) */
  152. if (priv->features & TALITOS_FTR_HW_AUTH_CHECK)
  153. setbits32(priv->reg + TALITOS_MDEUICR_LO,
  154. TALITOS_MDEUICR_LO_ICE);
  155. return 0;
  156. }
  157. /**
  158. * talitos_submit - submits a descriptor to the device for processing
  159. * @dev: the SEC device to be used
  160. * @ch: the SEC device channel to be used
  161. * @desc: the descriptor to be processed by the device
  162. * @callback: whom to call when processing is complete
  163. * @context: a handle for use by caller (optional)
  164. *
  165. * desc must contain valid dma-mapped (bus physical) address pointers.
  166. * callback must check err and feedback in descriptor header
  167. * for device processing status.
  168. */
  169. int talitos_submit(struct device *dev, int ch, struct talitos_desc *desc,
  170. void (*callback)(struct device *dev,
  171. struct talitos_desc *desc,
  172. void *context, int error),
  173. void *context)
  174. {
  175. struct talitos_private *priv = dev_get_drvdata(dev);
  176. struct talitos_request *request;
  177. unsigned long flags;
  178. int head;
  179. spin_lock_irqsave(&priv->chan[ch].head_lock, flags);
  180. if (!atomic_inc_not_zero(&priv->chan[ch].submit_count)) {
  181. /* h/w fifo is full */
  182. spin_unlock_irqrestore(&priv->chan[ch].head_lock, flags);
  183. return -EAGAIN;
  184. }
  185. head = priv->chan[ch].head;
  186. request = &priv->chan[ch].fifo[head];
  187. /* map descriptor and save caller data */
  188. request->dma_desc = dma_map_single(dev, desc, sizeof(*desc),
  189. DMA_BIDIRECTIONAL);
  190. request->callback = callback;
  191. request->context = context;
  192. /* increment fifo head */
  193. priv->chan[ch].head = (priv->chan[ch].head + 1) & (priv->fifo_len - 1);
  194. smp_wmb();
  195. request->desc = desc;
  196. /* GO! */
  197. wmb();
  198. out_be32(priv->chan[ch].reg + TALITOS_FF,
  199. upper_32_bits(request->dma_desc));
  200. out_be32(priv->chan[ch].reg + TALITOS_FF_LO,
  201. lower_32_bits(request->dma_desc));
  202. spin_unlock_irqrestore(&priv->chan[ch].head_lock, flags);
  203. return -EINPROGRESS;
  204. }
  205. EXPORT_SYMBOL(talitos_submit);
  206. /*
  207. * process what was done, notify callback of error if not
  208. */
  209. static void flush_channel(struct device *dev, int ch, int error, int reset_ch)
  210. {
  211. struct talitos_private *priv = dev_get_drvdata(dev);
  212. struct talitos_request *request, saved_req;
  213. unsigned long flags;
  214. int tail, status;
  215. spin_lock_irqsave(&priv->chan[ch].tail_lock, flags);
  216. tail = priv->chan[ch].tail;
  217. while (priv->chan[ch].fifo[tail].desc) {
  218. request = &priv->chan[ch].fifo[tail];
  219. /* descriptors with their done bits set don't get the error */
  220. rmb();
  221. if ((request->desc->hdr & DESC_HDR_DONE) == DESC_HDR_DONE)
  222. status = 0;
  223. else
  224. if (!error)
  225. break;
  226. else
  227. status = error;
  228. dma_unmap_single(dev, request->dma_desc,
  229. sizeof(struct talitos_desc),
  230. DMA_BIDIRECTIONAL);
  231. /* copy entries so we can call callback outside lock */
  232. saved_req.desc = request->desc;
  233. saved_req.callback = request->callback;
  234. saved_req.context = request->context;
  235. /* release request entry in fifo */
  236. smp_wmb();
  237. request->desc = NULL;
  238. /* increment fifo tail */
  239. priv->chan[ch].tail = (tail + 1) & (priv->fifo_len - 1);
  240. spin_unlock_irqrestore(&priv->chan[ch].tail_lock, flags);
  241. atomic_dec(&priv->chan[ch].submit_count);
  242. saved_req.callback(dev, saved_req.desc, saved_req.context,
  243. status);
  244. /* channel may resume processing in single desc error case */
  245. if (error && !reset_ch && status == error)
  246. return;
  247. spin_lock_irqsave(&priv->chan[ch].tail_lock, flags);
  248. tail = priv->chan[ch].tail;
  249. }
  250. spin_unlock_irqrestore(&priv->chan[ch].tail_lock, flags);
  251. }
  252. /*
  253. * process completed requests for channels that have done status
  254. */
  255. #define DEF_TALITOS_DONE(name, ch_done_mask) \
  256. static void talitos_done_##name(unsigned long data) \
  257. { \
  258. struct device *dev = (struct device *)data; \
  259. struct talitos_private *priv = dev_get_drvdata(dev); \
  260. unsigned long flags; \
  261. \
  262. if (ch_done_mask & 1) \
  263. flush_channel(dev, 0, 0, 0); \
  264. if (priv->num_channels == 1) \
  265. goto out; \
  266. if (ch_done_mask & (1 << 2)) \
  267. flush_channel(dev, 1, 0, 0); \
  268. if (ch_done_mask & (1 << 4)) \
  269. flush_channel(dev, 2, 0, 0); \
  270. if (ch_done_mask & (1 << 6)) \
  271. flush_channel(dev, 3, 0, 0); \
  272. \
  273. out: \
  274. /* At this point, all completed channels have been processed */ \
  275. /* Unmask done interrupts for channels completed later on. */ \
  276. spin_lock_irqsave(&priv->reg_lock, flags); \
  277. setbits32(priv->reg + TALITOS_IMR, ch_done_mask); \
  278. setbits32(priv->reg + TALITOS_IMR_LO, TALITOS_IMR_LO_INIT); \
  279. spin_unlock_irqrestore(&priv->reg_lock, flags); \
  280. }
  281. DEF_TALITOS_DONE(4ch, TALITOS_ISR_4CHDONE)
  282. DEF_TALITOS_DONE(ch0_2, TALITOS_ISR_CH_0_2_DONE)
  283. DEF_TALITOS_DONE(ch1_3, TALITOS_ISR_CH_1_3_DONE)
  284. /*
  285. * locate current (offending) descriptor
  286. */
  287. static u32 current_desc_hdr(struct device *dev, int ch)
  288. {
  289. struct talitos_private *priv = dev_get_drvdata(dev);
  290. int tail = priv->chan[ch].tail;
  291. dma_addr_t cur_desc;
  292. cur_desc = in_be32(priv->chan[ch].reg + TALITOS_CDPR_LO);
  293. while (priv->chan[ch].fifo[tail].dma_desc != cur_desc) {
  294. tail = (tail + 1) & (priv->fifo_len - 1);
  295. if (tail == priv->chan[ch].tail) {
  296. dev_err(dev, "couldn't locate current descriptor\n");
  297. return 0;
  298. }
  299. }
  300. return priv->chan[ch].fifo[tail].desc->hdr;
  301. }
  302. /*
  303. * user diagnostics; report root cause of error based on execution unit status
  304. */
  305. static void report_eu_error(struct device *dev, int ch, u32 desc_hdr)
  306. {
  307. struct talitos_private *priv = dev_get_drvdata(dev);
  308. int i;
  309. if (!desc_hdr)
  310. desc_hdr = in_be32(priv->chan[ch].reg + TALITOS_DESCBUF);
  311. switch (desc_hdr & DESC_HDR_SEL0_MASK) {
  312. case DESC_HDR_SEL0_AFEU:
  313. dev_err(dev, "AFEUISR 0x%08x_%08x\n",
  314. in_be32(priv->reg + TALITOS_AFEUISR),
  315. in_be32(priv->reg + TALITOS_AFEUISR_LO));
  316. break;
  317. case DESC_HDR_SEL0_DEU:
  318. dev_err(dev, "DEUISR 0x%08x_%08x\n",
  319. in_be32(priv->reg + TALITOS_DEUISR),
  320. in_be32(priv->reg + TALITOS_DEUISR_LO));
  321. break;
  322. case DESC_HDR_SEL0_MDEUA:
  323. case DESC_HDR_SEL0_MDEUB:
  324. dev_err(dev, "MDEUISR 0x%08x_%08x\n",
  325. in_be32(priv->reg + TALITOS_MDEUISR),
  326. in_be32(priv->reg + TALITOS_MDEUISR_LO));
  327. break;
  328. case DESC_HDR_SEL0_RNG:
  329. dev_err(dev, "RNGUISR 0x%08x_%08x\n",
  330. in_be32(priv->reg + TALITOS_RNGUISR),
  331. in_be32(priv->reg + TALITOS_RNGUISR_LO));
  332. break;
  333. case DESC_HDR_SEL0_PKEU:
  334. dev_err(dev, "PKEUISR 0x%08x_%08x\n",
  335. in_be32(priv->reg + TALITOS_PKEUISR),
  336. in_be32(priv->reg + TALITOS_PKEUISR_LO));
  337. break;
  338. case DESC_HDR_SEL0_AESU:
  339. dev_err(dev, "AESUISR 0x%08x_%08x\n",
  340. in_be32(priv->reg + TALITOS_AESUISR),
  341. in_be32(priv->reg + TALITOS_AESUISR_LO));
  342. break;
  343. case DESC_HDR_SEL0_CRCU:
  344. dev_err(dev, "CRCUISR 0x%08x_%08x\n",
  345. in_be32(priv->reg + TALITOS_CRCUISR),
  346. in_be32(priv->reg + TALITOS_CRCUISR_LO));
  347. break;
  348. case DESC_HDR_SEL0_KEU:
  349. dev_err(dev, "KEUISR 0x%08x_%08x\n",
  350. in_be32(priv->reg + TALITOS_KEUISR),
  351. in_be32(priv->reg + TALITOS_KEUISR_LO));
  352. break;
  353. }
  354. switch (desc_hdr & DESC_HDR_SEL1_MASK) {
  355. case DESC_HDR_SEL1_MDEUA:
  356. case DESC_HDR_SEL1_MDEUB:
  357. dev_err(dev, "MDEUISR 0x%08x_%08x\n",
  358. in_be32(priv->reg + TALITOS_MDEUISR),
  359. in_be32(priv->reg + TALITOS_MDEUISR_LO));
  360. break;
  361. case DESC_HDR_SEL1_CRCU:
  362. dev_err(dev, "CRCUISR 0x%08x_%08x\n",
  363. in_be32(priv->reg + TALITOS_CRCUISR),
  364. in_be32(priv->reg + TALITOS_CRCUISR_LO));
  365. break;
  366. }
  367. for (i = 0; i < 8; i++)
  368. dev_err(dev, "DESCBUF 0x%08x_%08x\n",
  369. in_be32(priv->chan[ch].reg + TALITOS_DESCBUF + 8*i),
  370. in_be32(priv->chan[ch].reg + TALITOS_DESCBUF_LO + 8*i));
  371. }
  372. /*
  373. * recover from error interrupts
  374. */
  375. static void talitos_error(struct device *dev, u32 isr, u32 isr_lo)
  376. {
  377. struct talitos_private *priv = dev_get_drvdata(dev);
  378. unsigned int timeout = TALITOS_TIMEOUT;
  379. int ch, error, reset_dev = 0, reset_ch = 0;
  380. u32 v, v_lo;
  381. for (ch = 0; ch < priv->num_channels; ch++) {
  382. /* skip channels without errors */
  383. if (!(isr & (1 << (ch * 2 + 1))))
  384. continue;
  385. error = -EINVAL;
  386. v = in_be32(priv->chan[ch].reg + TALITOS_CCPSR);
  387. v_lo = in_be32(priv->chan[ch].reg + TALITOS_CCPSR_LO);
  388. if (v_lo & TALITOS_CCPSR_LO_DOF) {
  389. dev_err(dev, "double fetch fifo overflow error\n");
  390. error = -EAGAIN;
  391. reset_ch = 1;
  392. }
  393. if (v_lo & TALITOS_CCPSR_LO_SOF) {
  394. /* h/w dropped descriptor */
  395. dev_err(dev, "single fetch fifo overflow error\n");
  396. error = -EAGAIN;
  397. }
  398. if (v_lo & TALITOS_CCPSR_LO_MDTE)
  399. dev_err(dev, "master data transfer error\n");
  400. if (v_lo & TALITOS_CCPSR_LO_SGDLZ)
  401. dev_err(dev, "s/g data length zero error\n");
  402. if (v_lo & TALITOS_CCPSR_LO_FPZ)
  403. dev_err(dev, "fetch pointer zero error\n");
  404. if (v_lo & TALITOS_CCPSR_LO_IDH)
  405. dev_err(dev, "illegal descriptor header error\n");
  406. if (v_lo & TALITOS_CCPSR_LO_IEU)
  407. dev_err(dev, "invalid execution unit error\n");
  408. if (v_lo & TALITOS_CCPSR_LO_EU)
  409. report_eu_error(dev, ch, current_desc_hdr(dev, ch));
  410. if (v_lo & TALITOS_CCPSR_LO_GB)
  411. dev_err(dev, "gather boundary error\n");
  412. if (v_lo & TALITOS_CCPSR_LO_GRL)
  413. dev_err(dev, "gather return/length error\n");
  414. if (v_lo & TALITOS_CCPSR_LO_SB)
  415. dev_err(dev, "scatter boundary error\n");
  416. if (v_lo & TALITOS_CCPSR_LO_SRL)
  417. dev_err(dev, "scatter return/length error\n");
  418. flush_channel(dev, ch, error, reset_ch);
  419. if (reset_ch) {
  420. reset_channel(dev, ch);
  421. } else {
  422. setbits32(priv->chan[ch].reg + TALITOS_CCCR,
  423. TALITOS_CCCR_CONT);
  424. setbits32(priv->chan[ch].reg + TALITOS_CCCR_LO, 0);
  425. while ((in_be32(priv->chan[ch].reg + TALITOS_CCCR) &
  426. TALITOS_CCCR_CONT) && --timeout)
  427. cpu_relax();
  428. if (timeout == 0) {
  429. dev_err(dev, "failed to restart channel %d\n",
  430. ch);
  431. reset_dev = 1;
  432. }
  433. }
  434. }
  435. if (reset_dev || isr & ~TALITOS_ISR_4CHERR || isr_lo) {
  436. dev_err(dev, "done overflow, internal time out, or rngu error: "
  437. "ISR 0x%08x_%08x\n", isr, isr_lo);
  438. /* purge request queues */
  439. for (ch = 0; ch < priv->num_channels; ch++)
  440. flush_channel(dev, ch, -EIO, 1);
  441. /* reset and reinitialize the device */
  442. init_device(dev);
  443. }
  444. }
  445. #define DEF_TALITOS_INTERRUPT(name, ch_done_mask, ch_err_mask, tlet) \
  446. static irqreturn_t talitos_interrupt_##name(int irq, void *data) \
  447. { \
  448. struct device *dev = data; \
  449. struct talitos_private *priv = dev_get_drvdata(dev); \
  450. u32 isr, isr_lo; \
  451. unsigned long flags; \
  452. \
  453. spin_lock_irqsave(&priv->reg_lock, flags); \
  454. isr = in_be32(priv->reg + TALITOS_ISR); \
  455. isr_lo = in_be32(priv->reg + TALITOS_ISR_LO); \
  456. /* Acknowledge interrupt */ \
  457. out_be32(priv->reg + TALITOS_ICR, isr & (ch_done_mask | ch_err_mask)); \
  458. out_be32(priv->reg + TALITOS_ICR_LO, isr_lo); \
  459. \
  460. if (unlikely(isr & ch_err_mask || isr_lo)) { \
  461. spin_unlock_irqrestore(&priv->reg_lock, flags); \
  462. talitos_error(dev, isr & ch_err_mask, isr_lo); \
  463. } \
  464. else { \
  465. if (likely(isr & ch_done_mask)) { \
  466. /* mask further done interrupts. */ \
  467. clrbits32(priv->reg + TALITOS_IMR, ch_done_mask); \
  468. /* done_task will unmask done interrupts at exit */ \
  469. tasklet_schedule(&priv->done_task[tlet]); \
  470. } \
  471. spin_unlock_irqrestore(&priv->reg_lock, flags); \
  472. } \
  473. \
  474. return (isr & (ch_done_mask | ch_err_mask) || isr_lo) ? IRQ_HANDLED : \
  475. IRQ_NONE; \
  476. }
  477. DEF_TALITOS_INTERRUPT(4ch, TALITOS_ISR_4CHDONE, TALITOS_ISR_4CHERR, 0)
  478. DEF_TALITOS_INTERRUPT(ch0_2, TALITOS_ISR_CH_0_2_DONE, TALITOS_ISR_CH_0_2_ERR, 0)
  479. DEF_TALITOS_INTERRUPT(ch1_3, TALITOS_ISR_CH_1_3_DONE, TALITOS_ISR_CH_1_3_ERR, 1)
  480. /*
  481. * hwrng
  482. */
  483. static int talitos_rng_data_present(struct hwrng *rng, int wait)
  484. {
  485. struct device *dev = (struct device *)rng->priv;
  486. struct talitos_private *priv = dev_get_drvdata(dev);
  487. u32 ofl;
  488. int i;
  489. for (i = 0; i < 20; i++) {
  490. ofl = in_be32(priv->reg + TALITOS_RNGUSR_LO) &
  491. TALITOS_RNGUSR_LO_OFL;
  492. if (ofl || !wait)
  493. break;
  494. udelay(10);
  495. }
  496. return !!ofl;
  497. }
  498. static int talitos_rng_data_read(struct hwrng *rng, u32 *data)
  499. {
  500. struct device *dev = (struct device *)rng->priv;
  501. struct talitos_private *priv = dev_get_drvdata(dev);
  502. /* rng fifo requires 64-bit accesses */
  503. *data = in_be32(priv->reg + TALITOS_RNGU_FIFO);
  504. *data = in_be32(priv->reg + TALITOS_RNGU_FIFO_LO);
  505. return sizeof(u32);
  506. }
  507. static int talitos_rng_init(struct hwrng *rng)
  508. {
  509. struct device *dev = (struct device *)rng->priv;
  510. struct talitos_private *priv = dev_get_drvdata(dev);
  511. unsigned int timeout = TALITOS_TIMEOUT;
  512. setbits32(priv->reg + TALITOS_RNGURCR_LO, TALITOS_RNGURCR_LO_SR);
  513. while (!(in_be32(priv->reg + TALITOS_RNGUSR_LO) & TALITOS_RNGUSR_LO_RD)
  514. && --timeout)
  515. cpu_relax();
  516. if (timeout == 0) {
  517. dev_err(dev, "failed to reset rng hw\n");
  518. return -ENODEV;
  519. }
  520. /* start generating */
  521. setbits32(priv->reg + TALITOS_RNGUDSR_LO, 0);
  522. return 0;
  523. }
  524. static int talitos_register_rng(struct device *dev)
  525. {
  526. struct talitos_private *priv = dev_get_drvdata(dev);
  527. priv->rng.name = dev_driver_string(dev),
  528. priv->rng.init = talitos_rng_init,
  529. priv->rng.data_present = talitos_rng_data_present,
  530. priv->rng.data_read = talitos_rng_data_read,
  531. priv->rng.priv = (unsigned long)dev;
  532. return hwrng_register(&priv->rng);
  533. }
  534. static void talitos_unregister_rng(struct device *dev)
  535. {
  536. struct talitos_private *priv = dev_get_drvdata(dev);
  537. hwrng_unregister(&priv->rng);
  538. }
  539. /*
  540. * crypto alg
  541. */
  542. #define TALITOS_CRA_PRIORITY 3000
  543. #define TALITOS_MAX_KEY_SIZE 96
  544. #define TALITOS_MAX_IV_LENGTH 16 /* max of AES_BLOCK_SIZE, DES3_EDE_BLOCK_SIZE */
  545. #define MD5_BLOCK_SIZE 64
  546. struct talitos_ctx {
  547. struct device *dev;
  548. int ch;
  549. __be32 desc_hdr_template;
  550. u8 key[TALITOS_MAX_KEY_SIZE];
  551. u8 iv[TALITOS_MAX_IV_LENGTH];
  552. unsigned int keylen;
  553. unsigned int enckeylen;
  554. unsigned int authkeylen;
  555. unsigned int authsize;
  556. };
  557. #define HASH_MAX_BLOCK_SIZE SHA512_BLOCK_SIZE
  558. #define TALITOS_MDEU_MAX_CONTEXT_SIZE TALITOS_MDEU_CONTEXT_SIZE_SHA384_SHA512
  559. struct talitos_ahash_req_ctx {
  560. u32 hw_context[TALITOS_MDEU_MAX_CONTEXT_SIZE / sizeof(u32)];
  561. unsigned int hw_context_size;
  562. u8 buf[HASH_MAX_BLOCK_SIZE];
  563. u8 bufnext[HASH_MAX_BLOCK_SIZE];
  564. unsigned int swinit;
  565. unsigned int first;
  566. unsigned int last;
  567. unsigned int to_hash_later;
  568. u64 nbuf;
  569. struct scatterlist bufsl[2];
  570. struct scatterlist *psrc;
  571. };
  572. static int aead_setauthsize(struct crypto_aead *authenc,
  573. unsigned int authsize)
  574. {
  575. struct talitos_ctx *ctx = crypto_aead_ctx(authenc);
  576. ctx->authsize = authsize;
  577. return 0;
  578. }
  579. static int aead_setkey(struct crypto_aead *authenc,
  580. const u8 *key, unsigned int keylen)
  581. {
  582. struct talitos_ctx *ctx = crypto_aead_ctx(authenc);
  583. struct rtattr *rta = (void *)key;
  584. struct crypto_authenc_key_param *param;
  585. unsigned int authkeylen;
  586. unsigned int enckeylen;
  587. if (!RTA_OK(rta, keylen))
  588. goto badkey;
  589. if (rta->rta_type != CRYPTO_AUTHENC_KEYA_PARAM)
  590. goto badkey;
  591. if (RTA_PAYLOAD(rta) < sizeof(*param))
  592. goto badkey;
  593. param = RTA_DATA(rta);
  594. enckeylen = be32_to_cpu(param->enckeylen);
  595. key += RTA_ALIGN(rta->rta_len);
  596. keylen -= RTA_ALIGN(rta->rta_len);
  597. if (keylen < enckeylen)
  598. goto badkey;
  599. authkeylen = keylen - enckeylen;
  600. if (keylen > TALITOS_MAX_KEY_SIZE)
  601. goto badkey;
  602. memcpy(&ctx->key, key, keylen);
  603. ctx->keylen = keylen;
  604. ctx->enckeylen = enckeylen;
  605. ctx->authkeylen = authkeylen;
  606. return 0;
  607. badkey:
  608. crypto_aead_set_flags(authenc, CRYPTO_TFM_RES_BAD_KEY_LEN);
  609. return -EINVAL;
  610. }
  611. /*
  612. * talitos_edesc - s/w-extended descriptor
  613. * @assoc_nents: number of segments in associated data scatterlist
  614. * @src_nents: number of segments in input scatterlist
  615. * @dst_nents: number of segments in output scatterlist
  616. * @assoc_chained: whether assoc is chained or not
  617. * @src_chained: whether src is chained or not
  618. * @dst_chained: whether dst is chained or not
  619. * @iv_dma: dma address of iv for checking continuity and link table
  620. * @dma_len: length of dma mapped link_tbl space
  621. * @dma_link_tbl: bus physical address of link_tbl
  622. * @desc: h/w descriptor
  623. * @link_tbl: input and output h/w link tables (if {src,dst}_nents > 1)
  624. *
  625. * if decrypting (with authcheck), or either one of src_nents or dst_nents
  626. * is greater than 1, an integrity check value is concatenated to the end
  627. * of link_tbl data
  628. */
  629. struct talitos_edesc {
  630. int assoc_nents;
  631. int src_nents;
  632. int dst_nents;
  633. bool assoc_chained;
  634. bool src_chained;
  635. bool dst_chained;
  636. dma_addr_t iv_dma;
  637. int dma_len;
  638. dma_addr_t dma_link_tbl;
  639. struct talitos_desc desc;
  640. struct talitos_ptr link_tbl[0];
  641. };
  642. static int talitos_map_sg(struct device *dev, struct scatterlist *sg,
  643. unsigned int nents, enum dma_data_direction dir,
  644. bool chained)
  645. {
  646. if (unlikely(chained))
  647. while (sg) {
  648. dma_map_sg(dev, sg, 1, dir);
  649. sg = scatterwalk_sg_next(sg);
  650. }
  651. else
  652. dma_map_sg(dev, sg, nents, dir);
  653. return nents;
  654. }
  655. static void talitos_unmap_sg_chain(struct device *dev, struct scatterlist *sg,
  656. enum dma_data_direction dir)
  657. {
  658. while (sg) {
  659. dma_unmap_sg(dev, sg, 1, dir);
  660. sg = scatterwalk_sg_next(sg);
  661. }
  662. }
  663. static void talitos_sg_unmap(struct device *dev,
  664. struct talitos_edesc *edesc,
  665. struct scatterlist *src,
  666. struct scatterlist *dst)
  667. {
  668. unsigned int src_nents = edesc->src_nents ? : 1;
  669. unsigned int dst_nents = edesc->dst_nents ? : 1;
  670. if (src != dst) {
  671. if (edesc->src_chained)
  672. talitos_unmap_sg_chain(dev, src, DMA_TO_DEVICE);
  673. else
  674. dma_unmap_sg(dev, src, src_nents, DMA_TO_DEVICE);
  675. if (dst) {
  676. if (edesc->dst_chained)
  677. talitos_unmap_sg_chain(dev, dst,
  678. DMA_FROM_DEVICE);
  679. else
  680. dma_unmap_sg(dev, dst, dst_nents,
  681. DMA_FROM_DEVICE);
  682. }
  683. } else
  684. if (edesc->src_chained)
  685. talitos_unmap_sg_chain(dev, src, DMA_BIDIRECTIONAL);
  686. else
  687. dma_unmap_sg(dev, src, src_nents, DMA_BIDIRECTIONAL);
  688. }
  689. static void ipsec_esp_unmap(struct device *dev,
  690. struct talitos_edesc *edesc,
  691. struct aead_request *areq)
  692. {
  693. unmap_single_talitos_ptr(dev, &edesc->desc.ptr[6], DMA_FROM_DEVICE);
  694. unmap_single_talitos_ptr(dev, &edesc->desc.ptr[3], DMA_TO_DEVICE);
  695. unmap_single_talitos_ptr(dev, &edesc->desc.ptr[2], DMA_TO_DEVICE);
  696. unmap_single_talitos_ptr(dev, &edesc->desc.ptr[0], DMA_TO_DEVICE);
  697. if (edesc->assoc_chained)
  698. talitos_unmap_sg_chain(dev, areq->assoc, DMA_TO_DEVICE);
  699. else
  700. /* assoc_nents counts also for IV in non-contiguous cases */
  701. dma_unmap_sg(dev, areq->assoc,
  702. edesc->assoc_nents ? edesc->assoc_nents - 1 : 1,
  703. DMA_TO_DEVICE);
  704. talitos_sg_unmap(dev, edesc, areq->src, areq->dst);
  705. if (edesc->dma_len)
  706. dma_unmap_single(dev, edesc->dma_link_tbl, edesc->dma_len,
  707. DMA_BIDIRECTIONAL);
  708. }
  709. /*
  710. * ipsec_esp descriptor callbacks
  711. */
  712. static void ipsec_esp_encrypt_done(struct device *dev,
  713. struct talitos_desc *desc, void *context,
  714. int err)
  715. {
  716. struct aead_request *areq = context;
  717. struct crypto_aead *authenc = crypto_aead_reqtfm(areq);
  718. struct talitos_ctx *ctx = crypto_aead_ctx(authenc);
  719. struct talitos_edesc *edesc;
  720. struct scatterlist *sg;
  721. void *icvdata;
  722. edesc = container_of(desc, struct talitos_edesc, desc);
  723. ipsec_esp_unmap(dev, edesc, areq);
  724. /* copy the generated ICV to dst */
  725. if (edesc->dst_nents) {
  726. icvdata = &edesc->link_tbl[edesc->src_nents +
  727. edesc->dst_nents + 2 +
  728. edesc->assoc_nents];
  729. sg = sg_last(areq->dst, edesc->dst_nents);
  730. memcpy((char *)sg_virt(sg) + sg->length - ctx->authsize,
  731. icvdata, ctx->authsize);
  732. }
  733. kfree(edesc);
  734. aead_request_complete(areq, err);
  735. }
  736. static void ipsec_esp_decrypt_swauth_done(struct device *dev,
  737. struct talitos_desc *desc,
  738. void *context, int err)
  739. {
  740. struct aead_request *req = context;
  741. struct crypto_aead *authenc = crypto_aead_reqtfm(req);
  742. struct talitos_ctx *ctx = crypto_aead_ctx(authenc);
  743. struct talitos_edesc *edesc;
  744. struct scatterlist *sg;
  745. void *icvdata;
  746. edesc = container_of(desc, struct talitos_edesc, desc);
  747. ipsec_esp_unmap(dev, edesc, req);
  748. if (!err) {
  749. /* auth check */
  750. if (edesc->dma_len)
  751. icvdata = &edesc->link_tbl[edesc->src_nents +
  752. edesc->dst_nents + 2 +
  753. edesc->assoc_nents];
  754. else
  755. icvdata = &edesc->link_tbl[0];
  756. sg = sg_last(req->dst, edesc->dst_nents ? : 1);
  757. err = memcmp(icvdata, (char *)sg_virt(sg) + sg->length -
  758. ctx->authsize, ctx->authsize) ? -EBADMSG : 0;
  759. }
  760. kfree(edesc);
  761. aead_request_complete(req, err);
  762. }
  763. static void ipsec_esp_decrypt_hwauth_done(struct device *dev,
  764. struct talitos_desc *desc,
  765. void *context, int err)
  766. {
  767. struct aead_request *req = context;
  768. struct talitos_edesc *edesc;
  769. edesc = container_of(desc, struct talitos_edesc, desc);
  770. ipsec_esp_unmap(dev, edesc, req);
  771. /* check ICV auth status */
  772. if (!err && ((desc->hdr_lo & DESC_HDR_LO_ICCR1_MASK) !=
  773. DESC_HDR_LO_ICCR1_PASS))
  774. err = -EBADMSG;
  775. kfree(edesc);
  776. aead_request_complete(req, err);
  777. }
  778. /*
  779. * convert scatterlist to SEC h/w link table format
  780. * stop at cryptlen bytes
  781. */
  782. static int sg_to_link_tbl(struct scatterlist *sg, int sg_count,
  783. int cryptlen, struct talitos_ptr *link_tbl_ptr)
  784. {
  785. int n_sg = sg_count;
  786. while (n_sg--) {
  787. to_talitos_ptr(link_tbl_ptr, sg_dma_address(sg));
  788. link_tbl_ptr->len = cpu_to_be16(sg_dma_len(sg));
  789. link_tbl_ptr->j_extent = 0;
  790. link_tbl_ptr++;
  791. cryptlen -= sg_dma_len(sg);
  792. sg = scatterwalk_sg_next(sg);
  793. }
  794. /* adjust (decrease) last one (or two) entry's len to cryptlen */
  795. link_tbl_ptr--;
  796. while (be16_to_cpu(link_tbl_ptr->len) <= (-cryptlen)) {
  797. /* Empty this entry, and move to previous one */
  798. cryptlen += be16_to_cpu(link_tbl_ptr->len);
  799. link_tbl_ptr->len = 0;
  800. sg_count--;
  801. link_tbl_ptr--;
  802. }
  803. be16_add_cpu(&link_tbl_ptr->len, cryptlen);
  804. /* tag end of link table */
  805. link_tbl_ptr->j_extent = DESC_PTR_LNKTBL_RETURN;
  806. return sg_count;
  807. }
  808. /*
  809. * fill in and submit ipsec_esp descriptor
  810. */
  811. static int ipsec_esp(struct talitos_edesc *edesc, struct aead_request *areq,
  812. u64 seq, void (*callback) (struct device *dev,
  813. struct talitos_desc *desc,
  814. void *context, int error))
  815. {
  816. struct crypto_aead *aead = crypto_aead_reqtfm(areq);
  817. struct talitos_ctx *ctx = crypto_aead_ctx(aead);
  818. struct device *dev = ctx->dev;
  819. struct talitos_desc *desc = &edesc->desc;
  820. unsigned int cryptlen = areq->cryptlen;
  821. unsigned int authsize = ctx->authsize;
  822. unsigned int ivsize = crypto_aead_ivsize(aead);
  823. int sg_count, ret;
  824. int sg_link_tbl_len;
  825. /* hmac key */
  826. map_single_talitos_ptr(dev, &desc->ptr[0], ctx->authkeylen, &ctx->key,
  827. 0, DMA_TO_DEVICE);
  828. /* hmac data */
  829. desc->ptr[1].len = cpu_to_be16(areq->assoclen + ivsize);
  830. if (edesc->assoc_nents) {
  831. int tbl_off = edesc->src_nents + edesc->dst_nents + 2;
  832. struct talitos_ptr *tbl_ptr = &edesc->link_tbl[tbl_off];
  833. to_talitos_ptr(&desc->ptr[1], edesc->dma_link_tbl + tbl_off *
  834. sizeof(struct talitos_ptr));
  835. desc->ptr[1].j_extent = DESC_PTR_LNKTBL_JUMP;
  836. /* assoc_nents - 1 entries for assoc, 1 for IV */
  837. sg_count = sg_to_link_tbl(areq->assoc, edesc->assoc_nents - 1,
  838. areq->assoclen, tbl_ptr);
  839. /* add IV to link table */
  840. tbl_ptr += sg_count - 1;
  841. tbl_ptr->j_extent = 0;
  842. tbl_ptr++;
  843. to_talitos_ptr(tbl_ptr, edesc->iv_dma);
  844. tbl_ptr->len = cpu_to_be16(ivsize);
  845. tbl_ptr->j_extent = DESC_PTR_LNKTBL_RETURN;
  846. dma_sync_single_for_device(dev, edesc->dma_link_tbl,
  847. edesc->dma_len, DMA_BIDIRECTIONAL);
  848. } else {
  849. to_talitos_ptr(&desc->ptr[1], sg_dma_address(areq->assoc));
  850. desc->ptr[1].j_extent = 0;
  851. }
  852. /* cipher iv */
  853. to_talitos_ptr(&desc->ptr[2], edesc->iv_dma);
  854. desc->ptr[2].len = cpu_to_be16(ivsize);
  855. desc->ptr[2].j_extent = 0;
  856. /* Sync needed for the aead_givencrypt case */
  857. dma_sync_single_for_device(dev, edesc->iv_dma, ivsize, DMA_TO_DEVICE);
  858. /* cipher key */
  859. map_single_talitos_ptr(dev, &desc->ptr[3], ctx->enckeylen,
  860. (char *)&ctx->key + ctx->authkeylen, 0,
  861. DMA_TO_DEVICE);
  862. /*
  863. * cipher in
  864. * map and adjust cipher len to aead request cryptlen.
  865. * extent is bytes of HMAC postpended to ciphertext,
  866. * typically 12 for ipsec
  867. */
  868. desc->ptr[4].len = cpu_to_be16(cryptlen);
  869. desc->ptr[4].j_extent = authsize;
  870. sg_count = talitos_map_sg(dev, areq->src, edesc->src_nents ? : 1,
  871. (areq->src == areq->dst) ? DMA_BIDIRECTIONAL
  872. : DMA_TO_DEVICE,
  873. edesc->src_chained);
  874. if (sg_count == 1) {
  875. to_talitos_ptr(&desc->ptr[4], sg_dma_address(areq->src));
  876. } else {
  877. sg_link_tbl_len = cryptlen;
  878. if (edesc->desc.hdr & DESC_HDR_MODE1_MDEU_CICV)
  879. sg_link_tbl_len = cryptlen + authsize;
  880. sg_count = sg_to_link_tbl(areq->src, sg_count, sg_link_tbl_len,
  881. &edesc->link_tbl[0]);
  882. if (sg_count > 1) {
  883. desc->ptr[4].j_extent |= DESC_PTR_LNKTBL_JUMP;
  884. to_talitos_ptr(&desc->ptr[4], edesc->dma_link_tbl);
  885. dma_sync_single_for_device(dev, edesc->dma_link_tbl,
  886. edesc->dma_len,
  887. DMA_BIDIRECTIONAL);
  888. } else {
  889. /* Only one segment now, so no link tbl needed */
  890. to_talitos_ptr(&desc->ptr[4],
  891. sg_dma_address(areq->src));
  892. }
  893. }
  894. /* cipher out */
  895. desc->ptr[5].len = cpu_to_be16(cryptlen);
  896. desc->ptr[5].j_extent = authsize;
  897. if (areq->src != areq->dst)
  898. sg_count = talitos_map_sg(dev, areq->dst,
  899. edesc->dst_nents ? : 1,
  900. DMA_FROM_DEVICE, edesc->dst_chained);
  901. if (sg_count == 1) {
  902. to_talitos_ptr(&desc->ptr[5], sg_dma_address(areq->dst));
  903. } else {
  904. int tbl_off = edesc->src_nents + 1;
  905. struct talitos_ptr *tbl_ptr = &edesc->link_tbl[tbl_off];
  906. to_talitos_ptr(&desc->ptr[5], edesc->dma_link_tbl +
  907. tbl_off * sizeof(struct talitos_ptr));
  908. sg_count = sg_to_link_tbl(areq->dst, sg_count, cryptlen,
  909. tbl_ptr);
  910. /* Add an entry to the link table for ICV data */
  911. tbl_ptr += sg_count - 1;
  912. tbl_ptr->j_extent = 0;
  913. tbl_ptr++;
  914. tbl_ptr->j_extent = DESC_PTR_LNKTBL_RETURN;
  915. tbl_ptr->len = cpu_to_be16(authsize);
  916. /* icv data follows link tables */
  917. to_talitos_ptr(tbl_ptr, edesc->dma_link_tbl +
  918. (tbl_off + edesc->dst_nents + 1 +
  919. edesc->assoc_nents) *
  920. sizeof(struct talitos_ptr));
  921. desc->ptr[5].j_extent |= DESC_PTR_LNKTBL_JUMP;
  922. dma_sync_single_for_device(ctx->dev, edesc->dma_link_tbl,
  923. edesc->dma_len, DMA_BIDIRECTIONAL);
  924. }
  925. /* iv out */
  926. map_single_talitos_ptr(dev, &desc->ptr[6], ivsize, ctx->iv, 0,
  927. DMA_FROM_DEVICE);
  928. ret = talitos_submit(dev, ctx->ch, desc, callback, areq);
  929. if (ret != -EINPROGRESS) {
  930. ipsec_esp_unmap(dev, edesc, areq);
  931. kfree(edesc);
  932. }
  933. return ret;
  934. }
  935. /*
  936. * derive number of elements in scatterlist
  937. */
  938. static int sg_count(struct scatterlist *sg_list, int nbytes, bool *chained)
  939. {
  940. struct scatterlist *sg = sg_list;
  941. int sg_nents = 0;
  942. *chained = false;
  943. while (nbytes > 0) {
  944. sg_nents++;
  945. nbytes -= sg->length;
  946. if (!sg_is_last(sg) && (sg + 1)->length == 0)
  947. *chained = true;
  948. sg = scatterwalk_sg_next(sg);
  949. }
  950. return sg_nents;
  951. }
  952. /*
  953. * allocate and map the extended descriptor
  954. */
  955. static struct talitos_edesc *talitos_edesc_alloc(struct device *dev,
  956. struct scatterlist *assoc,
  957. struct scatterlist *src,
  958. struct scatterlist *dst,
  959. u8 *iv,
  960. unsigned int assoclen,
  961. unsigned int cryptlen,
  962. unsigned int authsize,
  963. unsigned int ivsize,
  964. int icv_stashing,
  965. u32 cryptoflags)
  966. {
  967. struct talitos_edesc *edesc;
  968. int assoc_nents = 0, src_nents, dst_nents, alloc_len, dma_len;
  969. bool assoc_chained = false, src_chained = false, dst_chained = false;
  970. dma_addr_t iv_dma = 0;
  971. gfp_t flags = cryptoflags & CRYPTO_TFM_REQ_MAY_SLEEP ? GFP_KERNEL :
  972. GFP_ATOMIC;
  973. if (cryptlen + authsize > TALITOS_MAX_DATA_LEN) {
  974. dev_err(dev, "length exceeds h/w max limit\n");
  975. return ERR_PTR(-EINVAL);
  976. }
  977. if (iv)
  978. iv_dma = dma_map_single(dev, iv, ivsize, DMA_TO_DEVICE);
  979. if (assoc) {
  980. /*
  981. * Currently it is assumed that iv is provided whenever assoc
  982. * is.
  983. */
  984. BUG_ON(!iv);
  985. assoc_nents = sg_count(assoc, assoclen, &assoc_chained);
  986. talitos_map_sg(dev, assoc, assoc_nents, DMA_TO_DEVICE,
  987. assoc_chained);
  988. assoc_nents = (assoc_nents == 1) ? 0 : assoc_nents;
  989. if (assoc_nents || sg_dma_address(assoc) + assoclen != iv_dma)
  990. assoc_nents = assoc_nents ? assoc_nents + 1 : 2;
  991. }
  992. src_nents = sg_count(src, cryptlen + authsize, &src_chained);
  993. src_nents = (src_nents == 1) ? 0 : src_nents;
  994. if (!dst) {
  995. dst_nents = 0;
  996. } else {
  997. if (dst == src) {
  998. dst_nents = src_nents;
  999. } else {
  1000. dst_nents = sg_count(dst, cryptlen + authsize,
  1001. &dst_chained);
  1002. dst_nents = (dst_nents == 1) ? 0 : dst_nents;
  1003. }
  1004. }
  1005. /*
  1006. * allocate space for base edesc plus the link tables,
  1007. * allowing for two separate entries for ICV and generated ICV (+ 2),
  1008. * and the ICV data itself
  1009. */
  1010. alloc_len = sizeof(struct talitos_edesc);
  1011. if (assoc_nents || src_nents || dst_nents) {
  1012. dma_len = (src_nents + dst_nents + 2 + assoc_nents) *
  1013. sizeof(struct talitos_ptr) + authsize;
  1014. alloc_len += dma_len;
  1015. } else {
  1016. dma_len = 0;
  1017. alloc_len += icv_stashing ? authsize : 0;
  1018. }
  1019. edesc = kmalloc(alloc_len, GFP_DMA | flags);
  1020. if (!edesc) {
  1021. talitos_unmap_sg_chain(dev, assoc, DMA_TO_DEVICE);
  1022. if (iv_dma)
  1023. dma_unmap_single(dev, iv_dma, ivsize, DMA_TO_DEVICE);
  1024. dev_err(dev, "could not allocate edescriptor\n");
  1025. return ERR_PTR(-ENOMEM);
  1026. }
  1027. edesc->assoc_nents = assoc_nents;
  1028. edesc->src_nents = src_nents;
  1029. edesc->dst_nents = dst_nents;
  1030. edesc->assoc_chained = assoc_chained;
  1031. edesc->src_chained = src_chained;
  1032. edesc->dst_chained = dst_chained;
  1033. edesc->iv_dma = iv_dma;
  1034. edesc->dma_len = dma_len;
  1035. if (dma_len)
  1036. edesc->dma_link_tbl = dma_map_single(dev, &edesc->link_tbl[0],
  1037. edesc->dma_len,
  1038. DMA_BIDIRECTIONAL);
  1039. return edesc;
  1040. }
  1041. static struct talitos_edesc *aead_edesc_alloc(struct aead_request *areq, u8 *iv,
  1042. int icv_stashing)
  1043. {
  1044. struct crypto_aead *authenc = crypto_aead_reqtfm(areq);
  1045. struct talitos_ctx *ctx = crypto_aead_ctx(authenc);
  1046. unsigned int ivsize = crypto_aead_ivsize(authenc);
  1047. return talitos_edesc_alloc(ctx->dev, areq->assoc, areq->src, areq->dst,
  1048. iv, areq->assoclen, areq->cryptlen,
  1049. ctx->authsize, ivsize, icv_stashing,
  1050. areq->base.flags);
  1051. }
  1052. static int aead_encrypt(struct aead_request *req)
  1053. {
  1054. struct crypto_aead *authenc = crypto_aead_reqtfm(req);
  1055. struct talitos_ctx *ctx = crypto_aead_ctx(authenc);
  1056. struct talitos_edesc *edesc;
  1057. /* allocate extended descriptor */
  1058. edesc = aead_edesc_alloc(req, req->iv, 0);
  1059. if (IS_ERR(edesc))
  1060. return PTR_ERR(edesc);
  1061. /* set encrypt */
  1062. edesc->desc.hdr = ctx->desc_hdr_template | DESC_HDR_MODE0_ENCRYPT;
  1063. return ipsec_esp(edesc, req, 0, ipsec_esp_encrypt_done);
  1064. }
  1065. static int aead_decrypt(struct aead_request *req)
  1066. {
  1067. struct crypto_aead *authenc = crypto_aead_reqtfm(req);
  1068. struct talitos_ctx *ctx = crypto_aead_ctx(authenc);
  1069. unsigned int authsize = ctx->authsize;
  1070. struct talitos_private *priv = dev_get_drvdata(ctx->dev);
  1071. struct talitos_edesc *edesc;
  1072. struct scatterlist *sg;
  1073. void *icvdata;
  1074. req->cryptlen -= authsize;
  1075. /* allocate extended descriptor */
  1076. edesc = aead_edesc_alloc(req, req->iv, 1);
  1077. if (IS_ERR(edesc))
  1078. return PTR_ERR(edesc);
  1079. if ((priv->features & TALITOS_FTR_HW_AUTH_CHECK) &&
  1080. ((!edesc->src_nents && !edesc->dst_nents) ||
  1081. priv->features & TALITOS_FTR_SRC_LINK_TBL_LEN_INCLUDES_EXTENT)) {
  1082. /* decrypt and check the ICV */
  1083. edesc->desc.hdr = ctx->desc_hdr_template |
  1084. DESC_HDR_DIR_INBOUND |
  1085. DESC_HDR_MODE1_MDEU_CICV;
  1086. /* reset integrity check result bits */
  1087. edesc->desc.hdr_lo = 0;
  1088. return ipsec_esp(edesc, req, 0, ipsec_esp_decrypt_hwauth_done);
  1089. }
  1090. /* Have to check the ICV with software */
  1091. edesc->desc.hdr = ctx->desc_hdr_template | DESC_HDR_DIR_INBOUND;
  1092. /* stash incoming ICV for later cmp with ICV generated by the h/w */
  1093. if (edesc->dma_len)
  1094. icvdata = &edesc->link_tbl[edesc->src_nents +
  1095. edesc->dst_nents + 2 +
  1096. edesc->assoc_nents];
  1097. else
  1098. icvdata = &edesc->link_tbl[0];
  1099. sg = sg_last(req->src, edesc->src_nents ? : 1);
  1100. memcpy(icvdata, (char *)sg_virt(sg) + sg->length - ctx->authsize,
  1101. ctx->authsize);
  1102. return ipsec_esp(edesc, req, 0, ipsec_esp_decrypt_swauth_done);
  1103. }
  1104. static int aead_givencrypt(struct aead_givcrypt_request *req)
  1105. {
  1106. struct aead_request *areq = &req->areq;
  1107. struct crypto_aead *authenc = crypto_aead_reqtfm(areq);
  1108. struct talitos_ctx *ctx = crypto_aead_ctx(authenc);
  1109. struct talitos_edesc *edesc;
  1110. /* allocate extended descriptor */
  1111. edesc = aead_edesc_alloc(areq, req->giv, 0);
  1112. if (IS_ERR(edesc))
  1113. return PTR_ERR(edesc);
  1114. /* set encrypt */
  1115. edesc->desc.hdr = ctx->desc_hdr_template | DESC_HDR_MODE0_ENCRYPT;
  1116. memcpy(req->giv, ctx->iv, crypto_aead_ivsize(authenc));
  1117. /* avoid consecutive packets going out with same IV */
  1118. *(__be64 *)req->giv ^= cpu_to_be64(req->seq);
  1119. return ipsec_esp(edesc, areq, req->seq, ipsec_esp_encrypt_done);
  1120. }
  1121. static int ablkcipher_setkey(struct crypto_ablkcipher *cipher,
  1122. const u8 *key, unsigned int keylen)
  1123. {
  1124. struct talitos_ctx *ctx = crypto_ablkcipher_ctx(cipher);
  1125. memcpy(&ctx->key, key, keylen);
  1126. ctx->keylen = keylen;
  1127. return 0;
  1128. }
  1129. static void common_nonsnoop_unmap(struct device *dev,
  1130. struct talitos_edesc *edesc,
  1131. struct ablkcipher_request *areq)
  1132. {
  1133. unmap_single_talitos_ptr(dev, &edesc->desc.ptr[5], DMA_FROM_DEVICE);
  1134. unmap_single_talitos_ptr(dev, &edesc->desc.ptr[2], DMA_TO_DEVICE);
  1135. unmap_single_talitos_ptr(dev, &edesc->desc.ptr[1], DMA_TO_DEVICE);
  1136. talitos_sg_unmap(dev, edesc, areq->src, areq->dst);
  1137. if (edesc->dma_len)
  1138. dma_unmap_single(dev, edesc->dma_link_tbl, edesc->dma_len,
  1139. DMA_BIDIRECTIONAL);
  1140. }
  1141. static void ablkcipher_done(struct device *dev,
  1142. struct talitos_desc *desc, void *context,
  1143. int err)
  1144. {
  1145. struct ablkcipher_request *areq = context;
  1146. struct talitos_edesc *edesc;
  1147. edesc = container_of(desc, struct talitos_edesc, desc);
  1148. common_nonsnoop_unmap(dev, edesc, areq);
  1149. kfree(edesc);
  1150. areq->base.complete(&areq->base, err);
  1151. }
  1152. static int common_nonsnoop(struct talitos_edesc *edesc,
  1153. struct ablkcipher_request *areq,
  1154. void (*callback) (struct device *dev,
  1155. struct talitos_desc *desc,
  1156. void *context, int error))
  1157. {
  1158. struct crypto_ablkcipher *cipher = crypto_ablkcipher_reqtfm(areq);
  1159. struct talitos_ctx *ctx = crypto_ablkcipher_ctx(cipher);
  1160. struct device *dev = ctx->dev;
  1161. struct talitos_desc *desc = &edesc->desc;
  1162. unsigned int cryptlen = areq->nbytes;
  1163. unsigned int ivsize = crypto_ablkcipher_ivsize(cipher);
  1164. int sg_count, ret;
  1165. /* first DWORD empty */
  1166. desc->ptr[0].len = 0;
  1167. to_talitos_ptr(&desc->ptr[0], 0);
  1168. desc->ptr[0].j_extent = 0;
  1169. /* cipher iv */
  1170. to_talitos_ptr(&desc->ptr[1], edesc->iv_dma);
  1171. desc->ptr[1].len = cpu_to_be16(ivsize);
  1172. desc->ptr[1].j_extent = 0;
  1173. /* cipher key */
  1174. map_single_talitos_ptr(dev, &desc->ptr[2], ctx->keylen,
  1175. (char *)&ctx->key, 0, DMA_TO_DEVICE);
  1176. /*
  1177. * cipher in
  1178. */
  1179. desc->ptr[3].len = cpu_to_be16(cryptlen);
  1180. desc->ptr[3].j_extent = 0;
  1181. sg_count = talitos_map_sg(dev, areq->src, edesc->src_nents ? : 1,
  1182. (areq->src == areq->dst) ? DMA_BIDIRECTIONAL
  1183. : DMA_TO_DEVICE,
  1184. edesc->src_chained);
  1185. if (sg_count == 1) {
  1186. to_talitos_ptr(&desc->ptr[3], sg_dma_address(areq->src));
  1187. } else {
  1188. sg_count = sg_to_link_tbl(areq->src, sg_count, cryptlen,
  1189. &edesc->link_tbl[0]);
  1190. if (sg_count > 1) {
  1191. to_talitos_ptr(&desc->ptr[3], edesc->dma_link_tbl);
  1192. desc->ptr[3].j_extent |= DESC_PTR_LNKTBL_JUMP;
  1193. dma_sync_single_for_device(dev, edesc->dma_link_tbl,
  1194. edesc->dma_len,
  1195. DMA_BIDIRECTIONAL);
  1196. } else {
  1197. /* Only one segment now, so no link tbl needed */
  1198. to_talitos_ptr(&desc->ptr[3],
  1199. sg_dma_address(areq->src));
  1200. }
  1201. }
  1202. /* cipher out */
  1203. desc->ptr[4].len = cpu_to_be16(cryptlen);
  1204. desc->ptr[4].j_extent = 0;
  1205. if (areq->src != areq->dst)
  1206. sg_count = talitos_map_sg(dev, areq->dst,
  1207. edesc->dst_nents ? : 1,
  1208. DMA_FROM_DEVICE, edesc->dst_chained);
  1209. if (sg_count == 1) {
  1210. to_talitos_ptr(&desc->ptr[4], sg_dma_address(areq->dst));
  1211. } else {
  1212. struct talitos_ptr *link_tbl_ptr =
  1213. &edesc->link_tbl[edesc->src_nents + 1];
  1214. to_talitos_ptr(&desc->ptr[4], edesc->dma_link_tbl +
  1215. (edesc->src_nents + 1) *
  1216. sizeof(struct talitos_ptr));
  1217. desc->ptr[4].j_extent |= DESC_PTR_LNKTBL_JUMP;
  1218. sg_count = sg_to_link_tbl(areq->dst, sg_count, cryptlen,
  1219. link_tbl_ptr);
  1220. dma_sync_single_for_device(ctx->dev, edesc->dma_link_tbl,
  1221. edesc->dma_len, DMA_BIDIRECTIONAL);
  1222. }
  1223. /* iv out */
  1224. map_single_talitos_ptr(dev, &desc->ptr[5], ivsize, ctx->iv, 0,
  1225. DMA_FROM_DEVICE);
  1226. /* last DWORD empty */
  1227. desc->ptr[6].len = 0;
  1228. to_talitos_ptr(&desc->ptr[6], 0);
  1229. desc->ptr[6].j_extent = 0;
  1230. ret = talitos_submit(dev, ctx->ch, desc, callback, areq);
  1231. if (ret != -EINPROGRESS) {
  1232. common_nonsnoop_unmap(dev, edesc, areq);
  1233. kfree(edesc);
  1234. }
  1235. return ret;
  1236. }
  1237. static struct talitos_edesc *ablkcipher_edesc_alloc(struct ablkcipher_request *
  1238. areq)
  1239. {
  1240. struct crypto_ablkcipher *cipher = crypto_ablkcipher_reqtfm(areq);
  1241. struct talitos_ctx *ctx = crypto_ablkcipher_ctx(cipher);
  1242. unsigned int ivsize = crypto_ablkcipher_ivsize(cipher);
  1243. return talitos_edesc_alloc(ctx->dev, NULL, areq->src, areq->dst,
  1244. areq->info, 0, areq->nbytes, 0, ivsize, 0,
  1245. areq->base.flags);
  1246. }
  1247. static int ablkcipher_encrypt(struct ablkcipher_request *areq)
  1248. {
  1249. struct crypto_ablkcipher *cipher = crypto_ablkcipher_reqtfm(areq);
  1250. struct talitos_ctx *ctx = crypto_ablkcipher_ctx(cipher);
  1251. struct talitos_edesc *edesc;
  1252. /* allocate extended descriptor */
  1253. edesc = ablkcipher_edesc_alloc(areq);
  1254. if (IS_ERR(edesc))
  1255. return PTR_ERR(edesc);
  1256. /* set encrypt */
  1257. edesc->desc.hdr = ctx->desc_hdr_template | DESC_HDR_MODE0_ENCRYPT;
  1258. return common_nonsnoop(edesc, areq, ablkcipher_done);
  1259. }
  1260. static int ablkcipher_decrypt(struct ablkcipher_request *areq)
  1261. {
  1262. struct crypto_ablkcipher *cipher = crypto_ablkcipher_reqtfm(areq);
  1263. struct talitos_ctx *ctx = crypto_ablkcipher_ctx(cipher);
  1264. struct talitos_edesc *edesc;
  1265. /* allocate extended descriptor */
  1266. edesc = ablkcipher_edesc_alloc(areq);
  1267. if (IS_ERR(edesc))
  1268. return PTR_ERR(edesc);
  1269. edesc->desc.hdr = ctx->desc_hdr_template | DESC_HDR_DIR_INBOUND;
  1270. return common_nonsnoop(edesc, areq, ablkcipher_done);
  1271. }
  1272. static void common_nonsnoop_hash_unmap(struct device *dev,
  1273. struct talitos_edesc *edesc,
  1274. struct ahash_request *areq)
  1275. {
  1276. struct talitos_ahash_req_ctx *req_ctx = ahash_request_ctx(areq);
  1277. unmap_single_talitos_ptr(dev, &edesc->desc.ptr[5], DMA_FROM_DEVICE);
  1278. /* When using hashctx-in, must unmap it. */
  1279. if (edesc->desc.ptr[1].len)
  1280. unmap_single_talitos_ptr(dev, &edesc->desc.ptr[1],
  1281. DMA_TO_DEVICE);
  1282. if (edesc->desc.ptr[2].len)
  1283. unmap_single_talitos_ptr(dev, &edesc->desc.ptr[2],
  1284. DMA_TO_DEVICE);
  1285. talitos_sg_unmap(dev, edesc, req_ctx->psrc, NULL);
  1286. if (edesc->dma_len)
  1287. dma_unmap_single(dev, edesc->dma_link_tbl, edesc->dma_len,
  1288. DMA_BIDIRECTIONAL);
  1289. }
  1290. static void ahash_done(struct device *dev,
  1291. struct talitos_desc *desc, void *context,
  1292. int err)
  1293. {
  1294. struct ahash_request *areq = context;
  1295. struct talitos_edesc *edesc =
  1296. container_of(desc, struct talitos_edesc, desc);
  1297. struct talitos_ahash_req_ctx *req_ctx = ahash_request_ctx(areq);
  1298. if (!req_ctx->last && req_ctx->to_hash_later) {
  1299. /* Position any partial block for next update/final/finup */
  1300. memcpy(req_ctx->buf, req_ctx->bufnext, req_ctx->to_hash_later);
  1301. req_ctx->nbuf = req_ctx->to_hash_later;
  1302. }
  1303. common_nonsnoop_hash_unmap(dev, edesc, areq);
  1304. kfree(edesc);
  1305. areq->base.complete(&areq->base, err);
  1306. }
  1307. static int common_nonsnoop_hash(struct talitos_edesc *edesc,
  1308. struct ahash_request *areq, unsigned int length,
  1309. void (*callback) (struct device *dev,
  1310. struct talitos_desc *desc,
  1311. void *context, int error))
  1312. {
  1313. struct crypto_ahash *tfm = crypto_ahash_reqtfm(areq);
  1314. struct talitos_ctx *ctx = crypto_ahash_ctx(tfm);
  1315. struct talitos_ahash_req_ctx *req_ctx = ahash_request_ctx(areq);
  1316. struct device *dev = ctx->dev;
  1317. struct talitos_desc *desc = &edesc->desc;
  1318. int sg_count, ret;
  1319. /* first DWORD empty */
  1320. desc->ptr[0] = zero_entry;
  1321. /* hash context in */
  1322. if (!req_ctx->first || req_ctx->swinit) {
  1323. map_single_talitos_ptr(dev, &desc->ptr[1],
  1324. req_ctx->hw_context_size,
  1325. (char *)req_ctx->hw_context, 0,
  1326. DMA_TO_DEVICE);
  1327. req_ctx->swinit = 0;
  1328. } else {
  1329. desc->ptr[1] = zero_entry;
  1330. /* Indicate next op is not the first. */
  1331. req_ctx->first = 0;
  1332. }
  1333. /* HMAC key */
  1334. if (ctx->keylen)
  1335. map_single_talitos_ptr(dev, &desc->ptr[2], ctx->keylen,
  1336. (char *)&ctx->key, 0, DMA_TO_DEVICE);
  1337. else
  1338. desc->ptr[2] = zero_entry;
  1339. /*
  1340. * data in
  1341. */
  1342. desc->ptr[3].len = cpu_to_be16(length);
  1343. desc->ptr[3].j_extent = 0;
  1344. sg_count = talitos_map_sg(dev, req_ctx->psrc,
  1345. edesc->src_nents ? : 1,
  1346. DMA_TO_DEVICE, edesc->src_chained);
  1347. if (sg_count == 1) {
  1348. to_talitos_ptr(&desc->ptr[3], sg_dma_address(req_ctx->psrc));
  1349. } else {
  1350. sg_count = sg_to_link_tbl(req_ctx->psrc, sg_count, length,
  1351. &edesc->link_tbl[0]);
  1352. if (sg_count > 1) {
  1353. desc->ptr[3].j_extent |= DESC_PTR_LNKTBL_JUMP;
  1354. to_talitos_ptr(&desc->ptr[3], edesc->dma_link_tbl);
  1355. dma_sync_single_for_device(ctx->dev,
  1356. edesc->dma_link_tbl,
  1357. edesc->dma_len,
  1358. DMA_BIDIRECTIONAL);
  1359. } else {
  1360. /* Only one segment now, so no link tbl needed */
  1361. to_talitos_ptr(&desc->ptr[3],
  1362. sg_dma_address(req_ctx->psrc));
  1363. }
  1364. }
  1365. /* fifth DWORD empty */
  1366. desc->ptr[4] = zero_entry;
  1367. /* hash/HMAC out -or- hash context out */
  1368. if (req_ctx->last)
  1369. map_single_talitos_ptr(dev, &desc->ptr[5],
  1370. crypto_ahash_digestsize(tfm),
  1371. areq->result, 0, DMA_FROM_DEVICE);
  1372. else
  1373. map_single_talitos_ptr(dev, &desc->ptr[5],
  1374. req_ctx->hw_context_size,
  1375. req_ctx->hw_context, 0, DMA_FROM_DEVICE);
  1376. /* last DWORD empty */
  1377. desc->ptr[6] = zero_entry;
  1378. ret = talitos_submit(dev, ctx->ch, desc, callback, areq);
  1379. if (ret != -EINPROGRESS) {
  1380. common_nonsnoop_hash_unmap(dev, edesc, areq);
  1381. kfree(edesc);
  1382. }
  1383. return ret;
  1384. }
  1385. static struct talitos_edesc *ahash_edesc_alloc(struct ahash_request *areq,
  1386. unsigned int nbytes)
  1387. {
  1388. struct crypto_ahash *tfm = crypto_ahash_reqtfm(areq);
  1389. struct talitos_ctx *ctx = crypto_ahash_ctx(tfm);
  1390. struct talitos_ahash_req_ctx *req_ctx = ahash_request_ctx(areq);
  1391. return talitos_edesc_alloc(ctx->dev, NULL, req_ctx->psrc, NULL, NULL, 0,
  1392. nbytes, 0, 0, 0, areq->base.flags);
  1393. }
  1394. static int ahash_init(struct ahash_request *areq)
  1395. {
  1396. struct crypto_ahash *tfm = crypto_ahash_reqtfm(areq);
  1397. struct talitos_ahash_req_ctx *req_ctx = ahash_request_ctx(areq);
  1398. /* Initialize the context */
  1399. req_ctx->nbuf = 0;
  1400. req_ctx->first = 1; /* first indicates h/w must init its context */
  1401. req_ctx->swinit = 0; /* assume h/w init of context */
  1402. req_ctx->hw_context_size =
  1403. (crypto_ahash_digestsize(tfm) <= SHA256_DIGEST_SIZE)
  1404. ? TALITOS_MDEU_CONTEXT_SIZE_MD5_SHA1_SHA256
  1405. : TALITOS_MDEU_CONTEXT_SIZE_SHA384_SHA512;
  1406. return 0;
  1407. }
  1408. /*
  1409. * on h/w without explicit sha224 support, we initialize h/w context
  1410. * manually with sha224 constants, and tell it to run sha256.
  1411. */
  1412. static int ahash_init_sha224_swinit(struct ahash_request *areq)
  1413. {
  1414. struct talitos_ahash_req_ctx *req_ctx = ahash_request_ctx(areq);
  1415. ahash_init(areq);
  1416. req_ctx->swinit = 1;/* prevent h/w initting context with sha256 values*/
  1417. req_ctx->hw_context[0] = SHA224_H0;
  1418. req_ctx->hw_context[1] = SHA224_H1;
  1419. req_ctx->hw_context[2] = SHA224_H2;
  1420. req_ctx->hw_context[3] = SHA224_H3;
  1421. req_ctx->hw_context[4] = SHA224_H4;
  1422. req_ctx->hw_context[5] = SHA224_H5;
  1423. req_ctx->hw_context[6] = SHA224_H6;
  1424. req_ctx->hw_context[7] = SHA224_H7;
  1425. /* init 64-bit count */
  1426. req_ctx->hw_context[8] = 0;
  1427. req_ctx->hw_context[9] = 0;
  1428. return 0;
  1429. }
  1430. static int ahash_process_req(struct ahash_request *areq, unsigned int nbytes)
  1431. {
  1432. struct crypto_ahash *tfm = crypto_ahash_reqtfm(areq);
  1433. struct talitos_ctx *ctx = crypto_ahash_ctx(tfm);
  1434. struct talitos_ahash_req_ctx *req_ctx = ahash_request_ctx(areq);
  1435. struct talitos_edesc *edesc;
  1436. unsigned int blocksize =
  1437. crypto_tfm_alg_blocksize(crypto_ahash_tfm(tfm));
  1438. unsigned int nbytes_to_hash;
  1439. unsigned int to_hash_later;
  1440. unsigned int nsg;
  1441. bool chained;
  1442. if (!req_ctx->last && (nbytes + req_ctx->nbuf <= blocksize)) {
  1443. /* Buffer up to one whole block */
  1444. sg_copy_to_buffer(areq->src,
  1445. sg_count(areq->src, nbytes, &chained),
  1446. req_ctx->buf + req_ctx->nbuf, nbytes);
  1447. req_ctx->nbuf += nbytes;
  1448. return 0;
  1449. }
  1450. /* At least (blocksize + 1) bytes are available to hash */
  1451. nbytes_to_hash = nbytes + req_ctx->nbuf;
  1452. to_hash_later = nbytes_to_hash & (blocksize - 1);
  1453. if (req_ctx->last)
  1454. to_hash_later = 0;
  1455. else if (to_hash_later)
  1456. /* There is a partial block. Hash the full block(s) now */
  1457. nbytes_to_hash -= to_hash_later;
  1458. else {
  1459. /* Keep one block buffered */
  1460. nbytes_to_hash -= blocksize;
  1461. to_hash_later = blocksize;
  1462. }
  1463. /* Chain in any previously buffered data */
  1464. if (req_ctx->nbuf) {
  1465. nsg = (req_ctx->nbuf < nbytes_to_hash) ? 2 : 1;
  1466. sg_init_table(req_ctx->bufsl, nsg);
  1467. sg_set_buf(req_ctx->bufsl, req_ctx->buf, req_ctx->nbuf);
  1468. if (nsg > 1)
  1469. scatterwalk_sg_chain(req_ctx->bufsl, 2, areq->src);
  1470. req_ctx->psrc = req_ctx->bufsl;
  1471. } else
  1472. req_ctx->psrc = areq->src;
  1473. if (to_hash_later) {
  1474. int nents = sg_count(areq->src, nbytes, &chained);
  1475. sg_pcopy_to_buffer(areq->src, nents,
  1476. req_ctx->bufnext,
  1477. to_hash_later,
  1478. nbytes - to_hash_later);
  1479. }
  1480. req_ctx->to_hash_later = to_hash_later;
  1481. /* Allocate extended descriptor */
  1482. edesc = ahash_edesc_alloc(areq, nbytes_to_hash);
  1483. if (IS_ERR(edesc))
  1484. return PTR_ERR(edesc);
  1485. edesc->desc.hdr = ctx->desc_hdr_template;
  1486. /* On last one, request SEC to pad; otherwise continue */
  1487. if (req_ctx->last)
  1488. edesc->desc.hdr |= DESC_HDR_MODE0_MDEU_PAD;
  1489. else
  1490. edesc->desc.hdr |= DESC_HDR_MODE0_MDEU_CONT;
  1491. /* request SEC to INIT hash. */
  1492. if (req_ctx->first && !req_ctx->swinit)
  1493. edesc->desc.hdr |= DESC_HDR_MODE0_MDEU_INIT;
  1494. /* When the tfm context has a keylen, it's an HMAC.
  1495. * A first or last (ie. not middle) descriptor must request HMAC.
  1496. */
  1497. if (ctx->keylen && (req_ctx->first || req_ctx->last))
  1498. edesc->desc.hdr |= DESC_HDR_MODE0_MDEU_HMAC;
  1499. return common_nonsnoop_hash(edesc, areq, nbytes_to_hash,
  1500. ahash_done);
  1501. }
  1502. static int ahash_update(struct ahash_request *areq)
  1503. {
  1504. struct talitos_ahash_req_ctx *req_ctx = ahash_request_ctx(areq);
  1505. req_ctx->last = 0;
  1506. return ahash_process_req(areq, areq->nbytes);
  1507. }
  1508. static int ahash_final(struct ahash_request *areq)
  1509. {
  1510. struct talitos_ahash_req_ctx *req_ctx = ahash_request_ctx(areq);
  1511. req_ctx->last = 1;
  1512. return ahash_process_req(areq, 0);
  1513. }
  1514. static int ahash_finup(struct ahash_request *areq)
  1515. {
  1516. struct talitos_ahash_req_ctx *req_ctx = ahash_request_ctx(areq);
  1517. req_ctx->last = 1;
  1518. return ahash_process_req(areq, areq->nbytes);
  1519. }
  1520. static int ahash_digest(struct ahash_request *areq)
  1521. {
  1522. struct talitos_ahash_req_ctx *req_ctx = ahash_request_ctx(areq);
  1523. struct crypto_ahash *ahash = crypto_ahash_reqtfm(areq);
  1524. ahash->init(areq);
  1525. req_ctx->last = 1;
  1526. return ahash_process_req(areq, areq->nbytes);
  1527. }
  1528. struct keyhash_result {
  1529. struct completion completion;
  1530. int err;
  1531. };
  1532. static void keyhash_complete(struct crypto_async_request *req, int err)
  1533. {
  1534. struct keyhash_result *res = req->data;
  1535. if (err == -EINPROGRESS)
  1536. return;
  1537. res->err = err;
  1538. complete(&res->completion);
  1539. }
  1540. static int keyhash(struct crypto_ahash *tfm, const u8 *key, unsigned int keylen,
  1541. u8 *hash)
  1542. {
  1543. struct talitos_ctx *ctx = crypto_tfm_ctx(crypto_ahash_tfm(tfm));
  1544. struct scatterlist sg[1];
  1545. struct ahash_request *req;
  1546. struct keyhash_result hresult;
  1547. int ret;
  1548. init_completion(&hresult.completion);
  1549. req = ahash_request_alloc(tfm, GFP_KERNEL);
  1550. if (!req)
  1551. return -ENOMEM;
  1552. /* Keep tfm keylen == 0 during hash of the long key */
  1553. ctx->keylen = 0;
  1554. ahash_request_set_callback(req, CRYPTO_TFM_REQ_MAY_BACKLOG,
  1555. keyhash_complete, &hresult);
  1556. sg_init_one(&sg[0], key, keylen);
  1557. ahash_request_set_crypt(req, sg, hash, keylen);
  1558. ret = crypto_ahash_digest(req);
  1559. switch (ret) {
  1560. case 0:
  1561. break;
  1562. case -EINPROGRESS:
  1563. case -EBUSY:
  1564. ret = wait_for_completion_interruptible(
  1565. &hresult.completion);
  1566. if (!ret)
  1567. ret = hresult.err;
  1568. break;
  1569. default:
  1570. break;
  1571. }
  1572. ahash_request_free(req);
  1573. return ret;
  1574. }
  1575. static int ahash_setkey(struct crypto_ahash *tfm, const u8 *key,
  1576. unsigned int keylen)
  1577. {
  1578. struct talitos_ctx *ctx = crypto_tfm_ctx(crypto_ahash_tfm(tfm));
  1579. unsigned int blocksize =
  1580. crypto_tfm_alg_blocksize(crypto_ahash_tfm(tfm));
  1581. unsigned int digestsize = crypto_ahash_digestsize(tfm);
  1582. unsigned int keysize = keylen;
  1583. u8 hash[SHA512_DIGEST_SIZE];
  1584. int ret;
  1585. if (keylen <= blocksize)
  1586. memcpy(ctx->key, key, keysize);
  1587. else {
  1588. /* Must get the hash of the long key */
  1589. ret = keyhash(tfm, key, keylen, hash);
  1590. if (ret) {
  1591. crypto_ahash_set_flags(tfm, CRYPTO_TFM_RES_BAD_KEY_LEN);
  1592. return -EINVAL;
  1593. }
  1594. keysize = digestsize;
  1595. memcpy(ctx->key, hash, digestsize);
  1596. }
  1597. ctx->keylen = keysize;
  1598. return 0;
  1599. }
  1600. struct talitos_alg_template {
  1601. u32 type;
  1602. union {
  1603. struct crypto_alg crypto;
  1604. struct ahash_alg hash;
  1605. } alg;
  1606. __be32 desc_hdr_template;
  1607. };
  1608. static struct talitos_alg_template driver_algs[] = {
  1609. /* AEAD algorithms. These use a single-pass ipsec_esp descriptor */
  1610. { .type = CRYPTO_ALG_TYPE_AEAD,
  1611. .alg.crypto = {
  1612. .cra_name = "authenc(hmac(sha1),cbc(aes))",
  1613. .cra_driver_name = "authenc-hmac-sha1-cbc-aes-talitos",
  1614. .cra_blocksize = AES_BLOCK_SIZE,
  1615. .cra_flags = CRYPTO_ALG_TYPE_AEAD | CRYPTO_ALG_ASYNC,
  1616. .cra_aead = {
  1617. .ivsize = AES_BLOCK_SIZE,
  1618. .maxauthsize = SHA1_DIGEST_SIZE,
  1619. }
  1620. },
  1621. .desc_hdr_template = DESC_HDR_TYPE_IPSEC_ESP |
  1622. DESC_HDR_SEL0_AESU |
  1623. DESC_HDR_MODE0_AESU_CBC |
  1624. DESC_HDR_SEL1_MDEUA |
  1625. DESC_HDR_MODE1_MDEU_INIT |
  1626. DESC_HDR_MODE1_MDEU_PAD |
  1627. DESC_HDR_MODE1_MDEU_SHA1_HMAC,
  1628. },
  1629. { .type = CRYPTO_ALG_TYPE_AEAD,
  1630. .alg.crypto = {
  1631. .cra_name = "authenc(hmac(sha1),cbc(des3_ede))",
  1632. .cra_driver_name = "authenc-hmac-sha1-cbc-3des-talitos",
  1633. .cra_blocksize = DES3_EDE_BLOCK_SIZE,
  1634. .cra_flags = CRYPTO_ALG_TYPE_AEAD | CRYPTO_ALG_ASYNC,
  1635. .cra_aead = {
  1636. .ivsize = DES3_EDE_BLOCK_SIZE,
  1637. .maxauthsize = SHA1_DIGEST_SIZE,
  1638. }
  1639. },
  1640. .desc_hdr_template = DESC_HDR_TYPE_IPSEC_ESP |
  1641. DESC_HDR_SEL0_DEU |
  1642. DESC_HDR_MODE0_DEU_CBC |
  1643. DESC_HDR_MODE0_DEU_3DES |
  1644. DESC_HDR_SEL1_MDEUA |
  1645. DESC_HDR_MODE1_MDEU_INIT |
  1646. DESC_HDR_MODE1_MDEU_PAD |
  1647. DESC_HDR_MODE1_MDEU_SHA1_HMAC,
  1648. },
  1649. { .type = CRYPTO_ALG_TYPE_AEAD,
  1650. .alg.crypto = {
  1651. .cra_name = "authenc(hmac(sha224),cbc(aes))",
  1652. .cra_driver_name = "authenc-hmac-sha224-cbc-aes-talitos",
  1653. .cra_blocksize = AES_BLOCK_SIZE,
  1654. .cra_flags = CRYPTO_ALG_TYPE_AEAD | CRYPTO_ALG_ASYNC,
  1655. .cra_aead = {
  1656. .ivsize = AES_BLOCK_SIZE,
  1657. .maxauthsize = SHA224_DIGEST_SIZE,
  1658. }
  1659. },
  1660. .desc_hdr_template = DESC_HDR_TYPE_IPSEC_ESP |
  1661. DESC_HDR_SEL0_AESU |
  1662. DESC_HDR_MODE0_AESU_CBC |
  1663. DESC_HDR_SEL1_MDEUA |
  1664. DESC_HDR_MODE1_MDEU_INIT |
  1665. DESC_HDR_MODE1_MDEU_PAD |
  1666. DESC_HDR_MODE1_MDEU_SHA224_HMAC,
  1667. },
  1668. { .type = CRYPTO_ALG_TYPE_AEAD,
  1669. .alg.crypto = {
  1670. .cra_name = "authenc(hmac(sha224),cbc(des3_ede))",
  1671. .cra_driver_name = "authenc-hmac-sha224-cbc-3des-talitos",
  1672. .cra_blocksize = DES3_EDE_BLOCK_SIZE,
  1673. .cra_flags = CRYPTO_ALG_TYPE_AEAD | CRYPTO_ALG_ASYNC,
  1674. .cra_aead = {
  1675. .ivsize = DES3_EDE_BLOCK_SIZE,
  1676. .maxauthsize = SHA224_DIGEST_SIZE,
  1677. }
  1678. },
  1679. .desc_hdr_template = DESC_HDR_TYPE_IPSEC_ESP |
  1680. DESC_HDR_SEL0_DEU |
  1681. DESC_HDR_MODE0_DEU_CBC |
  1682. DESC_HDR_MODE0_DEU_3DES |
  1683. DESC_HDR_SEL1_MDEUA |
  1684. DESC_HDR_MODE1_MDEU_INIT |
  1685. DESC_HDR_MODE1_MDEU_PAD |
  1686. DESC_HDR_MODE1_MDEU_SHA224_HMAC,
  1687. },
  1688. { .type = CRYPTO_ALG_TYPE_AEAD,
  1689. .alg.crypto = {
  1690. .cra_name = "authenc(hmac(sha256),cbc(aes))",
  1691. .cra_driver_name = "authenc-hmac-sha256-cbc-aes-talitos",
  1692. .cra_blocksize = AES_BLOCK_SIZE,
  1693. .cra_flags = CRYPTO_ALG_TYPE_AEAD | CRYPTO_ALG_ASYNC,
  1694. .cra_aead = {
  1695. .ivsize = AES_BLOCK_SIZE,
  1696. .maxauthsize = SHA256_DIGEST_SIZE,
  1697. }
  1698. },
  1699. .desc_hdr_template = DESC_HDR_TYPE_IPSEC_ESP |
  1700. DESC_HDR_SEL0_AESU |
  1701. DESC_HDR_MODE0_AESU_CBC |
  1702. DESC_HDR_SEL1_MDEUA |
  1703. DESC_HDR_MODE1_MDEU_INIT |
  1704. DESC_HDR_MODE1_MDEU_PAD |
  1705. DESC_HDR_MODE1_MDEU_SHA256_HMAC,
  1706. },
  1707. { .type = CRYPTO_ALG_TYPE_AEAD,
  1708. .alg.crypto = {
  1709. .cra_name = "authenc(hmac(sha256),cbc(des3_ede))",
  1710. .cra_driver_name = "authenc-hmac-sha256-cbc-3des-talitos",
  1711. .cra_blocksize = DES3_EDE_BLOCK_SIZE,
  1712. .cra_flags = CRYPTO_ALG_TYPE_AEAD | CRYPTO_ALG_ASYNC,
  1713. .cra_aead = {
  1714. .ivsize = DES3_EDE_BLOCK_SIZE,
  1715. .maxauthsize = SHA256_DIGEST_SIZE,
  1716. }
  1717. },
  1718. .desc_hdr_template = DESC_HDR_TYPE_IPSEC_ESP |
  1719. DESC_HDR_SEL0_DEU |
  1720. DESC_HDR_MODE0_DEU_CBC |
  1721. DESC_HDR_MODE0_DEU_3DES |
  1722. DESC_HDR_SEL1_MDEUA |
  1723. DESC_HDR_MODE1_MDEU_INIT |
  1724. DESC_HDR_MODE1_MDEU_PAD |
  1725. DESC_HDR_MODE1_MDEU_SHA256_HMAC,
  1726. },
  1727. { .type = CRYPTO_ALG_TYPE_AEAD,
  1728. .alg.crypto = {
  1729. .cra_name = "authenc(hmac(sha384),cbc(aes))",
  1730. .cra_driver_name = "authenc-hmac-sha384-cbc-aes-talitos",
  1731. .cra_blocksize = AES_BLOCK_SIZE,
  1732. .cra_flags = CRYPTO_ALG_TYPE_AEAD | CRYPTO_ALG_ASYNC,
  1733. .cra_aead = {
  1734. .ivsize = AES_BLOCK_SIZE,
  1735. .maxauthsize = SHA384_DIGEST_SIZE,
  1736. }
  1737. },
  1738. .desc_hdr_template = DESC_HDR_TYPE_IPSEC_ESP |
  1739. DESC_HDR_SEL0_AESU |
  1740. DESC_HDR_MODE0_AESU_CBC |
  1741. DESC_HDR_SEL1_MDEUB |
  1742. DESC_HDR_MODE1_MDEU_INIT |
  1743. DESC_HDR_MODE1_MDEU_PAD |
  1744. DESC_HDR_MODE1_MDEUB_SHA384_HMAC,
  1745. },
  1746. { .type = CRYPTO_ALG_TYPE_AEAD,
  1747. .alg.crypto = {
  1748. .cra_name = "authenc(hmac(sha384),cbc(des3_ede))",
  1749. .cra_driver_name = "authenc-hmac-sha384-cbc-3des-talitos",
  1750. .cra_blocksize = DES3_EDE_BLOCK_SIZE,
  1751. .cra_flags = CRYPTO_ALG_TYPE_AEAD | CRYPTO_ALG_ASYNC,
  1752. .cra_aead = {
  1753. .ivsize = DES3_EDE_BLOCK_SIZE,
  1754. .maxauthsize = SHA384_DIGEST_SIZE,
  1755. }
  1756. },
  1757. .desc_hdr_template = DESC_HDR_TYPE_IPSEC_ESP |
  1758. DESC_HDR_SEL0_DEU |
  1759. DESC_HDR_MODE0_DEU_CBC |
  1760. DESC_HDR_MODE0_DEU_3DES |
  1761. DESC_HDR_SEL1_MDEUB |
  1762. DESC_HDR_MODE1_MDEU_INIT |
  1763. DESC_HDR_MODE1_MDEU_PAD |
  1764. DESC_HDR_MODE1_MDEUB_SHA384_HMAC,
  1765. },
  1766. { .type = CRYPTO_ALG_TYPE_AEAD,
  1767. .alg.crypto = {
  1768. .cra_name = "authenc(hmac(sha512),cbc(aes))",
  1769. .cra_driver_name = "authenc-hmac-sha512-cbc-aes-talitos",
  1770. .cra_blocksize = AES_BLOCK_SIZE,
  1771. .cra_flags = CRYPTO_ALG_TYPE_AEAD | CRYPTO_ALG_ASYNC,
  1772. .cra_aead = {
  1773. .ivsize = AES_BLOCK_SIZE,
  1774. .maxauthsize = SHA512_DIGEST_SIZE,
  1775. }
  1776. },
  1777. .desc_hdr_template = DESC_HDR_TYPE_IPSEC_ESP |
  1778. DESC_HDR_SEL0_AESU |
  1779. DESC_HDR_MODE0_AESU_CBC |
  1780. DESC_HDR_SEL1_MDEUB |
  1781. DESC_HDR_MODE1_MDEU_INIT |
  1782. DESC_HDR_MODE1_MDEU_PAD |
  1783. DESC_HDR_MODE1_MDEUB_SHA512_HMAC,
  1784. },
  1785. { .type = CRYPTO_ALG_TYPE_AEAD,
  1786. .alg.crypto = {
  1787. .cra_name = "authenc(hmac(sha512),cbc(des3_ede))",
  1788. .cra_driver_name = "authenc-hmac-sha512-cbc-3des-talitos",
  1789. .cra_blocksize = DES3_EDE_BLOCK_SIZE,
  1790. .cra_flags = CRYPTO_ALG_TYPE_AEAD | CRYPTO_ALG_ASYNC,
  1791. .cra_aead = {
  1792. .ivsize = DES3_EDE_BLOCK_SIZE,
  1793. .maxauthsize = SHA512_DIGEST_SIZE,
  1794. }
  1795. },
  1796. .desc_hdr_template = DESC_HDR_TYPE_IPSEC_ESP |
  1797. DESC_HDR_SEL0_DEU |
  1798. DESC_HDR_MODE0_DEU_CBC |
  1799. DESC_HDR_MODE0_DEU_3DES |
  1800. DESC_HDR_SEL1_MDEUB |
  1801. DESC_HDR_MODE1_MDEU_INIT |
  1802. DESC_HDR_MODE1_MDEU_PAD |
  1803. DESC_HDR_MODE1_MDEUB_SHA512_HMAC,
  1804. },
  1805. { .type = CRYPTO_ALG_TYPE_AEAD,
  1806. .alg.crypto = {
  1807. .cra_name = "authenc(hmac(md5),cbc(aes))",
  1808. .cra_driver_name = "authenc-hmac-md5-cbc-aes-talitos",
  1809. .cra_blocksize = AES_BLOCK_SIZE,
  1810. .cra_flags = CRYPTO_ALG_TYPE_AEAD | CRYPTO_ALG_ASYNC,
  1811. .cra_aead = {
  1812. .ivsize = AES_BLOCK_SIZE,
  1813. .maxauthsize = MD5_DIGEST_SIZE,
  1814. }
  1815. },
  1816. .desc_hdr_template = DESC_HDR_TYPE_IPSEC_ESP |
  1817. DESC_HDR_SEL0_AESU |
  1818. DESC_HDR_MODE0_AESU_CBC |
  1819. DESC_HDR_SEL1_MDEUA |
  1820. DESC_HDR_MODE1_MDEU_INIT |
  1821. DESC_HDR_MODE1_MDEU_PAD |
  1822. DESC_HDR_MODE1_MDEU_MD5_HMAC,
  1823. },
  1824. { .type = CRYPTO_ALG_TYPE_AEAD,
  1825. .alg.crypto = {
  1826. .cra_name = "authenc(hmac(md5),cbc(des3_ede))",
  1827. .cra_driver_name = "authenc-hmac-md5-cbc-3des-talitos",
  1828. .cra_blocksize = DES3_EDE_BLOCK_SIZE,
  1829. .cra_flags = CRYPTO_ALG_TYPE_AEAD | CRYPTO_ALG_ASYNC,
  1830. .cra_aead = {
  1831. .ivsize = DES3_EDE_BLOCK_SIZE,
  1832. .maxauthsize = MD5_DIGEST_SIZE,
  1833. }
  1834. },
  1835. .desc_hdr_template = DESC_HDR_TYPE_IPSEC_ESP |
  1836. DESC_HDR_SEL0_DEU |
  1837. DESC_HDR_MODE0_DEU_CBC |
  1838. DESC_HDR_MODE0_DEU_3DES |
  1839. DESC_HDR_SEL1_MDEUA |
  1840. DESC_HDR_MODE1_MDEU_INIT |
  1841. DESC_HDR_MODE1_MDEU_PAD |
  1842. DESC_HDR_MODE1_MDEU_MD5_HMAC,
  1843. },
  1844. /* ABLKCIPHER algorithms. */
  1845. { .type = CRYPTO_ALG_TYPE_ABLKCIPHER,
  1846. .alg.crypto = {
  1847. .cra_name = "cbc(aes)",
  1848. .cra_driver_name = "cbc-aes-talitos",
  1849. .cra_blocksize = AES_BLOCK_SIZE,
  1850. .cra_flags = CRYPTO_ALG_TYPE_ABLKCIPHER |
  1851. CRYPTO_ALG_ASYNC,
  1852. .cra_ablkcipher = {
  1853. .min_keysize = AES_MIN_KEY_SIZE,
  1854. .max_keysize = AES_MAX_KEY_SIZE,
  1855. .ivsize = AES_BLOCK_SIZE,
  1856. }
  1857. },
  1858. .desc_hdr_template = DESC_HDR_TYPE_COMMON_NONSNOOP_NO_AFEU |
  1859. DESC_HDR_SEL0_AESU |
  1860. DESC_HDR_MODE0_AESU_CBC,
  1861. },
  1862. { .type = CRYPTO_ALG_TYPE_ABLKCIPHER,
  1863. .alg.crypto = {
  1864. .cra_name = "cbc(des3_ede)",
  1865. .cra_driver_name = "cbc-3des-talitos",
  1866. .cra_blocksize = DES3_EDE_BLOCK_SIZE,
  1867. .cra_flags = CRYPTO_ALG_TYPE_ABLKCIPHER |
  1868. CRYPTO_ALG_ASYNC,
  1869. .cra_ablkcipher = {
  1870. .min_keysize = DES3_EDE_KEY_SIZE,
  1871. .max_keysize = DES3_EDE_KEY_SIZE,
  1872. .ivsize = DES3_EDE_BLOCK_SIZE,
  1873. }
  1874. },
  1875. .desc_hdr_template = DESC_HDR_TYPE_COMMON_NONSNOOP_NO_AFEU |
  1876. DESC_HDR_SEL0_DEU |
  1877. DESC_HDR_MODE0_DEU_CBC |
  1878. DESC_HDR_MODE0_DEU_3DES,
  1879. },
  1880. /* AHASH algorithms. */
  1881. { .type = CRYPTO_ALG_TYPE_AHASH,
  1882. .alg.hash = {
  1883. .halg.digestsize = MD5_DIGEST_SIZE,
  1884. .halg.base = {
  1885. .cra_name = "md5",
  1886. .cra_driver_name = "md5-talitos",
  1887. .cra_blocksize = MD5_BLOCK_SIZE,
  1888. .cra_flags = CRYPTO_ALG_TYPE_AHASH |
  1889. CRYPTO_ALG_ASYNC,
  1890. }
  1891. },
  1892. .desc_hdr_template = DESC_HDR_TYPE_COMMON_NONSNOOP_NO_AFEU |
  1893. DESC_HDR_SEL0_MDEUA |
  1894. DESC_HDR_MODE0_MDEU_MD5,
  1895. },
  1896. { .type = CRYPTO_ALG_TYPE_AHASH,
  1897. .alg.hash = {
  1898. .halg.digestsize = SHA1_DIGEST_SIZE,
  1899. .halg.base = {
  1900. .cra_name = "sha1",
  1901. .cra_driver_name = "sha1-talitos",
  1902. .cra_blocksize = SHA1_BLOCK_SIZE,
  1903. .cra_flags = CRYPTO_ALG_TYPE_AHASH |
  1904. CRYPTO_ALG_ASYNC,
  1905. }
  1906. },
  1907. .desc_hdr_template = DESC_HDR_TYPE_COMMON_NONSNOOP_NO_AFEU |
  1908. DESC_HDR_SEL0_MDEUA |
  1909. DESC_HDR_MODE0_MDEU_SHA1,
  1910. },
  1911. { .type = CRYPTO_ALG_TYPE_AHASH,
  1912. .alg.hash = {
  1913. .halg.digestsize = SHA224_DIGEST_SIZE,
  1914. .halg.base = {
  1915. .cra_name = "sha224",
  1916. .cra_driver_name = "sha224-talitos",
  1917. .cra_blocksize = SHA224_BLOCK_SIZE,
  1918. .cra_flags = CRYPTO_ALG_TYPE_AHASH |
  1919. CRYPTO_ALG_ASYNC,
  1920. }
  1921. },
  1922. .desc_hdr_template = DESC_HDR_TYPE_COMMON_NONSNOOP_NO_AFEU |
  1923. DESC_HDR_SEL0_MDEUA |
  1924. DESC_HDR_MODE0_MDEU_SHA224,
  1925. },
  1926. { .type = CRYPTO_ALG_TYPE_AHASH,
  1927. .alg.hash = {
  1928. .halg.digestsize = SHA256_DIGEST_SIZE,
  1929. .halg.base = {
  1930. .cra_name = "sha256",
  1931. .cra_driver_name = "sha256-talitos",
  1932. .cra_blocksize = SHA256_BLOCK_SIZE,
  1933. .cra_flags = CRYPTO_ALG_TYPE_AHASH |
  1934. CRYPTO_ALG_ASYNC,
  1935. }
  1936. },
  1937. .desc_hdr_template = DESC_HDR_TYPE_COMMON_NONSNOOP_NO_AFEU |
  1938. DESC_HDR_SEL0_MDEUA |
  1939. DESC_HDR_MODE0_MDEU_SHA256,
  1940. },
  1941. { .type = CRYPTO_ALG_TYPE_AHASH,
  1942. .alg.hash = {
  1943. .halg.digestsize = SHA384_DIGEST_SIZE,
  1944. .halg.base = {
  1945. .cra_name = "sha384",
  1946. .cra_driver_name = "sha384-talitos",
  1947. .cra_blocksize = SHA384_BLOCK_SIZE,
  1948. .cra_flags = CRYPTO_ALG_TYPE_AHASH |
  1949. CRYPTO_ALG_ASYNC,
  1950. }
  1951. },
  1952. .desc_hdr_template = DESC_HDR_TYPE_COMMON_NONSNOOP_NO_AFEU |
  1953. DESC_HDR_SEL0_MDEUB |
  1954. DESC_HDR_MODE0_MDEUB_SHA384,
  1955. },
  1956. { .type = CRYPTO_ALG_TYPE_AHASH,
  1957. .alg.hash = {
  1958. .halg.digestsize = SHA512_DIGEST_SIZE,
  1959. .halg.base = {
  1960. .cra_name = "sha512",
  1961. .cra_driver_name = "sha512-talitos",
  1962. .cra_blocksize = SHA512_BLOCK_SIZE,
  1963. .cra_flags = CRYPTO_ALG_TYPE_AHASH |
  1964. CRYPTO_ALG_ASYNC,
  1965. }
  1966. },
  1967. .desc_hdr_template = DESC_HDR_TYPE_COMMON_NONSNOOP_NO_AFEU |
  1968. DESC_HDR_SEL0_MDEUB |
  1969. DESC_HDR_MODE0_MDEUB_SHA512,
  1970. },
  1971. { .type = CRYPTO_ALG_TYPE_AHASH,
  1972. .alg.hash = {
  1973. .halg.digestsize = MD5_DIGEST_SIZE,
  1974. .halg.base = {
  1975. .cra_name = "hmac(md5)",
  1976. .cra_driver_name = "hmac-md5-talitos",
  1977. .cra_blocksize = MD5_BLOCK_SIZE,
  1978. .cra_flags = CRYPTO_ALG_TYPE_AHASH |
  1979. CRYPTO_ALG_ASYNC,
  1980. }
  1981. },
  1982. .desc_hdr_template = DESC_HDR_TYPE_COMMON_NONSNOOP_NO_AFEU |
  1983. DESC_HDR_SEL0_MDEUA |
  1984. DESC_HDR_MODE0_MDEU_MD5,
  1985. },
  1986. { .type = CRYPTO_ALG_TYPE_AHASH,
  1987. .alg.hash = {
  1988. .halg.digestsize = SHA1_DIGEST_SIZE,
  1989. .halg.base = {
  1990. .cra_name = "hmac(sha1)",
  1991. .cra_driver_name = "hmac-sha1-talitos",
  1992. .cra_blocksize = SHA1_BLOCK_SIZE,
  1993. .cra_flags = CRYPTO_ALG_TYPE_AHASH |
  1994. CRYPTO_ALG_ASYNC,
  1995. }
  1996. },
  1997. .desc_hdr_template = DESC_HDR_TYPE_COMMON_NONSNOOP_NO_AFEU |
  1998. DESC_HDR_SEL0_MDEUA |
  1999. DESC_HDR_MODE0_MDEU_SHA1,
  2000. },
  2001. { .type = CRYPTO_ALG_TYPE_AHASH,
  2002. .alg.hash = {
  2003. .halg.digestsize = SHA224_DIGEST_SIZE,
  2004. .halg.base = {
  2005. .cra_name = "hmac(sha224)",
  2006. .cra_driver_name = "hmac-sha224-talitos",
  2007. .cra_blocksize = SHA224_BLOCK_SIZE,
  2008. .cra_flags = CRYPTO_ALG_TYPE_AHASH |
  2009. CRYPTO_ALG_ASYNC,
  2010. }
  2011. },
  2012. .desc_hdr_template = DESC_HDR_TYPE_COMMON_NONSNOOP_NO_AFEU |
  2013. DESC_HDR_SEL0_MDEUA |
  2014. DESC_HDR_MODE0_MDEU_SHA224,
  2015. },
  2016. { .type = CRYPTO_ALG_TYPE_AHASH,
  2017. .alg.hash = {
  2018. .halg.digestsize = SHA256_DIGEST_SIZE,
  2019. .halg.base = {
  2020. .cra_name = "hmac(sha256)",
  2021. .cra_driver_name = "hmac-sha256-talitos",
  2022. .cra_blocksize = SHA256_BLOCK_SIZE,
  2023. .cra_flags = CRYPTO_ALG_TYPE_AHASH |
  2024. CRYPTO_ALG_ASYNC,
  2025. }
  2026. },
  2027. .desc_hdr_template = DESC_HDR_TYPE_COMMON_NONSNOOP_NO_AFEU |
  2028. DESC_HDR_SEL0_MDEUA |
  2029. DESC_HDR_MODE0_MDEU_SHA256,
  2030. },
  2031. { .type = CRYPTO_ALG_TYPE_AHASH,
  2032. .alg.hash = {
  2033. .halg.digestsize = SHA384_DIGEST_SIZE,
  2034. .halg.base = {
  2035. .cra_name = "hmac(sha384)",
  2036. .cra_driver_name = "hmac-sha384-talitos",
  2037. .cra_blocksize = SHA384_BLOCK_SIZE,
  2038. .cra_flags = CRYPTO_ALG_TYPE_AHASH |
  2039. CRYPTO_ALG_ASYNC,
  2040. }
  2041. },
  2042. .desc_hdr_template = DESC_HDR_TYPE_COMMON_NONSNOOP_NO_AFEU |
  2043. DESC_HDR_SEL0_MDEUB |
  2044. DESC_HDR_MODE0_MDEUB_SHA384,
  2045. },
  2046. { .type = CRYPTO_ALG_TYPE_AHASH,
  2047. .alg.hash = {
  2048. .halg.digestsize = SHA512_DIGEST_SIZE,
  2049. .halg.base = {
  2050. .cra_name = "hmac(sha512)",
  2051. .cra_driver_name = "hmac-sha512-talitos",
  2052. .cra_blocksize = SHA512_BLOCK_SIZE,
  2053. .cra_flags = CRYPTO_ALG_TYPE_AHASH |
  2054. CRYPTO_ALG_ASYNC,
  2055. }
  2056. },
  2057. .desc_hdr_template = DESC_HDR_TYPE_COMMON_NONSNOOP_NO_AFEU |
  2058. DESC_HDR_SEL0_MDEUB |
  2059. DESC_HDR_MODE0_MDEUB_SHA512,
  2060. }
  2061. };
  2062. struct talitos_crypto_alg {
  2063. struct list_head entry;
  2064. struct device *dev;
  2065. struct talitos_alg_template algt;
  2066. };
  2067. static int talitos_cra_init(struct crypto_tfm *tfm)
  2068. {
  2069. struct crypto_alg *alg = tfm->__crt_alg;
  2070. struct talitos_crypto_alg *talitos_alg;
  2071. struct talitos_ctx *ctx = crypto_tfm_ctx(tfm);
  2072. struct talitos_private *priv;
  2073. if ((alg->cra_flags & CRYPTO_ALG_TYPE_MASK) == CRYPTO_ALG_TYPE_AHASH)
  2074. talitos_alg = container_of(__crypto_ahash_alg(alg),
  2075. struct talitos_crypto_alg,
  2076. algt.alg.hash);
  2077. else
  2078. talitos_alg = container_of(alg, struct talitos_crypto_alg,
  2079. algt.alg.crypto);
  2080. /* update context with ptr to dev */
  2081. ctx->dev = talitos_alg->dev;
  2082. /* assign SEC channel to tfm in round-robin fashion */
  2083. priv = dev_get_drvdata(ctx->dev);
  2084. ctx->ch = atomic_inc_return(&priv->last_chan) &
  2085. (priv->num_channels - 1);
  2086. /* copy descriptor header template value */
  2087. ctx->desc_hdr_template = talitos_alg->algt.desc_hdr_template;
  2088. /* select done notification */
  2089. ctx->desc_hdr_template |= DESC_HDR_DONE_NOTIFY;
  2090. return 0;
  2091. }
  2092. static int talitos_cra_init_aead(struct crypto_tfm *tfm)
  2093. {
  2094. struct talitos_ctx *ctx = crypto_tfm_ctx(tfm);
  2095. talitos_cra_init(tfm);
  2096. /* random first IV */
  2097. get_random_bytes(ctx->iv, TALITOS_MAX_IV_LENGTH);
  2098. return 0;
  2099. }
  2100. static int talitos_cra_init_ahash(struct crypto_tfm *tfm)
  2101. {
  2102. struct talitos_ctx *ctx = crypto_tfm_ctx(tfm);
  2103. talitos_cra_init(tfm);
  2104. ctx->keylen = 0;
  2105. crypto_ahash_set_reqsize(__crypto_ahash_cast(tfm),
  2106. sizeof(struct talitos_ahash_req_ctx));
  2107. return 0;
  2108. }
  2109. /*
  2110. * given the alg's descriptor header template, determine whether descriptor
  2111. * type and primary/secondary execution units required match the hw
  2112. * capabilities description provided in the device tree node.
  2113. */
  2114. static int hw_supports(struct device *dev, __be32 desc_hdr_template)
  2115. {
  2116. struct talitos_private *priv = dev_get_drvdata(dev);
  2117. int ret;
  2118. ret = (1 << DESC_TYPE(desc_hdr_template) & priv->desc_types) &&
  2119. (1 << PRIMARY_EU(desc_hdr_template) & priv->exec_units);
  2120. if (SECONDARY_EU(desc_hdr_template))
  2121. ret = ret && (1 << SECONDARY_EU(desc_hdr_template)
  2122. & priv->exec_units);
  2123. return ret;
  2124. }
  2125. static int talitos_remove(struct platform_device *ofdev)
  2126. {
  2127. struct device *dev = &ofdev->dev;
  2128. struct talitos_private *priv = dev_get_drvdata(dev);
  2129. struct talitos_crypto_alg *t_alg, *n;
  2130. int i;
  2131. list_for_each_entry_safe(t_alg, n, &priv->alg_list, entry) {
  2132. switch (t_alg->algt.type) {
  2133. case CRYPTO_ALG_TYPE_ABLKCIPHER:
  2134. case CRYPTO_ALG_TYPE_AEAD:
  2135. crypto_unregister_alg(&t_alg->algt.alg.crypto);
  2136. break;
  2137. case CRYPTO_ALG_TYPE_AHASH:
  2138. crypto_unregister_ahash(&t_alg->algt.alg.hash);
  2139. break;
  2140. }
  2141. list_del(&t_alg->entry);
  2142. kfree(t_alg);
  2143. }
  2144. if (hw_supports(dev, DESC_HDR_SEL0_RNG))
  2145. talitos_unregister_rng(dev);
  2146. for (i = 0; i < priv->num_channels; i++)
  2147. kfree(priv->chan[i].fifo);
  2148. kfree(priv->chan);
  2149. for (i = 0; i < 2; i++)
  2150. if (priv->irq[i]) {
  2151. free_irq(priv->irq[i], dev);
  2152. irq_dispose_mapping(priv->irq[i]);
  2153. }
  2154. tasklet_kill(&priv->done_task[0]);
  2155. if (priv->irq[1])
  2156. tasklet_kill(&priv->done_task[1]);
  2157. iounmap(priv->reg);
  2158. dev_set_drvdata(dev, NULL);
  2159. kfree(priv);
  2160. return 0;
  2161. }
  2162. static struct talitos_crypto_alg *talitos_alg_alloc(struct device *dev,
  2163. struct talitos_alg_template
  2164. *template)
  2165. {
  2166. struct talitos_private *priv = dev_get_drvdata(dev);
  2167. struct talitos_crypto_alg *t_alg;
  2168. struct crypto_alg *alg;
  2169. t_alg = kzalloc(sizeof(struct talitos_crypto_alg), GFP_KERNEL);
  2170. if (!t_alg)
  2171. return ERR_PTR(-ENOMEM);
  2172. t_alg->algt = *template;
  2173. switch (t_alg->algt.type) {
  2174. case CRYPTO_ALG_TYPE_ABLKCIPHER:
  2175. alg = &t_alg->algt.alg.crypto;
  2176. alg->cra_init = talitos_cra_init;
  2177. alg->cra_type = &crypto_ablkcipher_type;
  2178. alg->cra_ablkcipher.setkey = ablkcipher_setkey;
  2179. alg->cra_ablkcipher.encrypt = ablkcipher_encrypt;
  2180. alg->cra_ablkcipher.decrypt = ablkcipher_decrypt;
  2181. alg->cra_ablkcipher.geniv = "eseqiv";
  2182. break;
  2183. case CRYPTO_ALG_TYPE_AEAD:
  2184. alg = &t_alg->algt.alg.crypto;
  2185. alg->cra_init = talitos_cra_init_aead;
  2186. alg->cra_type = &crypto_aead_type;
  2187. alg->cra_aead.setkey = aead_setkey;
  2188. alg->cra_aead.setauthsize = aead_setauthsize;
  2189. alg->cra_aead.encrypt = aead_encrypt;
  2190. alg->cra_aead.decrypt = aead_decrypt;
  2191. alg->cra_aead.givencrypt = aead_givencrypt;
  2192. alg->cra_aead.geniv = "<built-in>";
  2193. break;
  2194. case CRYPTO_ALG_TYPE_AHASH:
  2195. alg = &t_alg->algt.alg.hash.halg.base;
  2196. alg->cra_init = talitos_cra_init_ahash;
  2197. alg->cra_type = &crypto_ahash_type;
  2198. t_alg->algt.alg.hash.init = ahash_init;
  2199. t_alg->algt.alg.hash.update = ahash_update;
  2200. t_alg->algt.alg.hash.final = ahash_final;
  2201. t_alg->algt.alg.hash.finup = ahash_finup;
  2202. t_alg->algt.alg.hash.digest = ahash_digest;
  2203. t_alg->algt.alg.hash.setkey = ahash_setkey;
  2204. if (!(priv->features & TALITOS_FTR_HMAC_OK) &&
  2205. !strncmp(alg->cra_name, "hmac", 4)) {
  2206. kfree(t_alg);
  2207. return ERR_PTR(-ENOTSUPP);
  2208. }
  2209. if (!(priv->features & TALITOS_FTR_SHA224_HWINIT) &&
  2210. (!strcmp(alg->cra_name, "sha224") ||
  2211. !strcmp(alg->cra_name, "hmac(sha224)"))) {
  2212. t_alg->algt.alg.hash.init = ahash_init_sha224_swinit;
  2213. t_alg->algt.desc_hdr_template =
  2214. DESC_HDR_TYPE_COMMON_NONSNOOP_NO_AFEU |
  2215. DESC_HDR_SEL0_MDEUA |
  2216. DESC_HDR_MODE0_MDEU_SHA256;
  2217. }
  2218. break;
  2219. default:
  2220. dev_err(dev, "unknown algorithm type %d\n", t_alg->algt.type);
  2221. return ERR_PTR(-EINVAL);
  2222. }
  2223. alg->cra_module = THIS_MODULE;
  2224. alg->cra_priority = TALITOS_CRA_PRIORITY;
  2225. alg->cra_alignmask = 0;
  2226. alg->cra_ctxsize = sizeof(struct talitos_ctx);
  2227. alg->cra_flags |= CRYPTO_ALG_KERN_DRIVER_ONLY;
  2228. t_alg->dev = dev;
  2229. return t_alg;
  2230. }
  2231. static int talitos_probe_irq(struct platform_device *ofdev)
  2232. {
  2233. struct device *dev = &ofdev->dev;
  2234. struct device_node *np = ofdev->dev.of_node;
  2235. struct talitos_private *priv = dev_get_drvdata(dev);
  2236. int err;
  2237. priv->irq[0] = irq_of_parse_and_map(np, 0);
  2238. if (!priv->irq[0]) {
  2239. dev_err(dev, "failed to map irq\n");
  2240. return -EINVAL;
  2241. }
  2242. priv->irq[1] = irq_of_parse_and_map(np, 1);
  2243. /* get the primary irq line */
  2244. if (!priv->irq[1]) {
  2245. err = request_irq(priv->irq[0], talitos_interrupt_4ch, 0,
  2246. dev_driver_string(dev), dev);
  2247. goto primary_out;
  2248. }
  2249. err = request_irq(priv->irq[0], talitos_interrupt_ch0_2, 0,
  2250. dev_driver_string(dev), dev);
  2251. if (err)
  2252. goto primary_out;
  2253. /* get the secondary irq line */
  2254. err = request_irq(priv->irq[1], talitos_interrupt_ch1_3, 0,
  2255. dev_driver_string(dev), dev);
  2256. if (err) {
  2257. dev_err(dev, "failed to request secondary irq\n");
  2258. irq_dispose_mapping(priv->irq[1]);
  2259. priv->irq[1] = 0;
  2260. }
  2261. return err;
  2262. primary_out:
  2263. if (err) {
  2264. dev_err(dev, "failed to request primary irq\n");
  2265. irq_dispose_mapping(priv->irq[0]);
  2266. priv->irq[0] = 0;
  2267. }
  2268. return err;
  2269. }
  2270. static int talitos_probe(struct platform_device *ofdev)
  2271. {
  2272. struct device *dev = &ofdev->dev;
  2273. struct device_node *np = ofdev->dev.of_node;
  2274. struct talitos_private *priv;
  2275. const unsigned int *prop;
  2276. int i, err;
  2277. priv = kzalloc(sizeof(struct talitos_private), GFP_KERNEL);
  2278. if (!priv)
  2279. return -ENOMEM;
  2280. dev_set_drvdata(dev, priv);
  2281. priv->ofdev = ofdev;
  2282. spin_lock_init(&priv->reg_lock);
  2283. err = talitos_probe_irq(ofdev);
  2284. if (err)
  2285. goto err_out;
  2286. if (!priv->irq[1]) {
  2287. tasklet_init(&priv->done_task[0], talitos_done_4ch,
  2288. (unsigned long)dev);
  2289. } else {
  2290. tasklet_init(&priv->done_task[0], talitos_done_ch0_2,
  2291. (unsigned long)dev);
  2292. tasklet_init(&priv->done_task[1], talitos_done_ch1_3,
  2293. (unsigned long)dev);
  2294. }
  2295. INIT_LIST_HEAD(&priv->alg_list);
  2296. priv->reg = of_iomap(np, 0);
  2297. if (!priv->reg) {
  2298. dev_err(dev, "failed to of_iomap\n");
  2299. err = -ENOMEM;
  2300. goto err_out;
  2301. }
  2302. /* get SEC version capabilities from device tree */
  2303. prop = of_get_property(np, "fsl,num-channels", NULL);
  2304. if (prop)
  2305. priv->num_channels = *prop;
  2306. prop = of_get_property(np, "fsl,channel-fifo-len", NULL);
  2307. if (prop)
  2308. priv->chfifo_len = *prop;
  2309. prop = of_get_property(np, "fsl,exec-units-mask", NULL);
  2310. if (prop)
  2311. priv->exec_units = *prop;
  2312. prop = of_get_property(np, "fsl,descriptor-types-mask", NULL);
  2313. if (prop)
  2314. priv->desc_types = *prop;
  2315. if (!is_power_of_2(priv->num_channels) || !priv->chfifo_len ||
  2316. !priv->exec_units || !priv->desc_types) {
  2317. dev_err(dev, "invalid property data in device tree node\n");
  2318. err = -EINVAL;
  2319. goto err_out;
  2320. }
  2321. if (of_device_is_compatible(np, "fsl,sec3.0"))
  2322. priv->features |= TALITOS_FTR_SRC_LINK_TBL_LEN_INCLUDES_EXTENT;
  2323. if (of_device_is_compatible(np, "fsl,sec2.1"))
  2324. priv->features |= TALITOS_FTR_HW_AUTH_CHECK |
  2325. TALITOS_FTR_SHA224_HWINIT |
  2326. TALITOS_FTR_HMAC_OK;
  2327. priv->chan = kzalloc(sizeof(struct talitos_channel) *
  2328. priv->num_channels, GFP_KERNEL);
  2329. if (!priv->chan) {
  2330. dev_err(dev, "failed to allocate channel management space\n");
  2331. err = -ENOMEM;
  2332. goto err_out;
  2333. }
  2334. for (i = 0; i < priv->num_channels; i++) {
  2335. priv->chan[i].reg = priv->reg + TALITOS_CH_STRIDE * (i + 1);
  2336. if (!priv->irq[1] || !(i & 1))
  2337. priv->chan[i].reg += TALITOS_CH_BASE_OFFSET;
  2338. }
  2339. for (i = 0; i < priv->num_channels; i++) {
  2340. spin_lock_init(&priv->chan[i].head_lock);
  2341. spin_lock_init(&priv->chan[i].tail_lock);
  2342. }
  2343. priv->fifo_len = roundup_pow_of_two(priv->chfifo_len);
  2344. for (i = 0; i < priv->num_channels; i++) {
  2345. priv->chan[i].fifo = kzalloc(sizeof(struct talitos_request) *
  2346. priv->fifo_len, GFP_KERNEL);
  2347. if (!priv->chan[i].fifo) {
  2348. dev_err(dev, "failed to allocate request fifo %d\n", i);
  2349. err = -ENOMEM;
  2350. goto err_out;
  2351. }
  2352. }
  2353. for (i = 0; i < priv->num_channels; i++)
  2354. atomic_set(&priv->chan[i].submit_count,
  2355. -(priv->chfifo_len - 1));
  2356. dma_set_mask(dev, DMA_BIT_MASK(36));
  2357. /* reset and initialize the h/w */
  2358. err = init_device(dev);
  2359. if (err) {
  2360. dev_err(dev, "failed to initialize device\n");
  2361. goto err_out;
  2362. }
  2363. /* register the RNG, if available */
  2364. if (hw_supports(dev, DESC_HDR_SEL0_RNG)) {
  2365. err = talitos_register_rng(dev);
  2366. if (err) {
  2367. dev_err(dev, "failed to register hwrng: %d\n", err);
  2368. goto err_out;
  2369. } else
  2370. dev_info(dev, "hwrng\n");
  2371. }
  2372. /* register crypto algorithms the device supports */
  2373. for (i = 0; i < ARRAY_SIZE(driver_algs); i++) {
  2374. if (hw_supports(dev, driver_algs[i].desc_hdr_template)) {
  2375. struct talitos_crypto_alg *t_alg;
  2376. char *name = NULL;
  2377. t_alg = talitos_alg_alloc(dev, &driver_algs[i]);
  2378. if (IS_ERR(t_alg)) {
  2379. err = PTR_ERR(t_alg);
  2380. if (err == -ENOTSUPP)
  2381. continue;
  2382. goto err_out;
  2383. }
  2384. switch (t_alg->algt.type) {
  2385. case CRYPTO_ALG_TYPE_ABLKCIPHER:
  2386. case CRYPTO_ALG_TYPE_AEAD:
  2387. err = crypto_register_alg(
  2388. &t_alg->algt.alg.crypto);
  2389. name = t_alg->algt.alg.crypto.cra_driver_name;
  2390. break;
  2391. case CRYPTO_ALG_TYPE_AHASH:
  2392. err = crypto_register_ahash(
  2393. &t_alg->algt.alg.hash);
  2394. name =
  2395. t_alg->algt.alg.hash.halg.base.cra_driver_name;
  2396. break;
  2397. }
  2398. if (err) {
  2399. dev_err(dev, "%s alg registration failed\n",
  2400. name);
  2401. kfree(t_alg);
  2402. } else
  2403. list_add_tail(&t_alg->entry, &priv->alg_list);
  2404. }
  2405. }
  2406. if (!list_empty(&priv->alg_list))
  2407. dev_info(dev, "%s algorithms registered in /proc/crypto\n",
  2408. (char *)of_get_property(np, "compatible", NULL));
  2409. return 0;
  2410. err_out:
  2411. talitos_remove(ofdev);
  2412. return err;
  2413. }
  2414. static const struct of_device_id talitos_match[] = {
  2415. {
  2416. .compatible = "fsl,sec2.0",
  2417. },
  2418. {},
  2419. };
  2420. MODULE_DEVICE_TABLE(of, talitos_match);
  2421. static struct platform_driver talitos_driver = {
  2422. .driver = {
  2423. .name = "talitos",
  2424. .owner = THIS_MODULE,
  2425. .of_match_table = talitos_match,
  2426. },
  2427. .probe = talitos_probe,
  2428. .remove = talitos_remove,
  2429. };
  2430. module_platform_driver(talitos_driver);
  2431. MODULE_LICENSE("GPL");
  2432. MODULE_AUTHOR("Kim Phillips <kim.phillips@freescale.com>");
  2433. MODULE_DESCRIPTION("Freescale integrated security engine (SEC) driver");