pinctrl-exynos.c 29 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963
  1. /*
  2. * Exynos specific support for Samsung pinctrl/gpiolib driver with eint support.
  3. *
  4. * Copyright (c) 2012 Samsung Electronics Co., Ltd.
  5. * http://www.samsung.com
  6. * Copyright (c) 2012 Linaro Ltd
  7. * http://www.linaro.org
  8. *
  9. * Author: Thomas Abraham <thomas.ab@samsung.com>
  10. *
  11. * This program is free software; you can redistribute it and/or modify
  12. * it under the terms of the GNU General Public License as published by
  13. * the Free Software Foundation; either version 2 of the License, or
  14. * (at your option) any later version.
  15. *
  16. * This file contains the Samsung Exynos specific information required by the
  17. * the Samsung pinctrl/gpiolib driver. It also includes the implementation of
  18. * external gpio and wakeup interrupt support.
  19. */
  20. #include <linux/module.h>
  21. #include <linux/device.h>
  22. #include <linux/interrupt.h>
  23. #include <linux/irqdomain.h>
  24. #include <linux/irq.h>
  25. #include <linux/irqchip/chained_irq.h>
  26. #include <linux/of_irq.h>
  27. #include <linux/io.h>
  28. #include <linux/slab.h>
  29. #include <linux/spinlock.h>
  30. #include <linux/err.h>
  31. #include "pinctrl-samsung.h"
  32. #include "pinctrl-exynos.h"
  33. static struct samsung_pin_bank_type bank_type_off = {
  34. .fld_width = { 4, 1, 2, 2, 2, 2, },
  35. .reg_offset = { 0x00, 0x04, 0x08, 0x0c, 0x10, 0x14, },
  36. };
  37. static struct samsung_pin_bank_type bank_type_alive = {
  38. .fld_width = { 4, 1, 2, 2, },
  39. .reg_offset = { 0x00, 0x04, 0x08, 0x0c, },
  40. };
  41. /* list of external wakeup controllers supported */
  42. static const struct of_device_id exynos_wkup_irq_ids[] = {
  43. { .compatible = "samsung,exynos4210-wakeup-eint", },
  44. { }
  45. };
  46. static void exynos_gpio_irq_unmask(struct irq_data *irqd)
  47. {
  48. struct samsung_pin_bank *bank = irq_data_get_irq_chip_data(irqd);
  49. struct samsung_pinctrl_drv_data *d = bank->drvdata;
  50. unsigned long reg_mask = d->ctrl->geint_mask + bank->eint_offset;
  51. unsigned long mask;
  52. unsigned long flags;
  53. spin_lock_irqsave(&bank->slock, flags);
  54. mask = readl(d->virt_base + reg_mask);
  55. mask &= ~(1 << irqd->hwirq);
  56. writel(mask, d->virt_base + reg_mask);
  57. spin_unlock_irqrestore(&bank->slock, flags);
  58. }
  59. static void exynos_gpio_irq_mask(struct irq_data *irqd)
  60. {
  61. struct samsung_pin_bank *bank = irq_data_get_irq_chip_data(irqd);
  62. struct samsung_pinctrl_drv_data *d = bank->drvdata;
  63. unsigned long reg_mask = d->ctrl->geint_mask + bank->eint_offset;
  64. unsigned long mask;
  65. unsigned long flags;
  66. spin_lock_irqsave(&bank->slock, flags);
  67. mask = readl(d->virt_base + reg_mask);
  68. mask |= 1 << irqd->hwirq;
  69. writel(mask, d->virt_base + reg_mask);
  70. spin_unlock_irqrestore(&bank->slock, flags);
  71. }
  72. static void exynos_gpio_irq_ack(struct irq_data *irqd)
  73. {
  74. struct samsung_pin_bank *bank = irq_data_get_irq_chip_data(irqd);
  75. struct samsung_pinctrl_drv_data *d = bank->drvdata;
  76. unsigned long reg_pend = d->ctrl->geint_pend + bank->eint_offset;
  77. writel(1 << irqd->hwirq, d->virt_base + reg_pend);
  78. }
  79. static int exynos_gpio_irq_set_type(struct irq_data *irqd, unsigned int type)
  80. {
  81. struct samsung_pin_bank *bank = irq_data_get_irq_chip_data(irqd);
  82. struct samsung_pin_bank_type *bank_type = bank->type;
  83. struct samsung_pinctrl_drv_data *d = bank->drvdata;
  84. struct samsung_pin_ctrl *ctrl = d->ctrl;
  85. unsigned int pin = irqd->hwirq;
  86. unsigned int shift = EXYNOS_EINT_CON_LEN * pin;
  87. unsigned int con, trig_type;
  88. unsigned long reg_con = ctrl->geint_con + bank->eint_offset;
  89. unsigned long flags;
  90. unsigned int mask;
  91. switch (type) {
  92. case IRQ_TYPE_EDGE_RISING:
  93. trig_type = EXYNOS_EINT_EDGE_RISING;
  94. break;
  95. case IRQ_TYPE_EDGE_FALLING:
  96. trig_type = EXYNOS_EINT_EDGE_FALLING;
  97. break;
  98. case IRQ_TYPE_EDGE_BOTH:
  99. trig_type = EXYNOS_EINT_EDGE_BOTH;
  100. break;
  101. case IRQ_TYPE_LEVEL_HIGH:
  102. trig_type = EXYNOS_EINT_LEVEL_HIGH;
  103. break;
  104. case IRQ_TYPE_LEVEL_LOW:
  105. trig_type = EXYNOS_EINT_LEVEL_LOW;
  106. break;
  107. default:
  108. pr_err("unsupported external interrupt type\n");
  109. return -EINVAL;
  110. }
  111. if (type & IRQ_TYPE_EDGE_BOTH)
  112. __irq_set_handler_locked(irqd->irq, handle_edge_irq);
  113. else
  114. __irq_set_handler_locked(irqd->irq, handle_level_irq);
  115. con = readl(d->virt_base + reg_con);
  116. con &= ~(EXYNOS_EINT_CON_MASK << shift);
  117. con |= trig_type << shift;
  118. writel(con, d->virt_base + reg_con);
  119. reg_con = bank->pctl_offset + bank_type->reg_offset[PINCFG_TYPE_FUNC];
  120. shift = pin * bank_type->fld_width[PINCFG_TYPE_FUNC];
  121. mask = (1 << bank_type->fld_width[PINCFG_TYPE_FUNC]) - 1;
  122. spin_lock_irqsave(&bank->slock, flags);
  123. con = readl(d->virt_base + reg_con);
  124. con &= ~(mask << shift);
  125. con |= EXYNOS_EINT_FUNC << shift;
  126. writel(con, d->virt_base + reg_con);
  127. spin_unlock_irqrestore(&bank->slock, flags);
  128. return 0;
  129. }
  130. /*
  131. * irq_chip for gpio interrupts.
  132. */
  133. static struct irq_chip exynos_gpio_irq_chip = {
  134. .name = "exynos_gpio_irq_chip",
  135. .irq_unmask = exynos_gpio_irq_unmask,
  136. .irq_mask = exynos_gpio_irq_mask,
  137. .irq_ack = exynos_gpio_irq_ack,
  138. .irq_set_type = exynos_gpio_irq_set_type,
  139. };
  140. static int exynos_gpio_irq_map(struct irq_domain *h, unsigned int virq,
  141. irq_hw_number_t hw)
  142. {
  143. struct samsung_pin_bank *b = h->host_data;
  144. irq_set_chip_data(virq, b);
  145. irq_set_chip_and_handler(virq, &exynos_gpio_irq_chip,
  146. handle_level_irq);
  147. set_irq_flags(virq, IRQF_VALID);
  148. return 0;
  149. }
  150. /*
  151. * irq domain callbacks for external gpio interrupt controller.
  152. */
  153. static const struct irq_domain_ops exynos_gpio_irqd_ops = {
  154. .map = exynos_gpio_irq_map,
  155. .xlate = irq_domain_xlate_twocell,
  156. };
  157. static irqreturn_t exynos_eint_gpio_irq(int irq, void *data)
  158. {
  159. struct samsung_pinctrl_drv_data *d = data;
  160. struct samsung_pin_ctrl *ctrl = d->ctrl;
  161. struct samsung_pin_bank *bank = ctrl->pin_banks;
  162. unsigned int svc, group, pin, virq;
  163. svc = readl(d->virt_base + ctrl->svc);
  164. group = EXYNOS_SVC_GROUP(svc);
  165. pin = svc & EXYNOS_SVC_NUM_MASK;
  166. if (!group)
  167. return IRQ_HANDLED;
  168. bank += (group - 1);
  169. virq = irq_linear_revmap(bank->irq_domain, pin);
  170. if (!virq)
  171. return IRQ_NONE;
  172. generic_handle_irq(virq);
  173. return IRQ_HANDLED;
  174. }
  175. struct exynos_eint_gpio_save {
  176. u32 eint_con;
  177. u32 eint_fltcon0;
  178. u32 eint_fltcon1;
  179. };
  180. /*
  181. * exynos_eint_gpio_init() - setup handling of external gpio interrupts.
  182. * @d: driver data of samsung pinctrl driver.
  183. */
  184. static int exynos_eint_gpio_init(struct samsung_pinctrl_drv_data *d)
  185. {
  186. struct samsung_pin_bank *bank;
  187. struct device *dev = d->dev;
  188. int ret;
  189. int i;
  190. if (!d->irq) {
  191. dev_err(dev, "irq number not available\n");
  192. return -EINVAL;
  193. }
  194. ret = devm_request_irq(dev, d->irq, exynos_eint_gpio_irq,
  195. 0, dev_name(dev), d);
  196. if (ret) {
  197. dev_err(dev, "irq request failed\n");
  198. return -ENXIO;
  199. }
  200. bank = d->ctrl->pin_banks;
  201. for (i = 0; i < d->ctrl->nr_banks; ++i, ++bank) {
  202. if (bank->eint_type != EINT_TYPE_GPIO)
  203. continue;
  204. bank->irq_domain = irq_domain_add_linear(bank->of_node,
  205. bank->nr_pins, &exynos_gpio_irqd_ops, bank);
  206. if (!bank->irq_domain) {
  207. dev_err(dev, "gpio irq domain add failed\n");
  208. ret = -ENXIO;
  209. goto err_domains;
  210. }
  211. bank->soc_priv = devm_kzalloc(d->dev,
  212. sizeof(struct exynos_eint_gpio_save), GFP_KERNEL);
  213. if (!bank->soc_priv) {
  214. irq_domain_remove(bank->irq_domain);
  215. ret = -ENOMEM;
  216. goto err_domains;
  217. }
  218. }
  219. return 0;
  220. err_domains:
  221. for (--i, --bank; i >= 0; --i, --bank) {
  222. if (bank->eint_type != EINT_TYPE_GPIO)
  223. continue;
  224. irq_domain_remove(bank->irq_domain);
  225. }
  226. return ret;
  227. }
  228. static void exynos_wkup_irq_unmask(struct irq_data *irqd)
  229. {
  230. struct samsung_pin_bank *b = irq_data_get_irq_chip_data(irqd);
  231. struct samsung_pinctrl_drv_data *d = b->drvdata;
  232. unsigned long reg_mask = d->ctrl->weint_mask + b->eint_offset;
  233. unsigned long mask;
  234. unsigned long flags;
  235. spin_lock_irqsave(&b->slock, flags);
  236. mask = readl(d->virt_base + reg_mask);
  237. mask &= ~(1 << irqd->hwirq);
  238. writel(mask, d->virt_base + reg_mask);
  239. spin_unlock_irqrestore(&b->slock, flags);
  240. }
  241. static void exynos_wkup_irq_mask(struct irq_data *irqd)
  242. {
  243. struct samsung_pin_bank *b = irq_data_get_irq_chip_data(irqd);
  244. struct samsung_pinctrl_drv_data *d = b->drvdata;
  245. unsigned long reg_mask = d->ctrl->weint_mask + b->eint_offset;
  246. unsigned long mask;
  247. unsigned long flags;
  248. spin_lock_irqsave(&b->slock, flags);
  249. mask = readl(d->virt_base + reg_mask);
  250. mask |= 1 << irqd->hwirq;
  251. writel(mask, d->virt_base + reg_mask);
  252. spin_unlock_irqrestore(&b->slock, flags);
  253. }
  254. static void exynos_wkup_irq_ack(struct irq_data *irqd)
  255. {
  256. struct samsung_pin_bank *b = irq_data_get_irq_chip_data(irqd);
  257. struct samsung_pinctrl_drv_data *d = b->drvdata;
  258. unsigned long pend = d->ctrl->weint_pend + b->eint_offset;
  259. writel(1 << irqd->hwirq, d->virt_base + pend);
  260. }
  261. static int exynos_wkup_irq_set_type(struct irq_data *irqd, unsigned int type)
  262. {
  263. struct samsung_pin_bank *bank = irq_data_get_irq_chip_data(irqd);
  264. struct samsung_pin_bank_type *bank_type = bank->type;
  265. struct samsung_pinctrl_drv_data *d = bank->drvdata;
  266. unsigned int pin = irqd->hwirq;
  267. unsigned long reg_con = d->ctrl->weint_con + bank->eint_offset;
  268. unsigned long shift = EXYNOS_EINT_CON_LEN * pin;
  269. unsigned long con, trig_type;
  270. unsigned long flags;
  271. unsigned int mask;
  272. switch (type) {
  273. case IRQ_TYPE_EDGE_RISING:
  274. trig_type = EXYNOS_EINT_EDGE_RISING;
  275. break;
  276. case IRQ_TYPE_EDGE_FALLING:
  277. trig_type = EXYNOS_EINT_EDGE_FALLING;
  278. break;
  279. case IRQ_TYPE_EDGE_BOTH:
  280. trig_type = EXYNOS_EINT_EDGE_BOTH;
  281. break;
  282. case IRQ_TYPE_LEVEL_HIGH:
  283. trig_type = EXYNOS_EINT_LEVEL_HIGH;
  284. break;
  285. case IRQ_TYPE_LEVEL_LOW:
  286. trig_type = EXYNOS_EINT_LEVEL_LOW;
  287. break;
  288. default:
  289. pr_err("unsupported external interrupt type\n");
  290. return -EINVAL;
  291. }
  292. if (type & IRQ_TYPE_EDGE_BOTH)
  293. __irq_set_handler_locked(irqd->irq, handle_edge_irq);
  294. else
  295. __irq_set_handler_locked(irqd->irq, handle_level_irq);
  296. con = readl(d->virt_base + reg_con);
  297. con &= ~(EXYNOS_EINT_CON_MASK << shift);
  298. con |= trig_type << shift;
  299. writel(con, d->virt_base + reg_con);
  300. reg_con = bank->pctl_offset + bank_type->reg_offset[PINCFG_TYPE_FUNC];
  301. shift = pin * bank_type->fld_width[PINCFG_TYPE_FUNC];
  302. mask = (1 << bank_type->fld_width[PINCFG_TYPE_FUNC]) - 1;
  303. spin_lock_irqsave(&bank->slock, flags);
  304. con = readl(d->virt_base + reg_con);
  305. con &= ~(mask << shift);
  306. con |= EXYNOS_EINT_FUNC << shift;
  307. writel(con, d->virt_base + reg_con);
  308. spin_unlock_irqrestore(&bank->slock, flags);
  309. return 0;
  310. }
  311. static u32 exynos_eint_wake_mask = 0xffffffff;
  312. u32 exynos_get_eint_wake_mask(void)
  313. {
  314. return exynos_eint_wake_mask;
  315. }
  316. static int exynos_wkup_irq_set_wake(struct irq_data *irqd, unsigned int on)
  317. {
  318. struct samsung_pin_bank *bank = irq_data_get_irq_chip_data(irqd);
  319. unsigned long bit = 1UL << (2 * bank->eint_offset + irqd->hwirq);
  320. pr_info("wake %s for irq %d\n", on ? "enabled" : "disabled", irqd->irq);
  321. if (!on)
  322. exynos_eint_wake_mask |= bit;
  323. else
  324. exynos_eint_wake_mask &= ~bit;
  325. return 0;
  326. }
  327. /*
  328. * irq_chip for wakeup interrupts
  329. */
  330. static struct irq_chip exynos_wkup_irq_chip = {
  331. .name = "exynos_wkup_irq_chip",
  332. .irq_unmask = exynos_wkup_irq_unmask,
  333. .irq_mask = exynos_wkup_irq_mask,
  334. .irq_ack = exynos_wkup_irq_ack,
  335. .irq_set_type = exynos_wkup_irq_set_type,
  336. .irq_set_wake = exynos_wkup_irq_set_wake,
  337. };
  338. /* interrupt handler for wakeup interrupts 0..15 */
  339. static void exynos_irq_eint0_15(unsigned int irq, struct irq_desc *desc)
  340. {
  341. struct exynos_weint_data *eintd = irq_get_handler_data(irq);
  342. struct samsung_pin_bank *bank = eintd->bank;
  343. struct irq_chip *chip = irq_get_chip(irq);
  344. int eint_irq;
  345. chained_irq_enter(chip, desc);
  346. chip->irq_mask(&desc->irq_data);
  347. if (chip->irq_ack)
  348. chip->irq_ack(&desc->irq_data);
  349. eint_irq = irq_linear_revmap(bank->irq_domain, eintd->irq);
  350. generic_handle_irq(eint_irq);
  351. chip->irq_unmask(&desc->irq_data);
  352. chained_irq_exit(chip, desc);
  353. }
  354. static inline void exynos_irq_demux_eint(unsigned long pend,
  355. struct irq_domain *domain)
  356. {
  357. unsigned int irq;
  358. while (pend) {
  359. irq = fls(pend) - 1;
  360. generic_handle_irq(irq_find_mapping(domain, irq));
  361. pend &= ~(1 << irq);
  362. }
  363. }
  364. /* interrupt handler for wakeup interrupt 16 */
  365. static void exynos_irq_demux_eint16_31(unsigned int irq, struct irq_desc *desc)
  366. {
  367. struct irq_chip *chip = irq_get_chip(irq);
  368. struct exynos_muxed_weint_data *eintd = irq_get_handler_data(irq);
  369. struct samsung_pinctrl_drv_data *d = eintd->banks[0]->drvdata;
  370. struct samsung_pin_ctrl *ctrl = d->ctrl;
  371. unsigned long pend;
  372. unsigned long mask;
  373. int i;
  374. chained_irq_enter(chip, desc);
  375. for (i = 0; i < eintd->nr_banks; ++i) {
  376. struct samsung_pin_bank *b = eintd->banks[i];
  377. pend = readl(d->virt_base + ctrl->weint_pend + b->eint_offset);
  378. mask = readl(d->virt_base + ctrl->weint_mask + b->eint_offset);
  379. exynos_irq_demux_eint(pend & ~mask, b->irq_domain);
  380. }
  381. chained_irq_exit(chip, desc);
  382. }
  383. static int exynos_wkup_irq_map(struct irq_domain *h, unsigned int virq,
  384. irq_hw_number_t hw)
  385. {
  386. irq_set_chip_and_handler(virq, &exynos_wkup_irq_chip, handle_level_irq);
  387. irq_set_chip_data(virq, h->host_data);
  388. set_irq_flags(virq, IRQF_VALID);
  389. return 0;
  390. }
  391. /*
  392. * irq domain callbacks for external wakeup interrupt controller.
  393. */
  394. static const struct irq_domain_ops exynos_wkup_irqd_ops = {
  395. .map = exynos_wkup_irq_map,
  396. .xlate = irq_domain_xlate_twocell,
  397. };
  398. /*
  399. * exynos_eint_wkup_init() - setup handling of external wakeup interrupts.
  400. * @d: driver data of samsung pinctrl driver.
  401. */
  402. static int exynos_eint_wkup_init(struct samsung_pinctrl_drv_data *d)
  403. {
  404. struct device *dev = d->dev;
  405. struct device_node *wkup_np = NULL;
  406. struct device_node *np;
  407. struct samsung_pin_bank *bank;
  408. struct exynos_weint_data *weint_data;
  409. struct exynos_muxed_weint_data *muxed_data;
  410. unsigned int muxed_banks = 0;
  411. unsigned int i;
  412. int idx, irq;
  413. for_each_child_of_node(dev->of_node, np) {
  414. if (of_match_node(exynos_wkup_irq_ids, np)) {
  415. wkup_np = np;
  416. break;
  417. }
  418. }
  419. if (!wkup_np)
  420. return -ENODEV;
  421. bank = d->ctrl->pin_banks;
  422. for (i = 0; i < d->ctrl->nr_banks; ++i, ++bank) {
  423. if (bank->eint_type != EINT_TYPE_WKUP)
  424. continue;
  425. bank->irq_domain = irq_domain_add_linear(bank->of_node,
  426. bank->nr_pins, &exynos_wkup_irqd_ops, bank);
  427. if (!bank->irq_domain) {
  428. dev_err(dev, "wkup irq domain add failed\n");
  429. return -ENXIO;
  430. }
  431. if (!of_find_property(bank->of_node, "interrupts", NULL)) {
  432. bank->eint_type = EINT_TYPE_WKUP_MUX;
  433. ++muxed_banks;
  434. continue;
  435. }
  436. weint_data = devm_kzalloc(dev, bank->nr_pins
  437. * sizeof(*weint_data), GFP_KERNEL);
  438. if (!weint_data) {
  439. dev_err(dev, "could not allocate memory for weint_data\n");
  440. return -ENOMEM;
  441. }
  442. for (idx = 0; idx < bank->nr_pins; ++idx) {
  443. irq = irq_of_parse_and_map(bank->of_node, idx);
  444. if (!irq) {
  445. dev_err(dev, "irq number for eint-%s-%d not found\n",
  446. bank->name, idx);
  447. continue;
  448. }
  449. weint_data[idx].irq = idx;
  450. weint_data[idx].bank = bank;
  451. irq_set_handler_data(irq, &weint_data[idx]);
  452. irq_set_chained_handler(irq, exynos_irq_eint0_15);
  453. }
  454. }
  455. if (!muxed_banks)
  456. return 0;
  457. irq = irq_of_parse_and_map(wkup_np, 0);
  458. if (!irq) {
  459. dev_err(dev, "irq number for muxed EINTs not found\n");
  460. return 0;
  461. }
  462. muxed_data = devm_kzalloc(dev, sizeof(*muxed_data)
  463. + muxed_banks*sizeof(struct samsung_pin_bank *), GFP_KERNEL);
  464. if (!muxed_data) {
  465. dev_err(dev, "could not allocate memory for muxed_data\n");
  466. return -ENOMEM;
  467. }
  468. irq_set_chained_handler(irq, exynos_irq_demux_eint16_31);
  469. irq_set_handler_data(irq, muxed_data);
  470. bank = d->ctrl->pin_banks;
  471. idx = 0;
  472. for (i = 0; i < d->ctrl->nr_banks; ++i, ++bank) {
  473. if (bank->eint_type != EINT_TYPE_WKUP_MUX)
  474. continue;
  475. muxed_data->banks[idx++] = bank;
  476. }
  477. muxed_data->nr_banks = muxed_banks;
  478. return 0;
  479. }
  480. static void exynos_pinctrl_suspend_bank(
  481. struct samsung_pinctrl_drv_data *drvdata,
  482. struct samsung_pin_bank *bank)
  483. {
  484. struct exynos_eint_gpio_save *save = bank->soc_priv;
  485. void __iomem *regs = drvdata->virt_base;
  486. save->eint_con = readl(regs + EXYNOS_GPIO_ECON_OFFSET
  487. + bank->eint_offset);
  488. save->eint_fltcon0 = readl(regs + EXYNOS_GPIO_EFLTCON_OFFSET
  489. + 2 * bank->eint_offset);
  490. save->eint_fltcon1 = readl(regs + EXYNOS_GPIO_EFLTCON_OFFSET
  491. + 2 * bank->eint_offset + 4);
  492. pr_debug("%s: save con %#010x\n", bank->name, save->eint_con);
  493. pr_debug("%s: save fltcon0 %#010x\n", bank->name, save->eint_fltcon0);
  494. pr_debug("%s: save fltcon1 %#010x\n", bank->name, save->eint_fltcon1);
  495. }
  496. static void exynos_pinctrl_suspend(struct samsung_pinctrl_drv_data *drvdata)
  497. {
  498. struct samsung_pin_ctrl *ctrl = drvdata->ctrl;
  499. struct samsung_pin_bank *bank = ctrl->pin_banks;
  500. int i;
  501. for (i = 0; i < ctrl->nr_banks; ++i, ++bank)
  502. if (bank->eint_type == EINT_TYPE_GPIO)
  503. exynos_pinctrl_suspend_bank(drvdata, bank);
  504. }
  505. static void exynos_pinctrl_resume_bank(
  506. struct samsung_pinctrl_drv_data *drvdata,
  507. struct samsung_pin_bank *bank)
  508. {
  509. struct exynos_eint_gpio_save *save = bank->soc_priv;
  510. void __iomem *regs = drvdata->virt_base;
  511. pr_debug("%s: con %#010x => %#010x\n", bank->name,
  512. readl(regs + EXYNOS_GPIO_ECON_OFFSET
  513. + bank->eint_offset), save->eint_con);
  514. pr_debug("%s: fltcon0 %#010x => %#010x\n", bank->name,
  515. readl(regs + EXYNOS_GPIO_EFLTCON_OFFSET
  516. + 2 * bank->eint_offset), save->eint_fltcon0);
  517. pr_debug("%s: fltcon1 %#010x => %#010x\n", bank->name,
  518. readl(regs + EXYNOS_GPIO_EFLTCON_OFFSET
  519. + 2 * bank->eint_offset + 4), save->eint_fltcon1);
  520. writel(save->eint_con, regs + EXYNOS_GPIO_ECON_OFFSET
  521. + bank->eint_offset);
  522. writel(save->eint_fltcon0, regs + EXYNOS_GPIO_EFLTCON_OFFSET
  523. + 2 * bank->eint_offset);
  524. writel(save->eint_fltcon1, regs + EXYNOS_GPIO_EFLTCON_OFFSET
  525. + 2 * bank->eint_offset + 4);
  526. }
  527. static void exynos_pinctrl_resume(struct samsung_pinctrl_drv_data *drvdata)
  528. {
  529. struct samsung_pin_ctrl *ctrl = drvdata->ctrl;
  530. struct samsung_pin_bank *bank = ctrl->pin_banks;
  531. int i;
  532. for (i = 0; i < ctrl->nr_banks; ++i, ++bank)
  533. if (bank->eint_type == EINT_TYPE_GPIO)
  534. exynos_pinctrl_resume_bank(drvdata, bank);
  535. }
  536. /* pin banks of exynos4210 pin-controller 0 */
  537. static struct samsung_pin_bank exynos4210_pin_banks0[] = {
  538. EXYNOS_PIN_BANK_EINTG(8, 0x000, "gpa0", 0x00),
  539. EXYNOS_PIN_BANK_EINTG(6, 0x020, "gpa1", 0x04),
  540. EXYNOS_PIN_BANK_EINTG(8, 0x040, "gpb", 0x08),
  541. EXYNOS_PIN_BANK_EINTG(5, 0x060, "gpc0", 0x0c),
  542. EXYNOS_PIN_BANK_EINTG(5, 0x080, "gpc1", 0x10),
  543. EXYNOS_PIN_BANK_EINTG(4, 0x0A0, "gpd0", 0x14),
  544. EXYNOS_PIN_BANK_EINTG(4, 0x0C0, "gpd1", 0x18),
  545. EXYNOS_PIN_BANK_EINTG(5, 0x0E0, "gpe0", 0x1c),
  546. EXYNOS_PIN_BANK_EINTG(8, 0x100, "gpe1", 0x20),
  547. EXYNOS_PIN_BANK_EINTG(6, 0x120, "gpe2", 0x24),
  548. EXYNOS_PIN_BANK_EINTG(8, 0x140, "gpe3", 0x28),
  549. EXYNOS_PIN_BANK_EINTG(8, 0x160, "gpe4", 0x2c),
  550. EXYNOS_PIN_BANK_EINTG(8, 0x180, "gpf0", 0x30),
  551. EXYNOS_PIN_BANK_EINTG(8, 0x1A0, "gpf1", 0x34),
  552. EXYNOS_PIN_BANK_EINTG(8, 0x1C0, "gpf2", 0x38),
  553. EXYNOS_PIN_BANK_EINTG(6, 0x1E0, "gpf3", 0x3c),
  554. };
  555. /* pin banks of exynos4210 pin-controller 1 */
  556. static struct samsung_pin_bank exynos4210_pin_banks1[] = {
  557. EXYNOS_PIN_BANK_EINTG(8, 0x000, "gpj0", 0x00),
  558. EXYNOS_PIN_BANK_EINTG(5, 0x020, "gpj1", 0x04),
  559. EXYNOS_PIN_BANK_EINTG(7, 0x040, "gpk0", 0x08),
  560. EXYNOS_PIN_BANK_EINTG(7, 0x060, "gpk1", 0x0c),
  561. EXYNOS_PIN_BANK_EINTG(7, 0x080, "gpk2", 0x10),
  562. EXYNOS_PIN_BANK_EINTG(7, 0x0A0, "gpk3", 0x14),
  563. EXYNOS_PIN_BANK_EINTG(8, 0x0C0, "gpl0", 0x18),
  564. EXYNOS_PIN_BANK_EINTG(3, 0x0E0, "gpl1", 0x1c),
  565. EXYNOS_PIN_BANK_EINTG(8, 0x100, "gpl2", 0x20),
  566. EXYNOS_PIN_BANK_EINTN(6, 0x120, "gpy0"),
  567. EXYNOS_PIN_BANK_EINTN(4, 0x140, "gpy1"),
  568. EXYNOS_PIN_BANK_EINTN(6, 0x160, "gpy2"),
  569. EXYNOS_PIN_BANK_EINTN(8, 0x180, "gpy3"),
  570. EXYNOS_PIN_BANK_EINTN(8, 0x1A0, "gpy4"),
  571. EXYNOS_PIN_BANK_EINTN(8, 0x1C0, "gpy5"),
  572. EXYNOS_PIN_BANK_EINTN(8, 0x1E0, "gpy6"),
  573. EXYNOS_PIN_BANK_EINTW(8, 0xC00, "gpx0", 0x00),
  574. EXYNOS_PIN_BANK_EINTW(8, 0xC20, "gpx1", 0x04),
  575. EXYNOS_PIN_BANK_EINTW(8, 0xC40, "gpx2", 0x08),
  576. EXYNOS_PIN_BANK_EINTW(8, 0xC60, "gpx3", 0x0c),
  577. };
  578. /* pin banks of exynos4210 pin-controller 2 */
  579. static struct samsung_pin_bank exynos4210_pin_banks2[] = {
  580. EXYNOS_PIN_BANK_EINTN(7, 0x000, "gpz"),
  581. };
  582. /*
  583. * Samsung pinctrl driver data for Exynos4210 SoC. Exynos4210 SoC includes
  584. * three gpio/pin-mux/pinconfig controllers.
  585. */
  586. struct samsung_pin_ctrl exynos4210_pin_ctrl[] = {
  587. {
  588. /* pin-controller instance 0 data */
  589. .pin_banks = exynos4210_pin_banks0,
  590. .nr_banks = ARRAY_SIZE(exynos4210_pin_banks0),
  591. .geint_con = EXYNOS_GPIO_ECON_OFFSET,
  592. .geint_mask = EXYNOS_GPIO_EMASK_OFFSET,
  593. .geint_pend = EXYNOS_GPIO_EPEND_OFFSET,
  594. .svc = EXYNOS_SVC_OFFSET,
  595. .eint_gpio_init = exynos_eint_gpio_init,
  596. .suspend = exynos_pinctrl_suspend,
  597. .resume = exynos_pinctrl_resume,
  598. .label = "exynos4210-gpio-ctrl0",
  599. }, {
  600. /* pin-controller instance 1 data */
  601. .pin_banks = exynos4210_pin_banks1,
  602. .nr_banks = ARRAY_SIZE(exynos4210_pin_banks1),
  603. .geint_con = EXYNOS_GPIO_ECON_OFFSET,
  604. .geint_mask = EXYNOS_GPIO_EMASK_OFFSET,
  605. .geint_pend = EXYNOS_GPIO_EPEND_OFFSET,
  606. .weint_con = EXYNOS_WKUP_ECON_OFFSET,
  607. .weint_mask = EXYNOS_WKUP_EMASK_OFFSET,
  608. .weint_pend = EXYNOS_WKUP_EPEND_OFFSET,
  609. .svc = EXYNOS_SVC_OFFSET,
  610. .eint_gpio_init = exynos_eint_gpio_init,
  611. .eint_wkup_init = exynos_eint_wkup_init,
  612. .suspend = exynos_pinctrl_suspend,
  613. .resume = exynos_pinctrl_resume,
  614. .label = "exynos4210-gpio-ctrl1",
  615. }, {
  616. /* pin-controller instance 2 data */
  617. .pin_banks = exynos4210_pin_banks2,
  618. .nr_banks = ARRAY_SIZE(exynos4210_pin_banks2),
  619. .label = "exynos4210-gpio-ctrl2",
  620. },
  621. };
  622. /* pin banks of exynos4x12 pin-controller 0 */
  623. static struct samsung_pin_bank exynos4x12_pin_banks0[] = {
  624. EXYNOS_PIN_BANK_EINTG(8, 0x000, "gpa0", 0x00),
  625. EXYNOS_PIN_BANK_EINTG(6, 0x020, "gpa1", 0x04),
  626. EXYNOS_PIN_BANK_EINTG(8, 0x040, "gpb", 0x08),
  627. EXYNOS_PIN_BANK_EINTG(5, 0x060, "gpc0", 0x0c),
  628. EXYNOS_PIN_BANK_EINTG(5, 0x080, "gpc1", 0x10),
  629. EXYNOS_PIN_BANK_EINTG(4, 0x0A0, "gpd0", 0x14),
  630. EXYNOS_PIN_BANK_EINTG(4, 0x0C0, "gpd1", 0x18),
  631. EXYNOS_PIN_BANK_EINTG(8, 0x180, "gpf0", 0x30),
  632. EXYNOS_PIN_BANK_EINTG(8, 0x1A0, "gpf1", 0x34),
  633. EXYNOS_PIN_BANK_EINTG(8, 0x1C0, "gpf2", 0x38),
  634. EXYNOS_PIN_BANK_EINTG(6, 0x1E0, "gpf3", 0x3c),
  635. EXYNOS_PIN_BANK_EINTG(8, 0x240, "gpj0", 0x40),
  636. EXYNOS_PIN_BANK_EINTG(5, 0x260, "gpj1", 0x44),
  637. };
  638. /* pin banks of exynos4x12 pin-controller 1 */
  639. static struct samsung_pin_bank exynos4x12_pin_banks1[] = {
  640. EXYNOS_PIN_BANK_EINTG(7, 0x040, "gpk0", 0x08),
  641. EXYNOS_PIN_BANK_EINTG(7, 0x060, "gpk1", 0x0c),
  642. EXYNOS_PIN_BANK_EINTG(7, 0x080, "gpk2", 0x10),
  643. EXYNOS_PIN_BANK_EINTG(7, 0x0A0, "gpk3", 0x14),
  644. EXYNOS_PIN_BANK_EINTG(7, 0x0C0, "gpl0", 0x18),
  645. EXYNOS_PIN_BANK_EINTG(2, 0x0E0, "gpl1", 0x1c),
  646. EXYNOS_PIN_BANK_EINTG(8, 0x100, "gpl2", 0x20),
  647. EXYNOS_PIN_BANK_EINTG(8, 0x260, "gpm0", 0x24),
  648. EXYNOS_PIN_BANK_EINTG(7, 0x280, "gpm1", 0x28),
  649. EXYNOS_PIN_BANK_EINTG(5, 0x2A0, "gpm2", 0x2c),
  650. EXYNOS_PIN_BANK_EINTG(8, 0x2C0, "gpm3", 0x30),
  651. EXYNOS_PIN_BANK_EINTG(8, 0x2E0, "gpm4", 0x34),
  652. EXYNOS_PIN_BANK_EINTN(6, 0x120, "gpy0"),
  653. EXYNOS_PIN_BANK_EINTN(4, 0x140, "gpy1"),
  654. EXYNOS_PIN_BANK_EINTN(6, 0x160, "gpy2"),
  655. EXYNOS_PIN_BANK_EINTN(8, 0x180, "gpy3"),
  656. EXYNOS_PIN_BANK_EINTN(8, 0x1A0, "gpy4"),
  657. EXYNOS_PIN_BANK_EINTN(8, 0x1C0, "gpy5"),
  658. EXYNOS_PIN_BANK_EINTN(8, 0x1E0, "gpy6"),
  659. EXYNOS_PIN_BANK_EINTW(8, 0xC00, "gpx0", 0x00),
  660. EXYNOS_PIN_BANK_EINTW(8, 0xC20, "gpx1", 0x04),
  661. EXYNOS_PIN_BANK_EINTW(8, 0xC40, "gpx2", 0x08),
  662. EXYNOS_PIN_BANK_EINTW(8, 0xC60, "gpx3", 0x0c),
  663. };
  664. /* pin banks of exynos4x12 pin-controller 2 */
  665. static struct samsung_pin_bank exynos4x12_pin_banks2[] = {
  666. EXYNOS_PIN_BANK_EINTG(7, 0x000, "gpz", 0x00),
  667. };
  668. /* pin banks of exynos4x12 pin-controller 3 */
  669. static struct samsung_pin_bank exynos4x12_pin_banks3[] = {
  670. EXYNOS_PIN_BANK_EINTG(8, 0x000, "gpv0", 0x00),
  671. EXYNOS_PIN_BANK_EINTG(8, 0x020, "gpv1", 0x04),
  672. EXYNOS_PIN_BANK_EINTG(8, 0x040, "gpv2", 0x08),
  673. EXYNOS_PIN_BANK_EINTG(8, 0x060, "gpv3", 0x0c),
  674. EXYNOS_PIN_BANK_EINTG(2, 0x080, "gpv4", 0x10),
  675. };
  676. /*
  677. * Samsung pinctrl driver data for Exynos4x12 SoC. Exynos4x12 SoC includes
  678. * four gpio/pin-mux/pinconfig controllers.
  679. */
  680. struct samsung_pin_ctrl exynos4x12_pin_ctrl[] = {
  681. {
  682. /* pin-controller instance 0 data */
  683. .pin_banks = exynos4x12_pin_banks0,
  684. .nr_banks = ARRAY_SIZE(exynos4x12_pin_banks0),
  685. .geint_con = EXYNOS_GPIO_ECON_OFFSET,
  686. .geint_mask = EXYNOS_GPIO_EMASK_OFFSET,
  687. .geint_pend = EXYNOS_GPIO_EPEND_OFFSET,
  688. .svc = EXYNOS_SVC_OFFSET,
  689. .eint_gpio_init = exynos_eint_gpio_init,
  690. .suspend = exynos_pinctrl_suspend,
  691. .resume = exynos_pinctrl_resume,
  692. .label = "exynos4x12-gpio-ctrl0",
  693. }, {
  694. /* pin-controller instance 1 data */
  695. .pin_banks = exynos4x12_pin_banks1,
  696. .nr_banks = ARRAY_SIZE(exynos4x12_pin_banks1),
  697. .geint_con = EXYNOS_GPIO_ECON_OFFSET,
  698. .geint_mask = EXYNOS_GPIO_EMASK_OFFSET,
  699. .geint_pend = EXYNOS_GPIO_EPEND_OFFSET,
  700. .weint_con = EXYNOS_WKUP_ECON_OFFSET,
  701. .weint_mask = EXYNOS_WKUP_EMASK_OFFSET,
  702. .weint_pend = EXYNOS_WKUP_EPEND_OFFSET,
  703. .svc = EXYNOS_SVC_OFFSET,
  704. .eint_gpio_init = exynos_eint_gpio_init,
  705. .eint_wkup_init = exynos_eint_wkup_init,
  706. .suspend = exynos_pinctrl_suspend,
  707. .resume = exynos_pinctrl_resume,
  708. .label = "exynos4x12-gpio-ctrl1",
  709. }, {
  710. /* pin-controller instance 2 data */
  711. .pin_banks = exynos4x12_pin_banks2,
  712. .nr_banks = ARRAY_SIZE(exynos4x12_pin_banks2),
  713. .geint_con = EXYNOS_GPIO_ECON_OFFSET,
  714. .geint_mask = EXYNOS_GPIO_EMASK_OFFSET,
  715. .geint_pend = EXYNOS_GPIO_EPEND_OFFSET,
  716. .svc = EXYNOS_SVC_OFFSET,
  717. .eint_gpio_init = exynos_eint_gpio_init,
  718. .suspend = exynos_pinctrl_suspend,
  719. .resume = exynos_pinctrl_resume,
  720. .label = "exynos4x12-gpio-ctrl2",
  721. }, {
  722. /* pin-controller instance 3 data */
  723. .pin_banks = exynos4x12_pin_banks3,
  724. .nr_banks = ARRAY_SIZE(exynos4x12_pin_banks3),
  725. .geint_con = EXYNOS_GPIO_ECON_OFFSET,
  726. .geint_mask = EXYNOS_GPIO_EMASK_OFFSET,
  727. .geint_pend = EXYNOS_GPIO_EPEND_OFFSET,
  728. .svc = EXYNOS_SVC_OFFSET,
  729. .eint_gpio_init = exynos_eint_gpio_init,
  730. .suspend = exynos_pinctrl_suspend,
  731. .resume = exynos_pinctrl_resume,
  732. .label = "exynos4x12-gpio-ctrl3",
  733. },
  734. };
  735. /* pin banks of exynos5250 pin-controller 0 */
  736. static struct samsung_pin_bank exynos5250_pin_banks0[] = {
  737. EXYNOS_PIN_BANK_EINTG(8, 0x000, "gpa0", 0x00),
  738. EXYNOS_PIN_BANK_EINTG(6, 0x020, "gpa1", 0x04),
  739. EXYNOS_PIN_BANK_EINTG(8, 0x040, "gpa2", 0x08),
  740. EXYNOS_PIN_BANK_EINTG(5, 0x060, "gpb0", 0x0c),
  741. EXYNOS_PIN_BANK_EINTG(5, 0x080, "gpb1", 0x10),
  742. EXYNOS_PIN_BANK_EINTG(4, 0x0A0, "gpb2", 0x14),
  743. EXYNOS_PIN_BANK_EINTG(4, 0x0C0, "gpb3", 0x18),
  744. EXYNOS_PIN_BANK_EINTG(7, 0x0E0, "gpc0", 0x1c),
  745. EXYNOS_PIN_BANK_EINTG(4, 0x100, "gpc1", 0x20),
  746. EXYNOS_PIN_BANK_EINTG(7, 0x120, "gpc2", 0x24),
  747. EXYNOS_PIN_BANK_EINTG(7, 0x140, "gpc3", 0x28),
  748. EXYNOS_PIN_BANK_EINTG(4, 0x160, "gpd0", 0x2c),
  749. EXYNOS_PIN_BANK_EINTG(8, 0x180, "gpd1", 0x30),
  750. EXYNOS_PIN_BANK_EINTG(7, 0x2E0, "gpc4", 0x34),
  751. EXYNOS_PIN_BANK_EINTN(6, 0x1A0, "gpy0"),
  752. EXYNOS_PIN_BANK_EINTN(4, 0x1C0, "gpy1"),
  753. EXYNOS_PIN_BANK_EINTN(6, 0x1E0, "gpy2"),
  754. EXYNOS_PIN_BANK_EINTN(8, 0x200, "gpy3"),
  755. EXYNOS_PIN_BANK_EINTN(8, 0x220, "gpy4"),
  756. EXYNOS_PIN_BANK_EINTN(8, 0x240, "gpy5"),
  757. EXYNOS_PIN_BANK_EINTN(8, 0x260, "gpy6"),
  758. EXYNOS_PIN_BANK_EINTW(8, 0xC00, "gpx0", 0x00),
  759. EXYNOS_PIN_BANK_EINTW(8, 0xC20, "gpx1", 0x04),
  760. EXYNOS_PIN_BANK_EINTW(8, 0xC40, "gpx2", 0x08),
  761. EXYNOS_PIN_BANK_EINTW(8, 0xC60, "gpx3", 0x0c),
  762. };
  763. /* pin banks of exynos5250 pin-controller 1 */
  764. static struct samsung_pin_bank exynos5250_pin_banks1[] = {
  765. EXYNOS_PIN_BANK_EINTG(8, 0x000, "gpe0", 0x00),
  766. EXYNOS_PIN_BANK_EINTG(2, 0x020, "gpe1", 0x04),
  767. EXYNOS_PIN_BANK_EINTG(4, 0x040, "gpf0", 0x08),
  768. EXYNOS_PIN_BANK_EINTG(4, 0x060, "gpf1", 0x0c),
  769. EXYNOS_PIN_BANK_EINTG(8, 0x080, "gpg0", 0x10),
  770. EXYNOS_PIN_BANK_EINTG(8, 0x0A0, "gpg1", 0x14),
  771. EXYNOS_PIN_BANK_EINTG(2, 0x0C0, "gpg2", 0x18),
  772. EXYNOS_PIN_BANK_EINTG(4, 0x0E0, "gph0", 0x1c),
  773. EXYNOS_PIN_BANK_EINTG(8, 0x100, "gph1", 0x20),
  774. };
  775. /* pin banks of exynos5250 pin-controller 2 */
  776. static struct samsung_pin_bank exynos5250_pin_banks2[] = {
  777. EXYNOS_PIN_BANK_EINTG(8, 0x000, "gpv0", 0x00),
  778. EXYNOS_PIN_BANK_EINTG(8, 0x020, "gpv1", 0x04),
  779. EXYNOS_PIN_BANK_EINTG(8, 0x060, "gpv2", 0x08),
  780. EXYNOS_PIN_BANK_EINTG(8, 0x080, "gpv3", 0x0c),
  781. EXYNOS_PIN_BANK_EINTG(2, 0x0C0, "gpv4", 0x10),
  782. };
  783. /* pin banks of exynos5250 pin-controller 3 */
  784. static struct samsung_pin_bank exynos5250_pin_banks3[] = {
  785. EXYNOS_PIN_BANK_EINTG(7, 0x000, "gpz", 0x00),
  786. };
  787. /*
  788. * Samsung pinctrl driver data for Exynos5250 SoC. Exynos5250 SoC includes
  789. * four gpio/pin-mux/pinconfig controllers.
  790. */
  791. struct samsung_pin_ctrl exynos5250_pin_ctrl[] = {
  792. {
  793. /* pin-controller instance 0 data */
  794. .pin_banks = exynos5250_pin_banks0,
  795. .nr_banks = ARRAY_SIZE(exynos5250_pin_banks0),
  796. .geint_con = EXYNOS_GPIO_ECON_OFFSET,
  797. .geint_mask = EXYNOS_GPIO_EMASK_OFFSET,
  798. .geint_pend = EXYNOS_GPIO_EPEND_OFFSET,
  799. .weint_con = EXYNOS_WKUP_ECON_OFFSET,
  800. .weint_mask = EXYNOS_WKUP_EMASK_OFFSET,
  801. .weint_pend = EXYNOS_WKUP_EPEND_OFFSET,
  802. .svc = EXYNOS_SVC_OFFSET,
  803. .eint_gpio_init = exynos_eint_gpio_init,
  804. .eint_wkup_init = exynos_eint_wkup_init,
  805. .suspend = exynos_pinctrl_suspend,
  806. .resume = exynos_pinctrl_resume,
  807. .label = "exynos5250-gpio-ctrl0",
  808. }, {
  809. /* pin-controller instance 1 data */
  810. .pin_banks = exynos5250_pin_banks1,
  811. .nr_banks = ARRAY_SIZE(exynos5250_pin_banks1),
  812. .geint_con = EXYNOS_GPIO_ECON_OFFSET,
  813. .geint_mask = EXYNOS_GPIO_EMASK_OFFSET,
  814. .geint_pend = EXYNOS_GPIO_EPEND_OFFSET,
  815. .svc = EXYNOS_SVC_OFFSET,
  816. .eint_gpio_init = exynos_eint_gpio_init,
  817. .suspend = exynos_pinctrl_suspend,
  818. .resume = exynos_pinctrl_resume,
  819. .label = "exynos5250-gpio-ctrl1",
  820. }, {
  821. /* pin-controller instance 2 data */
  822. .pin_banks = exynos5250_pin_banks2,
  823. .nr_banks = ARRAY_SIZE(exynos5250_pin_banks2),
  824. .geint_con = EXYNOS_GPIO_ECON_OFFSET,
  825. .geint_mask = EXYNOS_GPIO_EMASK_OFFSET,
  826. .geint_pend = EXYNOS_GPIO_EPEND_OFFSET,
  827. .svc = EXYNOS_SVC_OFFSET,
  828. .eint_gpio_init = exynos_eint_gpio_init,
  829. .suspend = exynos_pinctrl_suspend,
  830. .resume = exynos_pinctrl_resume,
  831. .label = "exynos5250-gpio-ctrl2",
  832. }, {
  833. /* pin-controller instance 3 data */
  834. .pin_banks = exynos5250_pin_banks3,
  835. .nr_banks = ARRAY_SIZE(exynos5250_pin_banks3),
  836. .geint_con = EXYNOS_GPIO_ECON_OFFSET,
  837. .geint_mask = EXYNOS_GPIO_EMASK_OFFSET,
  838. .geint_pend = EXYNOS_GPIO_EPEND_OFFSET,
  839. .svc = EXYNOS_SVC_OFFSET,
  840. .eint_gpio_init = exynos_eint_gpio_init,
  841. .suspend = exynos_pinctrl_suspend,
  842. .resume = exynos_pinctrl_resume,
  843. .label = "exynos5250-gpio-ctrl3",
  844. },
  845. };