qp.c 38 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421
  1. /*
  2. * Copyright (c) 2007 Cisco Systems, Inc. All rights reserved.
  3. *
  4. * This software is available to you under a choice of one of two
  5. * licenses. You may choose to be licensed under the terms of the GNU
  6. * General Public License (GPL) Version 2, available from the file
  7. * COPYING in the main directory of this source tree, or the
  8. * OpenIB.org BSD license below:
  9. *
  10. * Redistribution and use in source and binary forms, with or
  11. * without modification, are permitted provided that the following
  12. * conditions are met:
  13. *
  14. * - Redistributions of source code must retain the above
  15. * copyright notice, this list of conditions and the following
  16. * disclaimer.
  17. *
  18. * - Redistributions in binary form must reproduce the above
  19. * copyright notice, this list of conditions and the following
  20. * disclaimer in the documentation and/or other materials
  21. * provided with the distribution.
  22. *
  23. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND,
  24. * EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
  25. * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND
  26. * NONINFRINGEMENT. IN NO EVENT SHALL THE AUTHORS OR COPYRIGHT HOLDERS
  27. * BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN
  28. * ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN
  29. * CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN THE
  30. * SOFTWARE.
  31. */
  32. #include <rdma/ib_cache.h>
  33. #include <rdma/ib_pack.h>
  34. #include <linux/mlx4/qp.h>
  35. #include "mlx4_ib.h"
  36. #include "user.h"
  37. enum {
  38. MLX4_IB_ACK_REQ_FREQ = 8,
  39. };
  40. enum {
  41. MLX4_IB_DEFAULT_SCHED_QUEUE = 0x83,
  42. MLX4_IB_DEFAULT_QP0_SCHED_QUEUE = 0x3f
  43. };
  44. enum {
  45. /*
  46. * Largest possible UD header: send with GRH and immediate data.
  47. */
  48. MLX4_IB_UD_HEADER_SIZE = 72
  49. };
  50. struct mlx4_ib_sqp {
  51. struct mlx4_ib_qp qp;
  52. int pkey_index;
  53. u32 qkey;
  54. u32 send_psn;
  55. struct ib_ud_header ud_header;
  56. u8 header_buf[MLX4_IB_UD_HEADER_SIZE];
  57. };
  58. static const __be32 mlx4_ib_opcode[] = {
  59. [IB_WR_SEND] = __constant_cpu_to_be32(MLX4_OPCODE_SEND),
  60. [IB_WR_SEND_WITH_IMM] = __constant_cpu_to_be32(MLX4_OPCODE_SEND_IMM),
  61. [IB_WR_RDMA_WRITE] = __constant_cpu_to_be32(MLX4_OPCODE_RDMA_WRITE),
  62. [IB_WR_RDMA_WRITE_WITH_IMM] = __constant_cpu_to_be32(MLX4_OPCODE_RDMA_WRITE_IMM),
  63. [IB_WR_RDMA_READ] = __constant_cpu_to_be32(MLX4_OPCODE_RDMA_READ),
  64. [IB_WR_ATOMIC_CMP_AND_SWP] = __constant_cpu_to_be32(MLX4_OPCODE_ATOMIC_CS),
  65. [IB_WR_ATOMIC_FETCH_AND_ADD] = __constant_cpu_to_be32(MLX4_OPCODE_ATOMIC_FA),
  66. };
  67. static struct mlx4_ib_sqp *to_msqp(struct mlx4_ib_qp *mqp)
  68. {
  69. return container_of(mqp, struct mlx4_ib_sqp, qp);
  70. }
  71. static int is_sqp(struct mlx4_ib_dev *dev, struct mlx4_ib_qp *qp)
  72. {
  73. return qp->mqp.qpn >= dev->dev->caps.sqp_start &&
  74. qp->mqp.qpn <= dev->dev->caps.sqp_start + 3;
  75. }
  76. static int is_qp0(struct mlx4_ib_dev *dev, struct mlx4_ib_qp *qp)
  77. {
  78. return qp->mqp.qpn >= dev->dev->caps.sqp_start &&
  79. qp->mqp.qpn <= dev->dev->caps.sqp_start + 1;
  80. }
  81. static void *get_wqe(struct mlx4_ib_qp *qp, int offset)
  82. {
  83. if (qp->buf.nbufs == 1)
  84. return qp->buf.u.direct.buf + offset;
  85. else
  86. return qp->buf.u.page_list[offset >> PAGE_SHIFT].buf +
  87. (offset & (PAGE_SIZE - 1));
  88. }
  89. static void *get_recv_wqe(struct mlx4_ib_qp *qp, int n)
  90. {
  91. return get_wqe(qp, qp->rq.offset + (n << qp->rq.wqe_shift));
  92. }
  93. static void *get_send_wqe(struct mlx4_ib_qp *qp, int n)
  94. {
  95. return get_wqe(qp, qp->sq.offset + (n << qp->sq.wqe_shift));
  96. }
  97. /*
  98. * Stamp a SQ WQE so that it is invalid if prefetched by marking the
  99. * first four bytes of every 64 byte chunk with 0xffffffff, except for
  100. * the very first chunk of the WQE.
  101. */
  102. static void stamp_send_wqe(struct mlx4_ib_qp *qp, int n)
  103. {
  104. u32 *wqe = get_send_wqe(qp, n);
  105. int i;
  106. for (i = 16; i < 1 << (qp->sq.wqe_shift - 2); i += 16)
  107. wqe[i] = 0xffffffff;
  108. }
  109. static void mlx4_ib_qp_event(struct mlx4_qp *qp, enum mlx4_event type)
  110. {
  111. struct ib_event event;
  112. struct ib_qp *ibqp = &to_mibqp(qp)->ibqp;
  113. if (type == MLX4_EVENT_TYPE_PATH_MIG)
  114. to_mibqp(qp)->port = to_mibqp(qp)->alt_port;
  115. if (ibqp->event_handler) {
  116. event.device = ibqp->device;
  117. event.element.qp = ibqp;
  118. switch (type) {
  119. case MLX4_EVENT_TYPE_PATH_MIG:
  120. event.event = IB_EVENT_PATH_MIG;
  121. break;
  122. case MLX4_EVENT_TYPE_COMM_EST:
  123. event.event = IB_EVENT_COMM_EST;
  124. break;
  125. case MLX4_EVENT_TYPE_SQ_DRAINED:
  126. event.event = IB_EVENT_SQ_DRAINED;
  127. break;
  128. case MLX4_EVENT_TYPE_SRQ_QP_LAST_WQE:
  129. event.event = IB_EVENT_QP_LAST_WQE_REACHED;
  130. break;
  131. case MLX4_EVENT_TYPE_WQ_CATAS_ERROR:
  132. event.event = IB_EVENT_QP_FATAL;
  133. break;
  134. case MLX4_EVENT_TYPE_PATH_MIG_FAILED:
  135. event.event = IB_EVENT_PATH_MIG_ERR;
  136. break;
  137. case MLX4_EVENT_TYPE_WQ_INVAL_REQ_ERROR:
  138. event.event = IB_EVENT_QP_REQ_ERR;
  139. break;
  140. case MLX4_EVENT_TYPE_WQ_ACCESS_ERROR:
  141. event.event = IB_EVENT_QP_ACCESS_ERR;
  142. break;
  143. default:
  144. printk(KERN_WARNING "mlx4_ib: Unexpected event type %d "
  145. "on QP %06x\n", type, qp->qpn);
  146. return;
  147. }
  148. ibqp->event_handler(&event, ibqp->qp_context);
  149. }
  150. }
  151. static int send_wqe_overhead(enum ib_qp_type type)
  152. {
  153. /*
  154. * UD WQEs must have a datagram segment.
  155. * RC and UC WQEs might have a remote address segment.
  156. * MLX WQEs need two extra inline data segments (for the UD
  157. * header and space for the ICRC).
  158. */
  159. switch (type) {
  160. case IB_QPT_UD:
  161. return sizeof (struct mlx4_wqe_ctrl_seg) +
  162. sizeof (struct mlx4_wqe_datagram_seg);
  163. case IB_QPT_UC:
  164. return sizeof (struct mlx4_wqe_ctrl_seg) +
  165. sizeof (struct mlx4_wqe_raddr_seg);
  166. case IB_QPT_RC:
  167. return sizeof (struct mlx4_wqe_ctrl_seg) +
  168. sizeof (struct mlx4_wqe_atomic_seg) +
  169. sizeof (struct mlx4_wqe_raddr_seg);
  170. case IB_QPT_SMI:
  171. case IB_QPT_GSI:
  172. return sizeof (struct mlx4_wqe_ctrl_seg) +
  173. ALIGN(MLX4_IB_UD_HEADER_SIZE +
  174. sizeof (struct mlx4_wqe_inline_seg),
  175. sizeof (struct mlx4_wqe_data_seg)) +
  176. ALIGN(4 +
  177. sizeof (struct mlx4_wqe_inline_seg),
  178. sizeof (struct mlx4_wqe_data_seg));
  179. default:
  180. return sizeof (struct mlx4_wqe_ctrl_seg);
  181. }
  182. }
  183. static int set_rq_size(struct mlx4_ib_dev *dev, struct ib_qp_cap *cap,
  184. int is_user, int has_srq, struct mlx4_ib_qp *qp)
  185. {
  186. /* Sanity check RQ size before proceeding */
  187. if (cap->max_recv_wr > dev->dev->caps.max_wqes ||
  188. cap->max_recv_sge > dev->dev->caps.max_rq_sg)
  189. return -EINVAL;
  190. if (has_srq) {
  191. /* QPs attached to an SRQ should have no RQ */
  192. if (cap->max_recv_wr)
  193. return -EINVAL;
  194. qp->rq.wqe_cnt = qp->rq.max_gs = 0;
  195. } else {
  196. /* HW requires >= 1 RQ entry with >= 1 gather entry */
  197. if (is_user && (!cap->max_recv_wr || !cap->max_recv_sge))
  198. return -EINVAL;
  199. qp->rq.wqe_cnt = roundup_pow_of_two(max(1U, cap->max_recv_wr));
  200. qp->rq.max_gs = roundup_pow_of_two(max(1U, cap->max_recv_sge));
  201. qp->rq.wqe_shift = ilog2(qp->rq.max_gs * sizeof (struct mlx4_wqe_data_seg));
  202. }
  203. cap->max_recv_wr = qp->rq.max_post = qp->rq.wqe_cnt;
  204. cap->max_recv_sge = qp->rq.max_gs;
  205. return 0;
  206. }
  207. static int set_kernel_sq_size(struct mlx4_ib_dev *dev, struct ib_qp_cap *cap,
  208. enum ib_qp_type type, struct mlx4_ib_qp *qp)
  209. {
  210. /* Sanity check SQ size before proceeding */
  211. if (cap->max_send_wr > dev->dev->caps.max_wqes ||
  212. cap->max_send_sge > dev->dev->caps.max_sq_sg ||
  213. cap->max_inline_data + send_wqe_overhead(type) +
  214. sizeof (struct mlx4_wqe_inline_seg) > dev->dev->caps.max_sq_desc_sz)
  215. return -EINVAL;
  216. /*
  217. * For MLX transport we need 2 extra S/G entries:
  218. * one for the header and one for the checksum at the end
  219. */
  220. if ((type == IB_QPT_SMI || type == IB_QPT_GSI) &&
  221. cap->max_send_sge + 2 > dev->dev->caps.max_sq_sg)
  222. return -EINVAL;
  223. qp->sq.wqe_shift = ilog2(roundup_pow_of_two(max(cap->max_send_sge *
  224. sizeof (struct mlx4_wqe_data_seg),
  225. cap->max_inline_data +
  226. sizeof (struct mlx4_wqe_inline_seg)) +
  227. send_wqe_overhead(type)));
  228. qp->sq.max_gs = ((1 << qp->sq.wqe_shift) - send_wqe_overhead(type)) /
  229. sizeof (struct mlx4_wqe_data_seg);
  230. /*
  231. * We need to leave 2 KB + 1 WQE of headroom in the SQ to
  232. * allow HW to prefetch.
  233. */
  234. qp->sq_spare_wqes = (2048 >> qp->sq.wqe_shift) + 1;
  235. qp->sq.wqe_cnt = roundup_pow_of_two(cap->max_send_wr + qp->sq_spare_wqes);
  236. qp->buf_size = (qp->rq.wqe_cnt << qp->rq.wqe_shift) +
  237. (qp->sq.wqe_cnt << qp->sq.wqe_shift);
  238. if (qp->rq.wqe_shift > qp->sq.wqe_shift) {
  239. qp->rq.offset = 0;
  240. qp->sq.offset = qp->rq.wqe_cnt << qp->rq.wqe_shift;
  241. } else {
  242. qp->rq.offset = qp->sq.wqe_cnt << qp->sq.wqe_shift;
  243. qp->sq.offset = 0;
  244. }
  245. cap->max_send_wr = qp->sq.max_post = qp->sq.wqe_cnt - qp->sq_spare_wqes;
  246. cap->max_send_sge = qp->sq.max_gs;
  247. /* We don't support inline sends for kernel QPs (yet) */
  248. cap->max_inline_data = 0;
  249. return 0;
  250. }
  251. static int set_user_sq_size(struct mlx4_ib_qp *qp,
  252. struct mlx4_ib_create_qp *ucmd)
  253. {
  254. qp->sq.wqe_cnt = 1 << ucmd->log_sq_bb_count;
  255. qp->sq.wqe_shift = ucmd->log_sq_stride;
  256. qp->buf_size = (qp->rq.wqe_cnt << qp->rq.wqe_shift) +
  257. (qp->sq.wqe_cnt << qp->sq.wqe_shift);
  258. return 0;
  259. }
  260. static int create_qp_common(struct mlx4_ib_dev *dev, struct ib_pd *pd,
  261. struct ib_qp_init_attr *init_attr,
  262. struct ib_udata *udata, int sqpn, struct mlx4_ib_qp *qp)
  263. {
  264. int err;
  265. mutex_init(&qp->mutex);
  266. spin_lock_init(&qp->sq.lock);
  267. spin_lock_init(&qp->rq.lock);
  268. qp->state = IB_QPS_RESET;
  269. qp->atomic_rd_en = 0;
  270. qp->resp_depth = 0;
  271. qp->rq.head = 0;
  272. qp->rq.tail = 0;
  273. qp->sq.head = 0;
  274. qp->sq.tail = 0;
  275. err = set_rq_size(dev, &init_attr->cap, !!pd->uobject, !!init_attr->srq, qp);
  276. if (err)
  277. goto err;
  278. if (pd->uobject) {
  279. struct mlx4_ib_create_qp ucmd;
  280. if (ib_copy_from_udata(&ucmd, udata, sizeof ucmd)) {
  281. err = -EFAULT;
  282. goto err;
  283. }
  284. qp->sq_no_prefetch = ucmd.sq_no_prefetch;
  285. err = set_user_sq_size(qp, &ucmd);
  286. if (err)
  287. goto err;
  288. qp->umem = ib_umem_get(pd->uobject->context, ucmd.buf_addr,
  289. qp->buf_size, 0);
  290. if (IS_ERR(qp->umem)) {
  291. err = PTR_ERR(qp->umem);
  292. goto err;
  293. }
  294. err = mlx4_mtt_init(dev->dev, ib_umem_page_count(qp->umem),
  295. ilog2(qp->umem->page_size), &qp->mtt);
  296. if (err)
  297. goto err_buf;
  298. err = mlx4_ib_umem_write_mtt(dev, &qp->mtt, qp->umem);
  299. if (err)
  300. goto err_mtt;
  301. if (!init_attr->srq) {
  302. err = mlx4_ib_db_map_user(to_mucontext(pd->uobject->context),
  303. ucmd.db_addr, &qp->db);
  304. if (err)
  305. goto err_mtt;
  306. }
  307. } else {
  308. qp->sq_no_prefetch = 0;
  309. err = set_kernel_sq_size(dev, &init_attr->cap, init_attr->qp_type, qp);
  310. if (err)
  311. goto err;
  312. if (!init_attr->srq) {
  313. err = mlx4_ib_db_alloc(dev, &qp->db, 0);
  314. if (err)
  315. goto err;
  316. *qp->db.db = 0;
  317. }
  318. if (mlx4_buf_alloc(dev->dev, qp->buf_size, PAGE_SIZE * 2, &qp->buf)) {
  319. err = -ENOMEM;
  320. goto err_db;
  321. }
  322. err = mlx4_mtt_init(dev->dev, qp->buf.npages, qp->buf.page_shift,
  323. &qp->mtt);
  324. if (err)
  325. goto err_buf;
  326. err = mlx4_buf_write_mtt(dev->dev, &qp->mtt, &qp->buf);
  327. if (err)
  328. goto err_mtt;
  329. qp->sq.wrid = kmalloc(qp->sq.wqe_cnt * sizeof (u64), GFP_KERNEL);
  330. qp->rq.wrid = kmalloc(qp->rq.wqe_cnt * sizeof (u64), GFP_KERNEL);
  331. if (!qp->sq.wrid || !qp->rq.wrid) {
  332. err = -ENOMEM;
  333. goto err_wrid;
  334. }
  335. }
  336. err = mlx4_qp_alloc(dev->dev, sqpn, &qp->mqp);
  337. if (err)
  338. goto err_wrid;
  339. /*
  340. * Hardware wants QPN written in big-endian order (after
  341. * shifting) for send doorbell. Precompute this value to save
  342. * a little bit when posting sends.
  343. */
  344. qp->doorbell_qpn = swab32(qp->mqp.qpn << 8);
  345. if (init_attr->sq_sig_type == IB_SIGNAL_ALL_WR)
  346. qp->sq_signal_bits = cpu_to_be32(MLX4_WQE_CTRL_CQ_UPDATE);
  347. else
  348. qp->sq_signal_bits = 0;
  349. qp->mqp.event = mlx4_ib_qp_event;
  350. return 0;
  351. err_wrid:
  352. if (pd->uobject && !init_attr->srq)
  353. mlx4_ib_db_unmap_user(to_mucontext(pd->uobject->context), &qp->db);
  354. else {
  355. kfree(qp->sq.wrid);
  356. kfree(qp->rq.wrid);
  357. }
  358. err_mtt:
  359. mlx4_mtt_cleanup(dev->dev, &qp->mtt);
  360. err_buf:
  361. if (pd->uobject)
  362. ib_umem_release(qp->umem);
  363. else
  364. mlx4_buf_free(dev->dev, qp->buf_size, &qp->buf);
  365. err_db:
  366. if (!pd->uobject && !init_attr->srq)
  367. mlx4_ib_db_free(dev, &qp->db);
  368. err:
  369. return err;
  370. }
  371. static enum mlx4_qp_state to_mlx4_state(enum ib_qp_state state)
  372. {
  373. switch (state) {
  374. case IB_QPS_RESET: return MLX4_QP_STATE_RST;
  375. case IB_QPS_INIT: return MLX4_QP_STATE_INIT;
  376. case IB_QPS_RTR: return MLX4_QP_STATE_RTR;
  377. case IB_QPS_RTS: return MLX4_QP_STATE_RTS;
  378. case IB_QPS_SQD: return MLX4_QP_STATE_SQD;
  379. case IB_QPS_SQE: return MLX4_QP_STATE_SQER;
  380. case IB_QPS_ERR: return MLX4_QP_STATE_ERR;
  381. default: return -1;
  382. }
  383. }
  384. static void mlx4_ib_lock_cqs(struct mlx4_ib_cq *send_cq, struct mlx4_ib_cq *recv_cq)
  385. {
  386. if (send_cq == recv_cq)
  387. spin_lock_irq(&send_cq->lock);
  388. else if (send_cq->mcq.cqn < recv_cq->mcq.cqn) {
  389. spin_lock_irq(&send_cq->lock);
  390. spin_lock_nested(&recv_cq->lock, SINGLE_DEPTH_NESTING);
  391. } else {
  392. spin_lock_irq(&recv_cq->lock);
  393. spin_lock_nested(&send_cq->lock, SINGLE_DEPTH_NESTING);
  394. }
  395. }
  396. static void mlx4_ib_unlock_cqs(struct mlx4_ib_cq *send_cq, struct mlx4_ib_cq *recv_cq)
  397. {
  398. if (send_cq == recv_cq)
  399. spin_unlock_irq(&send_cq->lock);
  400. else if (send_cq->mcq.cqn < recv_cq->mcq.cqn) {
  401. spin_unlock(&recv_cq->lock);
  402. spin_unlock_irq(&send_cq->lock);
  403. } else {
  404. spin_unlock(&send_cq->lock);
  405. spin_unlock_irq(&recv_cq->lock);
  406. }
  407. }
  408. static void destroy_qp_common(struct mlx4_ib_dev *dev, struct mlx4_ib_qp *qp,
  409. int is_user)
  410. {
  411. struct mlx4_ib_cq *send_cq, *recv_cq;
  412. if (qp->state != IB_QPS_RESET)
  413. if (mlx4_qp_modify(dev->dev, NULL, to_mlx4_state(qp->state),
  414. MLX4_QP_STATE_RST, NULL, 0, 0, &qp->mqp))
  415. printk(KERN_WARNING "mlx4_ib: modify QP %06x to RESET failed.\n",
  416. qp->mqp.qpn);
  417. send_cq = to_mcq(qp->ibqp.send_cq);
  418. recv_cq = to_mcq(qp->ibqp.recv_cq);
  419. mlx4_ib_lock_cqs(send_cq, recv_cq);
  420. if (!is_user) {
  421. __mlx4_ib_cq_clean(recv_cq, qp->mqp.qpn,
  422. qp->ibqp.srq ? to_msrq(qp->ibqp.srq): NULL);
  423. if (send_cq != recv_cq)
  424. __mlx4_ib_cq_clean(send_cq, qp->mqp.qpn, NULL);
  425. }
  426. mlx4_qp_remove(dev->dev, &qp->mqp);
  427. mlx4_ib_unlock_cqs(send_cq, recv_cq);
  428. mlx4_qp_free(dev->dev, &qp->mqp);
  429. mlx4_mtt_cleanup(dev->dev, &qp->mtt);
  430. if (is_user) {
  431. if (!qp->ibqp.srq)
  432. mlx4_ib_db_unmap_user(to_mucontext(qp->ibqp.uobject->context),
  433. &qp->db);
  434. ib_umem_release(qp->umem);
  435. } else {
  436. kfree(qp->sq.wrid);
  437. kfree(qp->rq.wrid);
  438. mlx4_buf_free(dev->dev, qp->buf_size, &qp->buf);
  439. if (!qp->ibqp.srq)
  440. mlx4_ib_db_free(dev, &qp->db);
  441. }
  442. }
  443. struct ib_qp *mlx4_ib_create_qp(struct ib_pd *pd,
  444. struct ib_qp_init_attr *init_attr,
  445. struct ib_udata *udata)
  446. {
  447. struct mlx4_ib_dev *dev = to_mdev(pd->device);
  448. struct mlx4_ib_sqp *sqp;
  449. struct mlx4_ib_qp *qp;
  450. int err;
  451. switch (init_attr->qp_type) {
  452. case IB_QPT_RC:
  453. case IB_QPT_UC:
  454. case IB_QPT_UD:
  455. {
  456. qp = kmalloc(sizeof *qp, GFP_KERNEL);
  457. if (!qp)
  458. return ERR_PTR(-ENOMEM);
  459. err = create_qp_common(dev, pd, init_attr, udata, 0, qp);
  460. if (err) {
  461. kfree(qp);
  462. return ERR_PTR(err);
  463. }
  464. qp->ibqp.qp_num = qp->mqp.qpn;
  465. break;
  466. }
  467. case IB_QPT_SMI:
  468. case IB_QPT_GSI:
  469. {
  470. /* Userspace is not allowed to create special QPs: */
  471. if (pd->uobject)
  472. return ERR_PTR(-EINVAL);
  473. sqp = kmalloc(sizeof *sqp, GFP_KERNEL);
  474. if (!sqp)
  475. return ERR_PTR(-ENOMEM);
  476. qp = &sqp->qp;
  477. err = create_qp_common(dev, pd, init_attr, udata,
  478. dev->dev->caps.sqp_start +
  479. (init_attr->qp_type == IB_QPT_SMI ? 0 : 2) +
  480. init_attr->port_num - 1,
  481. qp);
  482. if (err) {
  483. kfree(sqp);
  484. return ERR_PTR(err);
  485. }
  486. qp->port = init_attr->port_num;
  487. qp->ibqp.qp_num = init_attr->qp_type == IB_QPT_SMI ? 0 : 1;
  488. break;
  489. }
  490. default:
  491. /* Don't support raw QPs */
  492. return ERR_PTR(-EINVAL);
  493. }
  494. return &qp->ibqp;
  495. }
  496. int mlx4_ib_destroy_qp(struct ib_qp *qp)
  497. {
  498. struct mlx4_ib_dev *dev = to_mdev(qp->device);
  499. struct mlx4_ib_qp *mqp = to_mqp(qp);
  500. if (is_qp0(dev, mqp))
  501. mlx4_CLOSE_PORT(dev->dev, mqp->port);
  502. destroy_qp_common(dev, mqp, !!qp->pd->uobject);
  503. if (is_sqp(dev, mqp))
  504. kfree(to_msqp(mqp));
  505. else
  506. kfree(mqp);
  507. return 0;
  508. }
  509. static int to_mlx4_st(enum ib_qp_type type)
  510. {
  511. switch (type) {
  512. case IB_QPT_RC: return MLX4_QP_ST_RC;
  513. case IB_QPT_UC: return MLX4_QP_ST_UC;
  514. case IB_QPT_UD: return MLX4_QP_ST_UD;
  515. case IB_QPT_SMI:
  516. case IB_QPT_GSI: return MLX4_QP_ST_MLX;
  517. default: return -1;
  518. }
  519. }
  520. static __be32 to_mlx4_access_flags(struct mlx4_ib_qp *qp, const struct ib_qp_attr *attr,
  521. int attr_mask)
  522. {
  523. u8 dest_rd_atomic;
  524. u32 access_flags;
  525. u32 hw_access_flags = 0;
  526. if (attr_mask & IB_QP_MAX_DEST_RD_ATOMIC)
  527. dest_rd_atomic = attr->max_dest_rd_atomic;
  528. else
  529. dest_rd_atomic = qp->resp_depth;
  530. if (attr_mask & IB_QP_ACCESS_FLAGS)
  531. access_flags = attr->qp_access_flags;
  532. else
  533. access_flags = qp->atomic_rd_en;
  534. if (!dest_rd_atomic)
  535. access_flags &= IB_ACCESS_REMOTE_WRITE;
  536. if (access_flags & IB_ACCESS_REMOTE_READ)
  537. hw_access_flags |= MLX4_QP_BIT_RRE;
  538. if (access_flags & IB_ACCESS_REMOTE_ATOMIC)
  539. hw_access_flags |= MLX4_QP_BIT_RAE;
  540. if (access_flags & IB_ACCESS_REMOTE_WRITE)
  541. hw_access_flags |= MLX4_QP_BIT_RWE;
  542. return cpu_to_be32(hw_access_flags);
  543. }
  544. static void store_sqp_attrs(struct mlx4_ib_sqp *sqp, const struct ib_qp_attr *attr,
  545. int attr_mask)
  546. {
  547. if (attr_mask & IB_QP_PKEY_INDEX)
  548. sqp->pkey_index = attr->pkey_index;
  549. if (attr_mask & IB_QP_QKEY)
  550. sqp->qkey = attr->qkey;
  551. if (attr_mask & IB_QP_SQ_PSN)
  552. sqp->send_psn = attr->sq_psn;
  553. }
  554. static void mlx4_set_sched(struct mlx4_qp_path *path, u8 port)
  555. {
  556. path->sched_queue = (path->sched_queue & 0xbf) | ((port - 1) << 6);
  557. }
  558. static int mlx4_set_path(struct mlx4_ib_dev *dev, const struct ib_ah_attr *ah,
  559. struct mlx4_qp_path *path, u8 port)
  560. {
  561. path->grh_mylmc = ah->src_path_bits & 0x7f;
  562. path->rlid = cpu_to_be16(ah->dlid);
  563. if (ah->static_rate) {
  564. path->static_rate = ah->static_rate + MLX4_STAT_RATE_OFFSET;
  565. while (path->static_rate > IB_RATE_2_5_GBPS + MLX4_STAT_RATE_OFFSET &&
  566. !(1 << path->static_rate & dev->dev->caps.stat_rate_support))
  567. --path->static_rate;
  568. } else
  569. path->static_rate = 0;
  570. path->counter_index = 0xff;
  571. if (ah->ah_flags & IB_AH_GRH) {
  572. if (ah->grh.sgid_index >= dev->dev->caps.gid_table_len[port]) {
  573. printk(KERN_ERR "sgid_index (%u) too large. max is %d\n",
  574. ah->grh.sgid_index, dev->dev->caps.gid_table_len[port] - 1);
  575. return -1;
  576. }
  577. path->grh_mylmc |= 1 << 7;
  578. path->mgid_index = ah->grh.sgid_index;
  579. path->hop_limit = ah->grh.hop_limit;
  580. path->tclass_flowlabel =
  581. cpu_to_be32((ah->grh.traffic_class << 20) |
  582. (ah->grh.flow_label));
  583. memcpy(path->rgid, ah->grh.dgid.raw, 16);
  584. }
  585. path->sched_queue = MLX4_IB_DEFAULT_SCHED_QUEUE |
  586. ((port - 1) << 6) | ((ah->sl & 0xf) << 2);
  587. return 0;
  588. }
  589. static int __mlx4_ib_modify_qp(struct ib_qp *ibqp,
  590. const struct ib_qp_attr *attr, int attr_mask,
  591. enum ib_qp_state cur_state, enum ib_qp_state new_state)
  592. {
  593. struct mlx4_ib_dev *dev = to_mdev(ibqp->device);
  594. struct mlx4_ib_qp *qp = to_mqp(ibqp);
  595. struct mlx4_qp_context *context;
  596. enum mlx4_qp_optpar optpar = 0;
  597. int sqd_event;
  598. int err = -EINVAL;
  599. context = kzalloc(sizeof *context, GFP_KERNEL);
  600. if (!context)
  601. return -ENOMEM;
  602. context->flags = cpu_to_be32((to_mlx4_state(new_state) << 28) |
  603. (to_mlx4_st(ibqp->qp_type) << 16));
  604. context->flags |= cpu_to_be32(1 << 8); /* DE? */
  605. if (!(attr_mask & IB_QP_PATH_MIG_STATE))
  606. context->flags |= cpu_to_be32(MLX4_QP_PM_MIGRATED << 11);
  607. else {
  608. optpar |= MLX4_QP_OPTPAR_PM_STATE;
  609. switch (attr->path_mig_state) {
  610. case IB_MIG_MIGRATED:
  611. context->flags |= cpu_to_be32(MLX4_QP_PM_MIGRATED << 11);
  612. break;
  613. case IB_MIG_REARM:
  614. context->flags |= cpu_to_be32(MLX4_QP_PM_REARM << 11);
  615. break;
  616. case IB_MIG_ARMED:
  617. context->flags |= cpu_to_be32(MLX4_QP_PM_ARMED << 11);
  618. break;
  619. }
  620. }
  621. if (ibqp->qp_type == IB_QPT_GSI || ibqp->qp_type == IB_QPT_SMI ||
  622. ibqp->qp_type == IB_QPT_UD)
  623. context->mtu_msgmax = (IB_MTU_4096 << 5) | 11;
  624. else if (attr_mask & IB_QP_PATH_MTU) {
  625. if (attr->path_mtu < IB_MTU_256 || attr->path_mtu > IB_MTU_4096) {
  626. printk(KERN_ERR "path MTU (%u) is invalid\n",
  627. attr->path_mtu);
  628. return -EINVAL;
  629. }
  630. context->mtu_msgmax = (attr->path_mtu << 5) | 31;
  631. }
  632. if (qp->rq.wqe_cnt)
  633. context->rq_size_stride = ilog2(qp->rq.wqe_cnt) << 3;
  634. context->rq_size_stride |= qp->rq.wqe_shift - 4;
  635. if (qp->sq.wqe_cnt)
  636. context->sq_size_stride = ilog2(qp->sq.wqe_cnt) << 3;
  637. context->sq_size_stride |= qp->sq.wqe_shift - 4;
  638. if (cur_state == IB_QPS_RESET && new_state == IB_QPS_INIT)
  639. context->sq_size_stride |= !!qp->sq_no_prefetch << 7;
  640. if (qp->ibqp.uobject)
  641. context->usr_page = cpu_to_be32(to_mucontext(ibqp->uobject->context)->uar.index);
  642. else
  643. context->usr_page = cpu_to_be32(dev->priv_uar.index);
  644. if (attr_mask & IB_QP_DEST_QPN)
  645. context->remote_qpn = cpu_to_be32(attr->dest_qp_num);
  646. if (attr_mask & IB_QP_PORT) {
  647. if (cur_state == IB_QPS_SQD && new_state == IB_QPS_SQD &&
  648. !(attr_mask & IB_QP_AV)) {
  649. mlx4_set_sched(&context->pri_path, attr->port_num);
  650. optpar |= MLX4_QP_OPTPAR_SCHED_QUEUE;
  651. }
  652. }
  653. if (attr_mask & IB_QP_PKEY_INDEX) {
  654. context->pri_path.pkey_index = attr->pkey_index;
  655. optpar |= MLX4_QP_OPTPAR_PKEY_INDEX;
  656. }
  657. if (attr_mask & IB_QP_AV) {
  658. if (mlx4_set_path(dev, &attr->ah_attr, &context->pri_path,
  659. attr_mask & IB_QP_PORT ? attr->port_num : qp->port)) {
  660. err = -EINVAL;
  661. goto out;
  662. }
  663. optpar |= (MLX4_QP_OPTPAR_PRIMARY_ADDR_PATH |
  664. MLX4_QP_OPTPAR_SCHED_QUEUE);
  665. }
  666. if (attr_mask & IB_QP_TIMEOUT) {
  667. context->pri_path.ackto = attr->timeout << 3;
  668. optpar |= MLX4_QP_OPTPAR_ACK_TIMEOUT;
  669. }
  670. if (attr_mask & IB_QP_ALT_PATH) {
  671. if (attr->alt_port_num == 0 ||
  672. attr->alt_port_num > dev->dev->caps.num_ports)
  673. return -EINVAL;
  674. if (attr->alt_pkey_index >=
  675. dev->dev->caps.pkey_table_len[attr->alt_port_num])
  676. return -EINVAL;
  677. if (mlx4_set_path(dev, &attr->alt_ah_attr, &context->alt_path,
  678. attr->alt_port_num))
  679. return -EINVAL;
  680. context->alt_path.pkey_index = attr->alt_pkey_index;
  681. context->alt_path.ackto = attr->alt_timeout << 3;
  682. optpar |= MLX4_QP_OPTPAR_ALT_ADDR_PATH;
  683. }
  684. context->pd = cpu_to_be32(to_mpd(ibqp->pd)->pdn);
  685. context->params1 = cpu_to_be32(MLX4_IB_ACK_REQ_FREQ << 28);
  686. if (attr_mask & IB_QP_RNR_RETRY) {
  687. context->params1 |= cpu_to_be32(attr->rnr_retry << 13);
  688. optpar |= MLX4_QP_OPTPAR_RNR_RETRY;
  689. }
  690. if (attr_mask & IB_QP_RETRY_CNT) {
  691. context->params1 |= cpu_to_be32(attr->retry_cnt << 16);
  692. optpar |= MLX4_QP_OPTPAR_RETRY_COUNT;
  693. }
  694. if (attr_mask & IB_QP_MAX_QP_RD_ATOMIC) {
  695. if (attr->max_rd_atomic)
  696. context->params1 |=
  697. cpu_to_be32(fls(attr->max_rd_atomic - 1) << 21);
  698. optpar |= MLX4_QP_OPTPAR_SRA_MAX;
  699. }
  700. if (attr_mask & IB_QP_SQ_PSN)
  701. context->next_send_psn = cpu_to_be32(attr->sq_psn);
  702. context->cqn_send = cpu_to_be32(to_mcq(ibqp->send_cq)->mcq.cqn);
  703. if (attr_mask & IB_QP_MAX_DEST_RD_ATOMIC) {
  704. if (attr->max_dest_rd_atomic)
  705. context->params2 |=
  706. cpu_to_be32(fls(attr->max_dest_rd_atomic - 1) << 21);
  707. optpar |= MLX4_QP_OPTPAR_RRA_MAX;
  708. }
  709. if (attr_mask & (IB_QP_ACCESS_FLAGS | IB_QP_MAX_DEST_RD_ATOMIC)) {
  710. context->params2 |= to_mlx4_access_flags(qp, attr, attr_mask);
  711. optpar |= MLX4_QP_OPTPAR_RWE | MLX4_QP_OPTPAR_RRE | MLX4_QP_OPTPAR_RAE;
  712. }
  713. if (ibqp->srq)
  714. context->params2 |= cpu_to_be32(MLX4_QP_BIT_RIC);
  715. if (attr_mask & IB_QP_MIN_RNR_TIMER) {
  716. context->rnr_nextrecvpsn |= cpu_to_be32(attr->min_rnr_timer << 24);
  717. optpar |= MLX4_QP_OPTPAR_RNR_TIMEOUT;
  718. }
  719. if (attr_mask & IB_QP_RQ_PSN)
  720. context->rnr_nextrecvpsn |= cpu_to_be32(attr->rq_psn);
  721. context->cqn_recv = cpu_to_be32(to_mcq(ibqp->recv_cq)->mcq.cqn);
  722. if (attr_mask & IB_QP_QKEY) {
  723. context->qkey = cpu_to_be32(attr->qkey);
  724. optpar |= MLX4_QP_OPTPAR_Q_KEY;
  725. }
  726. if (ibqp->srq)
  727. context->srqn = cpu_to_be32(1 << 24 | to_msrq(ibqp->srq)->msrq.srqn);
  728. if (!ibqp->srq && cur_state == IB_QPS_RESET && new_state == IB_QPS_INIT)
  729. context->db_rec_addr = cpu_to_be64(qp->db.dma);
  730. if (cur_state == IB_QPS_INIT &&
  731. new_state == IB_QPS_RTR &&
  732. (ibqp->qp_type == IB_QPT_GSI || ibqp->qp_type == IB_QPT_SMI ||
  733. ibqp->qp_type == IB_QPT_UD)) {
  734. context->pri_path.sched_queue = (qp->port - 1) << 6;
  735. if (is_qp0(dev, qp))
  736. context->pri_path.sched_queue |= MLX4_IB_DEFAULT_QP0_SCHED_QUEUE;
  737. else
  738. context->pri_path.sched_queue |= MLX4_IB_DEFAULT_SCHED_QUEUE;
  739. }
  740. if (cur_state == IB_QPS_RTS && new_state == IB_QPS_SQD &&
  741. attr_mask & IB_QP_EN_SQD_ASYNC_NOTIFY && attr->en_sqd_async_notify)
  742. sqd_event = 1;
  743. else
  744. sqd_event = 0;
  745. /*
  746. * Before passing a kernel QP to the HW, make sure that the
  747. * ownership bits of the send queue are set and the SQ
  748. * headroom is stamped so that the hardware doesn't start
  749. * processing stale work requests.
  750. */
  751. if (!ibqp->uobject && cur_state == IB_QPS_RESET && new_state == IB_QPS_INIT) {
  752. struct mlx4_wqe_ctrl_seg *ctrl;
  753. int i;
  754. for (i = 0; i < qp->sq.wqe_cnt; ++i) {
  755. ctrl = get_send_wqe(qp, i);
  756. ctrl->owner_opcode = cpu_to_be32(1 << 31);
  757. stamp_send_wqe(qp, i);
  758. }
  759. }
  760. err = mlx4_qp_modify(dev->dev, &qp->mtt, to_mlx4_state(cur_state),
  761. to_mlx4_state(new_state), context, optpar,
  762. sqd_event, &qp->mqp);
  763. if (err)
  764. goto out;
  765. qp->state = new_state;
  766. if (attr_mask & IB_QP_ACCESS_FLAGS)
  767. qp->atomic_rd_en = attr->qp_access_flags;
  768. if (attr_mask & IB_QP_MAX_DEST_RD_ATOMIC)
  769. qp->resp_depth = attr->max_dest_rd_atomic;
  770. if (attr_mask & IB_QP_PORT)
  771. qp->port = attr->port_num;
  772. if (attr_mask & IB_QP_ALT_PATH)
  773. qp->alt_port = attr->alt_port_num;
  774. if (is_sqp(dev, qp))
  775. store_sqp_attrs(to_msqp(qp), attr, attr_mask);
  776. /*
  777. * If we moved QP0 to RTR, bring the IB link up; if we moved
  778. * QP0 to RESET or ERROR, bring the link back down.
  779. */
  780. if (is_qp0(dev, qp)) {
  781. if (cur_state != IB_QPS_RTR && new_state == IB_QPS_RTR)
  782. if (mlx4_INIT_PORT(dev->dev, qp->port))
  783. printk(KERN_WARNING "INIT_PORT failed for port %d\n",
  784. qp->port);
  785. if (cur_state != IB_QPS_RESET && cur_state != IB_QPS_ERR &&
  786. (new_state == IB_QPS_RESET || new_state == IB_QPS_ERR))
  787. mlx4_CLOSE_PORT(dev->dev, qp->port);
  788. }
  789. /*
  790. * If we moved a kernel QP to RESET, clean up all old CQ
  791. * entries and reinitialize the QP.
  792. */
  793. if (new_state == IB_QPS_RESET && !ibqp->uobject) {
  794. mlx4_ib_cq_clean(to_mcq(ibqp->recv_cq), qp->mqp.qpn,
  795. ibqp->srq ? to_msrq(ibqp->srq): NULL);
  796. if (ibqp->send_cq != ibqp->recv_cq)
  797. mlx4_ib_cq_clean(to_mcq(ibqp->send_cq), qp->mqp.qpn, NULL);
  798. qp->rq.head = 0;
  799. qp->rq.tail = 0;
  800. qp->sq.head = 0;
  801. qp->sq.tail = 0;
  802. if (!ibqp->srq)
  803. *qp->db.db = 0;
  804. }
  805. out:
  806. kfree(context);
  807. return err;
  808. }
  809. static const struct ib_qp_attr mlx4_ib_qp_attr = { .port_num = 1 };
  810. static const int mlx4_ib_qp_attr_mask_table[IB_QPT_UD + 1] = {
  811. [IB_QPT_UD] = (IB_QP_PKEY_INDEX |
  812. IB_QP_PORT |
  813. IB_QP_QKEY),
  814. [IB_QPT_UC] = (IB_QP_PKEY_INDEX |
  815. IB_QP_PORT |
  816. IB_QP_ACCESS_FLAGS),
  817. [IB_QPT_RC] = (IB_QP_PKEY_INDEX |
  818. IB_QP_PORT |
  819. IB_QP_ACCESS_FLAGS),
  820. [IB_QPT_SMI] = (IB_QP_PKEY_INDEX |
  821. IB_QP_QKEY),
  822. [IB_QPT_GSI] = (IB_QP_PKEY_INDEX |
  823. IB_QP_QKEY),
  824. };
  825. int mlx4_ib_modify_qp(struct ib_qp *ibqp, struct ib_qp_attr *attr,
  826. int attr_mask, struct ib_udata *udata)
  827. {
  828. struct mlx4_ib_dev *dev = to_mdev(ibqp->device);
  829. struct mlx4_ib_qp *qp = to_mqp(ibqp);
  830. enum ib_qp_state cur_state, new_state;
  831. int err = -EINVAL;
  832. mutex_lock(&qp->mutex);
  833. cur_state = attr_mask & IB_QP_CUR_STATE ? attr->cur_qp_state : qp->state;
  834. new_state = attr_mask & IB_QP_STATE ? attr->qp_state : cur_state;
  835. if (!ib_modify_qp_is_ok(cur_state, new_state, ibqp->qp_type, attr_mask))
  836. goto out;
  837. if ((attr_mask & IB_QP_PORT) &&
  838. (attr->port_num == 0 || attr->port_num > dev->dev->caps.num_ports)) {
  839. goto out;
  840. }
  841. if (attr_mask & IB_QP_PKEY_INDEX) {
  842. int p = attr_mask & IB_QP_PORT ? attr->port_num : qp->port;
  843. if (attr->pkey_index >= dev->dev->caps.pkey_table_len[p])
  844. goto out;
  845. }
  846. if (attr_mask & IB_QP_MAX_QP_RD_ATOMIC &&
  847. attr->max_rd_atomic > dev->dev->caps.max_qp_init_rdma) {
  848. goto out;
  849. }
  850. if (attr_mask & IB_QP_MAX_DEST_RD_ATOMIC &&
  851. attr->max_dest_rd_atomic > dev->dev->caps.max_qp_dest_rdma) {
  852. goto out;
  853. }
  854. if (cur_state == new_state && cur_state == IB_QPS_RESET) {
  855. err = 0;
  856. goto out;
  857. }
  858. if (cur_state == IB_QPS_RESET && new_state == IB_QPS_ERR) {
  859. err = __mlx4_ib_modify_qp(ibqp, &mlx4_ib_qp_attr,
  860. mlx4_ib_qp_attr_mask_table[ibqp->qp_type],
  861. IB_QPS_RESET, IB_QPS_INIT);
  862. if (err)
  863. goto out;
  864. cur_state = IB_QPS_INIT;
  865. }
  866. err = __mlx4_ib_modify_qp(ibqp, attr, attr_mask, cur_state, new_state);
  867. out:
  868. mutex_unlock(&qp->mutex);
  869. return err;
  870. }
  871. static int build_mlx_header(struct mlx4_ib_sqp *sqp, struct ib_send_wr *wr,
  872. void *wqe)
  873. {
  874. struct ib_device *ib_dev = &to_mdev(sqp->qp.ibqp.device)->ib_dev;
  875. struct mlx4_wqe_mlx_seg *mlx = wqe;
  876. struct mlx4_wqe_inline_seg *inl = wqe + sizeof *mlx;
  877. struct mlx4_ib_ah *ah = to_mah(wr->wr.ud.ah);
  878. u16 pkey;
  879. int send_size;
  880. int header_size;
  881. int i;
  882. send_size = 0;
  883. for (i = 0; i < wr->num_sge; ++i)
  884. send_size += wr->sg_list[i].length;
  885. ib_ud_header_init(send_size, mlx4_ib_ah_grh_present(ah), &sqp->ud_header);
  886. sqp->ud_header.lrh.service_level =
  887. be32_to_cpu(ah->av.sl_tclass_flowlabel) >> 28;
  888. sqp->ud_header.lrh.destination_lid = ah->av.dlid;
  889. sqp->ud_header.lrh.source_lid = cpu_to_be16(ah->av.g_slid & 0x7f);
  890. if (mlx4_ib_ah_grh_present(ah)) {
  891. sqp->ud_header.grh.traffic_class =
  892. (be32_to_cpu(ah->av.sl_tclass_flowlabel) >> 20) & 0xff;
  893. sqp->ud_header.grh.flow_label =
  894. ah->av.sl_tclass_flowlabel & cpu_to_be32(0xfffff);
  895. sqp->ud_header.grh.hop_limit = ah->av.hop_limit;
  896. ib_get_cached_gid(ib_dev, be32_to_cpu(ah->av.port_pd) >> 24,
  897. ah->av.gid_index, &sqp->ud_header.grh.source_gid);
  898. memcpy(sqp->ud_header.grh.destination_gid.raw,
  899. ah->av.dgid, 16);
  900. }
  901. mlx->flags &= cpu_to_be32(MLX4_WQE_CTRL_CQ_UPDATE);
  902. mlx->flags |= cpu_to_be32((!sqp->qp.ibqp.qp_num ? MLX4_WQE_MLX_VL15 : 0) |
  903. (sqp->ud_header.lrh.destination_lid ==
  904. IB_LID_PERMISSIVE ? MLX4_WQE_MLX_SLR : 0) |
  905. (sqp->ud_header.lrh.service_level << 8));
  906. mlx->rlid = sqp->ud_header.lrh.destination_lid;
  907. switch (wr->opcode) {
  908. case IB_WR_SEND:
  909. sqp->ud_header.bth.opcode = IB_OPCODE_UD_SEND_ONLY;
  910. sqp->ud_header.immediate_present = 0;
  911. break;
  912. case IB_WR_SEND_WITH_IMM:
  913. sqp->ud_header.bth.opcode = IB_OPCODE_UD_SEND_ONLY_WITH_IMMEDIATE;
  914. sqp->ud_header.immediate_present = 1;
  915. sqp->ud_header.immediate_data = wr->imm_data;
  916. break;
  917. default:
  918. return -EINVAL;
  919. }
  920. sqp->ud_header.lrh.virtual_lane = !sqp->qp.ibqp.qp_num ? 15 : 0;
  921. if (sqp->ud_header.lrh.destination_lid == IB_LID_PERMISSIVE)
  922. sqp->ud_header.lrh.source_lid = IB_LID_PERMISSIVE;
  923. sqp->ud_header.bth.solicited_event = !!(wr->send_flags & IB_SEND_SOLICITED);
  924. if (!sqp->qp.ibqp.qp_num)
  925. ib_get_cached_pkey(ib_dev, sqp->qp.port, sqp->pkey_index, &pkey);
  926. else
  927. ib_get_cached_pkey(ib_dev, sqp->qp.port, wr->wr.ud.pkey_index, &pkey);
  928. sqp->ud_header.bth.pkey = cpu_to_be16(pkey);
  929. sqp->ud_header.bth.destination_qpn = cpu_to_be32(wr->wr.ud.remote_qpn);
  930. sqp->ud_header.bth.psn = cpu_to_be32((sqp->send_psn++) & ((1 << 24) - 1));
  931. sqp->ud_header.deth.qkey = cpu_to_be32(wr->wr.ud.remote_qkey & 0x80000000 ?
  932. sqp->qkey : wr->wr.ud.remote_qkey);
  933. sqp->ud_header.deth.source_qpn = cpu_to_be32(sqp->qp.ibqp.qp_num);
  934. header_size = ib_ud_header_pack(&sqp->ud_header, sqp->header_buf);
  935. if (0) {
  936. printk(KERN_ERR "built UD header of size %d:\n", header_size);
  937. for (i = 0; i < header_size / 4; ++i) {
  938. if (i % 8 == 0)
  939. printk(" [%02x] ", i * 4);
  940. printk(" %08x",
  941. be32_to_cpu(((__be32 *) sqp->header_buf)[i]));
  942. if ((i + 1) % 8 == 0)
  943. printk("\n");
  944. }
  945. printk("\n");
  946. }
  947. inl->byte_count = cpu_to_be32(1 << 31 | header_size);
  948. memcpy(inl + 1, sqp->header_buf, header_size);
  949. return ALIGN(sizeof (struct mlx4_wqe_inline_seg) + header_size, 16);
  950. }
  951. static int mlx4_wq_overflow(struct mlx4_ib_wq *wq, int nreq, struct ib_cq *ib_cq)
  952. {
  953. unsigned cur;
  954. struct mlx4_ib_cq *cq;
  955. cur = wq->head - wq->tail;
  956. if (likely(cur + nreq < wq->max_post))
  957. return 0;
  958. cq = to_mcq(ib_cq);
  959. spin_lock(&cq->lock);
  960. cur = wq->head - wq->tail;
  961. spin_unlock(&cq->lock);
  962. return cur + nreq >= wq->max_post;
  963. }
  964. int mlx4_ib_post_send(struct ib_qp *ibqp, struct ib_send_wr *wr,
  965. struct ib_send_wr **bad_wr)
  966. {
  967. struct mlx4_ib_qp *qp = to_mqp(ibqp);
  968. void *wqe;
  969. struct mlx4_wqe_ctrl_seg *ctrl;
  970. unsigned long flags;
  971. int nreq;
  972. int err = 0;
  973. int ind;
  974. int size;
  975. int i;
  976. spin_lock_irqsave(&qp->rq.lock, flags);
  977. ind = qp->sq.head;
  978. for (nreq = 0; wr; ++nreq, wr = wr->next) {
  979. if (mlx4_wq_overflow(&qp->sq, nreq, qp->ibqp.send_cq)) {
  980. err = -ENOMEM;
  981. *bad_wr = wr;
  982. goto out;
  983. }
  984. if (unlikely(wr->num_sge > qp->sq.max_gs)) {
  985. err = -EINVAL;
  986. *bad_wr = wr;
  987. goto out;
  988. }
  989. ctrl = wqe = get_send_wqe(qp, ind & (qp->sq.wqe_cnt - 1));
  990. qp->sq.wrid[ind & (qp->sq.wqe_cnt - 1)] = wr->wr_id;
  991. ctrl->srcrb_flags =
  992. (wr->send_flags & IB_SEND_SIGNALED ?
  993. cpu_to_be32(MLX4_WQE_CTRL_CQ_UPDATE) : 0) |
  994. (wr->send_flags & IB_SEND_SOLICITED ?
  995. cpu_to_be32(MLX4_WQE_CTRL_SOLICITED) : 0) |
  996. qp->sq_signal_bits;
  997. if (wr->opcode == IB_WR_SEND_WITH_IMM ||
  998. wr->opcode == IB_WR_RDMA_WRITE_WITH_IMM)
  999. ctrl->imm = wr->imm_data;
  1000. else
  1001. ctrl->imm = 0;
  1002. wqe += sizeof *ctrl;
  1003. size = sizeof *ctrl / 16;
  1004. switch (ibqp->qp_type) {
  1005. case IB_QPT_RC:
  1006. case IB_QPT_UC:
  1007. switch (wr->opcode) {
  1008. case IB_WR_ATOMIC_CMP_AND_SWP:
  1009. case IB_WR_ATOMIC_FETCH_AND_ADD:
  1010. ((struct mlx4_wqe_raddr_seg *) wqe)->raddr =
  1011. cpu_to_be64(wr->wr.atomic.remote_addr);
  1012. ((struct mlx4_wqe_raddr_seg *) wqe)->rkey =
  1013. cpu_to_be32(wr->wr.atomic.rkey);
  1014. ((struct mlx4_wqe_raddr_seg *) wqe)->reserved = 0;
  1015. wqe += sizeof (struct mlx4_wqe_raddr_seg);
  1016. if (wr->opcode == IB_WR_ATOMIC_CMP_AND_SWP) {
  1017. ((struct mlx4_wqe_atomic_seg *) wqe)->swap_add =
  1018. cpu_to_be64(wr->wr.atomic.swap);
  1019. ((struct mlx4_wqe_atomic_seg *) wqe)->compare =
  1020. cpu_to_be64(wr->wr.atomic.compare_add);
  1021. } else {
  1022. ((struct mlx4_wqe_atomic_seg *) wqe)->swap_add =
  1023. cpu_to_be64(wr->wr.atomic.compare_add);
  1024. ((struct mlx4_wqe_atomic_seg *) wqe)->compare = 0;
  1025. }
  1026. wqe += sizeof (struct mlx4_wqe_atomic_seg);
  1027. size += (sizeof (struct mlx4_wqe_raddr_seg) +
  1028. sizeof (struct mlx4_wqe_atomic_seg)) / 16;
  1029. break;
  1030. case IB_WR_RDMA_READ:
  1031. case IB_WR_RDMA_WRITE:
  1032. case IB_WR_RDMA_WRITE_WITH_IMM:
  1033. ((struct mlx4_wqe_raddr_seg *) wqe)->raddr =
  1034. cpu_to_be64(wr->wr.rdma.remote_addr);
  1035. ((struct mlx4_wqe_raddr_seg *) wqe)->rkey =
  1036. cpu_to_be32(wr->wr.rdma.rkey);
  1037. ((struct mlx4_wqe_raddr_seg *) wqe)->reserved = 0;
  1038. wqe += sizeof (struct mlx4_wqe_raddr_seg);
  1039. size += sizeof (struct mlx4_wqe_raddr_seg) / 16;
  1040. break;
  1041. default:
  1042. /* No extra segments required for sends */
  1043. break;
  1044. }
  1045. break;
  1046. case IB_QPT_UD:
  1047. memcpy(((struct mlx4_wqe_datagram_seg *) wqe)->av,
  1048. &to_mah(wr->wr.ud.ah)->av, sizeof (struct mlx4_av));
  1049. ((struct mlx4_wqe_datagram_seg *) wqe)->dqpn =
  1050. cpu_to_be32(wr->wr.ud.remote_qpn);
  1051. ((struct mlx4_wqe_datagram_seg *) wqe)->qkey =
  1052. cpu_to_be32(wr->wr.ud.remote_qkey);
  1053. wqe += sizeof (struct mlx4_wqe_datagram_seg);
  1054. size += sizeof (struct mlx4_wqe_datagram_seg) / 16;
  1055. break;
  1056. case IB_QPT_SMI:
  1057. case IB_QPT_GSI:
  1058. err = build_mlx_header(to_msqp(qp), wr, ctrl);
  1059. if (err < 0) {
  1060. *bad_wr = wr;
  1061. goto out;
  1062. }
  1063. wqe += err;
  1064. size += err / 16;
  1065. err = 0;
  1066. break;
  1067. default:
  1068. break;
  1069. }
  1070. for (i = 0; i < wr->num_sge; ++i) {
  1071. ((struct mlx4_wqe_data_seg *) wqe)->byte_count =
  1072. cpu_to_be32(wr->sg_list[i].length);
  1073. ((struct mlx4_wqe_data_seg *) wqe)->lkey =
  1074. cpu_to_be32(wr->sg_list[i].lkey);
  1075. ((struct mlx4_wqe_data_seg *) wqe)->addr =
  1076. cpu_to_be64(wr->sg_list[i].addr);
  1077. wqe += sizeof (struct mlx4_wqe_data_seg);
  1078. size += sizeof (struct mlx4_wqe_data_seg) / 16;
  1079. }
  1080. /* Add one more inline data segment for ICRC for MLX sends */
  1081. if (qp->ibqp.qp_type == IB_QPT_SMI || qp->ibqp.qp_type == IB_QPT_GSI) {
  1082. ((struct mlx4_wqe_inline_seg *) wqe)->byte_count =
  1083. cpu_to_be32((1 << 31) | 4);
  1084. ((u32 *) wqe)[1] = 0;
  1085. wqe += sizeof (struct mlx4_wqe_data_seg);
  1086. size += sizeof (struct mlx4_wqe_data_seg) / 16;
  1087. }
  1088. ctrl->fence_size = (wr->send_flags & IB_SEND_FENCE ?
  1089. MLX4_WQE_CTRL_FENCE : 0) | size;
  1090. /*
  1091. * Make sure descriptor is fully written before
  1092. * setting ownership bit (because HW can start
  1093. * executing as soon as we do).
  1094. */
  1095. wmb();
  1096. if (wr->opcode < 0 || wr->opcode >= ARRAY_SIZE(mlx4_ib_opcode)) {
  1097. err = -EINVAL;
  1098. goto out;
  1099. }
  1100. ctrl->owner_opcode = mlx4_ib_opcode[wr->opcode] |
  1101. (ind & qp->sq.wqe_cnt ? cpu_to_be32(1 << 31) : 0);
  1102. /*
  1103. * We can improve latency by not stamping the last
  1104. * send queue WQE until after ringing the doorbell, so
  1105. * only stamp here if there are still more WQEs to post.
  1106. */
  1107. if (wr->next)
  1108. stamp_send_wqe(qp, (ind + qp->sq_spare_wqes) &
  1109. (qp->sq.wqe_cnt - 1));
  1110. ++ind;
  1111. }
  1112. out:
  1113. if (likely(nreq)) {
  1114. qp->sq.head += nreq;
  1115. /*
  1116. * Make sure that descriptors are written before
  1117. * doorbell record.
  1118. */
  1119. wmb();
  1120. writel(qp->doorbell_qpn,
  1121. to_mdev(ibqp->device)->uar_map + MLX4_SEND_DOORBELL);
  1122. /*
  1123. * Make sure doorbells don't leak out of SQ spinlock
  1124. * and reach the HCA out of order.
  1125. */
  1126. mmiowb();
  1127. stamp_send_wqe(qp, (ind + qp->sq_spare_wqes - 1) &
  1128. (qp->sq.wqe_cnt - 1));
  1129. }
  1130. spin_unlock_irqrestore(&qp->rq.lock, flags);
  1131. return err;
  1132. }
  1133. int mlx4_ib_post_recv(struct ib_qp *ibqp, struct ib_recv_wr *wr,
  1134. struct ib_recv_wr **bad_wr)
  1135. {
  1136. struct mlx4_ib_qp *qp = to_mqp(ibqp);
  1137. struct mlx4_wqe_data_seg *scat;
  1138. unsigned long flags;
  1139. int err = 0;
  1140. int nreq;
  1141. int ind;
  1142. int i;
  1143. spin_lock_irqsave(&qp->rq.lock, flags);
  1144. ind = qp->rq.head & (qp->rq.wqe_cnt - 1);
  1145. for (nreq = 0; wr; ++nreq, wr = wr->next) {
  1146. if (mlx4_wq_overflow(&qp->rq, nreq, qp->ibqp.send_cq)) {
  1147. err = -ENOMEM;
  1148. *bad_wr = wr;
  1149. goto out;
  1150. }
  1151. if (unlikely(wr->num_sge > qp->rq.max_gs)) {
  1152. err = -EINVAL;
  1153. *bad_wr = wr;
  1154. goto out;
  1155. }
  1156. scat = get_recv_wqe(qp, ind);
  1157. for (i = 0; i < wr->num_sge; ++i) {
  1158. scat[i].byte_count = cpu_to_be32(wr->sg_list[i].length);
  1159. scat[i].lkey = cpu_to_be32(wr->sg_list[i].lkey);
  1160. scat[i].addr = cpu_to_be64(wr->sg_list[i].addr);
  1161. }
  1162. if (i < qp->rq.max_gs) {
  1163. scat[i].byte_count = 0;
  1164. scat[i].lkey = cpu_to_be32(MLX4_INVALID_LKEY);
  1165. scat[i].addr = 0;
  1166. }
  1167. qp->rq.wrid[ind] = wr->wr_id;
  1168. ind = (ind + 1) & (qp->rq.wqe_cnt - 1);
  1169. }
  1170. out:
  1171. if (likely(nreq)) {
  1172. qp->rq.head += nreq;
  1173. /*
  1174. * Make sure that descriptors are written before
  1175. * doorbell record.
  1176. */
  1177. wmb();
  1178. *qp->db.db = cpu_to_be32(qp->rq.head & 0xffff);
  1179. }
  1180. spin_unlock_irqrestore(&qp->rq.lock, flags);
  1181. return err;
  1182. }