intel_hdmi.c 36 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295
  1. /*
  2. * Copyright 2006 Dave Airlie <airlied@linux.ie>
  3. * Copyright © 2006-2009 Intel Corporation
  4. *
  5. * Permission is hereby granted, free of charge, to any person obtaining a
  6. * copy of this software and associated documentation files (the "Software"),
  7. * to deal in the Software without restriction, including without limitation
  8. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  9. * and/or sell copies of the Software, and to permit persons to whom the
  10. * Software is furnished to do so, subject to the following conditions:
  11. *
  12. * The above copyright notice and this permission notice (including the next
  13. * paragraph) shall be included in all copies or substantial portions of the
  14. * Software.
  15. *
  16. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  17. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  18. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  19. * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
  20. * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
  21. * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER
  22. * DEALINGS IN THE SOFTWARE.
  23. *
  24. * Authors:
  25. * Eric Anholt <eric@anholt.net>
  26. * Jesse Barnes <jesse.barnes@intel.com>
  27. */
  28. #include <linux/i2c.h>
  29. #include <linux/slab.h>
  30. #include <linux/delay.h>
  31. #include <linux/hdmi.h>
  32. #include <drm/drmP.h>
  33. #include <drm/drm_crtc.h>
  34. #include <drm/drm_edid.h>
  35. #include "intel_drv.h"
  36. #include <drm/i915_drm.h>
  37. #include "i915_drv.h"
  38. static struct drm_device *intel_hdmi_to_dev(struct intel_hdmi *intel_hdmi)
  39. {
  40. return hdmi_to_dig_port(intel_hdmi)->base.base.dev;
  41. }
  42. static void
  43. assert_hdmi_port_disabled(struct intel_hdmi *intel_hdmi)
  44. {
  45. struct drm_device *dev = intel_hdmi_to_dev(intel_hdmi);
  46. struct drm_i915_private *dev_priv = dev->dev_private;
  47. uint32_t enabled_bits;
  48. enabled_bits = HAS_DDI(dev) ? DDI_BUF_CTL_ENABLE : SDVO_ENABLE;
  49. WARN(I915_READ(intel_hdmi->hdmi_reg) & enabled_bits,
  50. "HDMI port enabled, expecting disabled\n");
  51. }
  52. struct intel_hdmi *enc_to_intel_hdmi(struct drm_encoder *encoder)
  53. {
  54. struct intel_digital_port *intel_dig_port =
  55. container_of(encoder, struct intel_digital_port, base.base);
  56. return &intel_dig_port->hdmi;
  57. }
  58. static struct intel_hdmi *intel_attached_hdmi(struct drm_connector *connector)
  59. {
  60. return enc_to_intel_hdmi(&intel_attached_encoder(connector)->base);
  61. }
  62. void intel_dip_infoframe_csum(struct dip_infoframe *frame)
  63. {
  64. uint8_t *data = (uint8_t *)frame;
  65. uint8_t sum = 0;
  66. unsigned i;
  67. frame->checksum = 0;
  68. frame->ecc = 0;
  69. for (i = 0; i < frame->len + DIP_HEADER_SIZE; i++)
  70. sum += data[i];
  71. frame->checksum = 0x100 - sum;
  72. }
  73. static u32 g4x_infoframe_index(enum hdmi_infoframe_type type)
  74. {
  75. switch (type) {
  76. case HDMI_INFOFRAME_TYPE_AVI:
  77. return VIDEO_DIP_SELECT_AVI;
  78. case HDMI_INFOFRAME_TYPE_SPD:
  79. return VIDEO_DIP_SELECT_SPD;
  80. default:
  81. DRM_DEBUG_DRIVER("unknown info frame type %d\n", type);
  82. return 0;
  83. }
  84. }
  85. static u32 g4x_infoframe_enable(enum hdmi_infoframe_type type)
  86. {
  87. switch (type) {
  88. case HDMI_INFOFRAME_TYPE_AVI:
  89. return VIDEO_DIP_ENABLE_AVI;
  90. case HDMI_INFOFRAME_TYPE_SPD:
  91. return VIDEO_DIP_ENABLE_SPD;
  92. default:
  93. DRM_DEBUG_DRIVER("unknown info frame type %d\n", type);
  94. return 0;
  95. }
  96. }
  97. static u32 hsw_infoframe_enable(enum hdmi_infoframe_type type)
  98. {
  99. switch (type) {
  100. case HDMI_INFOFRAME_TYPE_AVI:
  101. return VIDEO_DIP_ENABLE_AVI_HSW;
  102. case HDMI_INFOFRAME_TYPE_SPD:
  103. return VIDEO_DIP_ENABLE_SPD_HSW;
  104. default:
  105. DRM_DEBUG_DRIVER("unknown info frame type %d\n", type);
  106. return 0;
  107. }
  108. }
  109. static u32 hsw_infoframe_data_reg(enum hdmi_infoframe_type type,
  110. enum transcoder cpu_transcoder)
  111. {
  112. switch (type) {
  113. case HDMI_INFOFRAME_TYPE_AVI:
  114. return HSW_TVIDEO_DIP_AVI_DATA(cpu_transcoder);
  115. case HDMI_INFOFRAME_TYPE_SPD:
  116. return HSW_TVIDEO_DIP_SPD_DATA(cpu_transcoder);
  117. default:
  118. DRM_DEBUG_DRIVER("unknown info frame type %d\n", type);
  119. return 0;
  120. }
  121. }
  122. static void g4x_write_infoframe(struct drm_encoder *encoder,
  123. enum hdmi_infoframe_type type,
  124. const uint8_t *frame, ssize_t len)
  125. {
  126. uint32_t *data = (uint32_t *)frame;
  127. struct drm_device *dev = encoder->dev;
  128. struct drm_i915_private *dev_priv = dev->dev_private;
  129. u32 val = I915_READ(VIDEO_DIP_CTL);
  130. int i;
  131. WARN(!(val & VIDEO_DIP_ENABLE), "Writing DIP with CTL reg disabled\n");
  132. val &= ~(VIDEO_DIP_SELECT_MASK | 0xf); /* clear DIP data offset */
  133. val |= g4x_infoframe_index(type);
  134. val &= ~g4x_infoframe_enable(type);
  135. I915_WRITE(VIDEO_DIP_CTL, val);
  136. mmiowb();
  137. for (i = 0; i < len; i += 4) {
  138. I915_WRITE(VIDEO_DIP_DATA, *data);
  139. data++;
  140. }
  141. /* Write every possible data byte to force correct ECC calculation. */
  142. for (; i < VIDEO_DIP_DATA_SIZE; i += 4)
  143. I915_WRITE(VIDEO_DIP_DATA, 0);
  144. mmiowb();
  145. val |= g4x_infoframe_enable(type);
  146. val &= ~VIDEO_DIP_FREQ_MASK;
  147. val |= VIDEO_DIP_FREQ_VSYNC;
  148. I915_WRITE(VIDEO_DIP_CTL, val);
  149. POSTING_READ(VIDEO_DIP_CTL);
  150. }
  151. static void ibx_write_infoframe(struct drm_encoder *encoder,
  152. enum hdmi_infoframe_type type,
  153. const uint8_t *frame, ssize_t len)
  154. {
  155. uint32_t *data = (uint32_t *)frame;
  156. struct drm_device *dev = encoder->dev;
  157. struct drm_i915_private *dev_priv = dev->dev_private;
  158. struct intel_crtc *intel_crtc = to_intel_crtc(encoder->crtc);
  159. int i, reg = TVIDEO_DIP_CTL(intel_crtc->pipe);
  160. u32 val = I915_READ(reg);
  161. WARN(!(val & VIDEO_DIP_ENABLE), "Writing DIP with CTL reg disabled\n");
  162. val &= ~(VIDEO_DIP_SELECT_MASK | 0xf); /* clear DIP data offset */
  163. val |= g4x_infoframe_index(type);
  164. val &= ~g4x_infoframe_enable(type);
  165. I915_WRITE(reg, val);
  166. mmiowb();
  167. for (i = 0; i < len; i += 4) {
  168. I915_WRITE(TVIDEO_DIP_DATA(intel_crtc->pipe), *data);
  169. data++;
  170. }
  171. /* Write every possible data byte to force correct ECC calculation. */
  172. for (; i < VIDEO_DIP_DATA_SIZE; i += 4)
  173. I915_WRITE(TVIDEO_DIP_DATA(intel_crtc->pipe), 0);
  174. mmiowb();
  175. val |= g4x_infoframe_enable(type);
  176. val &= ~VIDEO_DIP_FREQ_MASK;
  177. val |= VIDEO_DIP_FREQ_VSYNC;
  178. I915_WRITE(reg, val);
  179. POSTING_READ(reg);
  180. }
  181. static void cpt_write_infoframe(struct drm_encoder *encoder,
  182. enum hdmi_infoframe_type type,
  183. const uint8_t *frame, ssize_t len)
  184. {
  185. uint32_t *data = (uint32_t *)frame;
  186. struct drm_device *dev = encoder->dev;
  187. struct drm_i915_private *dev_priv = dev->dev_private;
  188. struct intel_crtc *intel_crtc = to_intel_crtc(encoder->crtc);
  189. int i, reg = TVIDEO_DIP_CTL(intel_crtc->pipe);
  190. u32 val = I915_READ(reg);
  191. WARN(!(val & VIDEO_DIP_ENABLE), "Writing DIP with CTL reg disabled\n");
  192. val &= ~(VIDEO_DIP_SELECT_MASK | 0xf); /* clear DIP data offset */
  193. val |= g4x_infoframe_index(type);
  194. /* The DIP control register spec says that we need to update the AVI
  195. * infoframe without clearing its enable bit */
  196. if (type != HDMI_INFOFRAME_TYPE_AVI)
  197. val &= ~g4x_infoframe_enable(type);
  198. I915_WRITE(reg, val);
  199. mmiowb();
  200. for (i = 0; i < len; i += 4) {
  201. I915_WRITE(TVIDEO_DIP_DATA(intel_crtc->pipe), *data);
  202. data++;
  203. }
  204. /* Write every possible data byte to force correct ECC calculation. */
  205. for (; i < VIDEO_DIP_DATA_SIZE; i += 4)
  206. I915_WRITE(TVIDEO_DIP_DATA(intel_crtc->pipe), 0);
  207. mmiowb();
  208. val |= g4x_infoframe_enable(type);
  209. val &= ~VIDEO_DIP_FREQ_MASK;
  210. val |= VIDEO_DIP_FREQ_VSYNC;
  211. I915_WRITE(reg, val);
  212. POSTING_READ(reg);
  213. }
  214. static void vlv_write_infoframe(struct drm_encoder *encoder,
  215. enum hdmi_infoframe_type type,
  216. const uint8_t *frame, ssize_t len)
  217. {
  218. uint32_t *data = (uint32_t *)frame;
  219. struct drm_device *dev = encoder->dev;
  220. struct drm_i915_private *dev_priv = dev->dev_private;
  221. struct intel_crtc *intel_crtc = to_intel_crtc(encoder->crtc);
  222. int i, reg = VLV_TVIDEO_DIP_CTL(intel_crtc->pipe);
  223. u32 val = I915_READ(reg);
  224. WARN(!(val & VIDEO_DIP_ENABLE), "Writing DIP with CTL reg disabled\n");
  225. val &= ~(VIDEO_DIP_SELECT_MASK | 0xf); /* clear DIP data offset */
  226. val |= g4x_infoframe_index(type);
  227. val &= ~g4x_infoframe_enable(type);
  228. I915_WRITE(reg, val);
  229. mmiowb();
  230. for (i = 0; i < len; i += 4) {
  231. I915_WRITE(VLV_TVIDEO_DIP_DATA(intel_crtc->pipe), *data);
  232. data++;
  233. }
  234. /* Write every possible data byte to force correct ECC calculation. */
  235. for (; i < VIDEO_DIP_DATA_SIZE; i += 4)
  236. I915_WRITE(VLV_TVIDEO_DIP_DATA(intel_crtc->pipe), 0);
  237. mmiowb();
  238. val |= g4x_infoframe_enable(type);
  239. val &= ~VIDEO_DIP_FREQ_MASK;
  240. val |= VIDEO_DIP_FREQ_VSYNC;
  241. I915_WRITE(reg, val);
  242. POSTING_READ(reg);
  243. }
  244. static void hsw_write_infoframe(struct drm_encoder *encoder,
  245. enum hdmi_infoframe_type type,
  246. const uint8_t *frame, ssize_t len)
  247. {
  248. uint32_t *data = (uint32_t *)frame;
  249. struct drm_device *dev = encoder->dev;
  250. struct drm_i915_private *dev_priv = dev->dev_private;
  251. struct intel_crtc *intel_crtc = to_intel_crtc(encoder->crtc);
  252. u32 ctl_reg = HSW_TVIDEO_DIP_CTL(intel_crtc->config.cpu_transcoder);
  253. u32 data_reg;
  254. int i;
  255. u32 val = I915_READ(ctl_reg);
  256. data_reg = hsw_infoframe_data_reg(type,
  257. intel_crtc->config.cpu_transcoder);
  258. if (data_reg == 0)
  259. return;
  260. val &= ~hsw_infoframe_enable(type);
  261. I915_WRITE(ctl_reg, val);
  262. mmiowb();
  263. for (i = 0; i < len; i += 4) {
  264. I915_WRITE(data_reg + i, *data);
  265. data++;
  266. }
  267. /* Write every possible data byte to force correct ECC calculation. */
  268. for (; i < VIDEO_DIP_DATA_SIZE; i += 4)
  269. I915_WRITE(data_reg + i, 0);
  270. mmiowb();
  271. val |= hsw_infoframe_enable(type);
  272. I915_WRITE(ctl_reg, val);
  273. POSTING_READ(ctl_reg);
  274. }
  275. /*
  276. * The data we write to the DIP data buffer registers is 1 byte bigger than the
  277. * HDMI infoframe size because of an ECC/reserved byte at position 3 (starting
  278. * at 0). It's also a byte used by DisplayPort so the same DIP registers can be
  279. * used for both technologies.
  280. *
  281. * DW0: Reserved/ECC/DP | HB2 | HB1 | HB0
  282. * DW1: DB3 | DB2 | DB1 | DB0
  283. * DW2: DB7 | DB6 | DB5 | DB4
  284. * DW3: ...
  285. *
  286. * (HB is Header Byte, DB is Data Byte)
  287. *
  288. * The hdmi pack() functions don't know about that hardware specific hole so we
  289. * trick them by giving an offset into the buffer and moving back the header
  290. * bytes by one.
  291. */
  292. static void intel_set_infoframe(struct drm_encoder *encoder,
  293. union hdmi_infoframe *frame)
  294. {
  295. struct intel_hdmi *intel_hdmi = enc_to_intel_hdmi(encoder);
  296. uint8_t buffer[VIDEO_DIP_DATA_SIZE];
  297. ssize_t len;
  298. /* see comment above for the reason for this offset */
  299. len = hdmi_infoframe_pack(frame, buffer + 1, sizeof(buffer) - 1);
  300. if (len < 0)
  301. return;
  302. /* Insert the 'hole' (see big comment above) at position 3 */
  303. buffer[0] = buffer[1];
  304. buffer[1] = buffer[2];
  305. buffer[2] = buffer[3];
  306. buffer[3] = 0;
  307. len++;
  308. intel_hdmi->write_infoframe(encoder, frame->any.type, buffer, len);
  309. }
  310. static void intel_hdmi_set_avi_infoframe(struct drm_encoder *encoder,
  311. struct drm_display_mode *adjusted_mode)
  312. {
  313. struct intel_hdmi *intel_hdmi = enc_to_intel_hdmi(encoder);
  314. struct intel_crtc *intel_crtc = to_intel_crtc(encoder->crtc);
  315. union hdmi_infoframe frame;
  316. int ret;
  317. ret = drm_hdmi_avi_infoframe_from_display_mode(&frame.avi,
  318. adjusted_mode);
  319. if (ret < 0) {
  320. DRM_ERROR("couldn't fill AVI infoframe\n");
  321. return;
  322. }
  323. if (adjusted_mode->flags & DRM_MODE_FLAG_DBLCLK)
  324. frame.avi.pixel_repeat = 1;
  325. if (intel_hdmi->rgb_quant_range_selectable) {
  326. if (intel_crtc->config.limited_color_range)
  327. frame.avi.quantization_range =
  328. HDMI_QUANTIZATION_RANGE_LIMITED;
  329. else
  330. frame.avi.quantization_range =
  331. HDMI_QUANTIZATION_RANGE_FULL;
  332. }
  333. intel_set_infoframe(encoder, &frame);
  334. }
  335. static void intel_hdmi_set_spd_infoframe(struct drm_encoder *encoder)
  336. {
  337. union hdmi_infoframe frame;
  338. int ret;
  339. ret = hdmi_spd_infoframe_init(&frame.spd, "Intel", "Integrated gfx");
  340. if (ret < 0) {
  341. DRM_ERROR("couldn't fill SPD infoframe\n");
  342. return;
  343. }
  344. frame.spd.sdi = HDMI_SPD_SDI_PC;
  345. intel_set_infoframe(encoder, &frame);
  346. }
  347. static void g4x_set_infoframes(struct drm_encoder *encoder,
  348. struct drm_display_mode *adjusted_mode)
  349. {
  350. struct drm_i915_private *dev_priv = encoder->dev->dev_private;
  351. struct intel_digital_port *intel_dig_port = enc_to_dig_port(encoder);
  352. struct intel_hdmi *intel_hdmi = &intel_dig_port->hdmi;
  353. u32 reg = VIDEO_DIP_CTL;
  354. u32 val = I915_READ(reg);
  355. u32 port;
  356. assert_hdmi_port_disabled(intel_hdmi);
  357. /* If the registers were not initialized yet, they might be zeroes,
  358. * which means we're selecting the AVI DIP and we're setting its
  359. * frequency to once. This seems to really confuse the HW and make
  360. * things stop working (the register spec says the AVI always needs to
  361. * be sent every VSync). So here we avoid writing to the register more
  362. * than we need and also explicitly select the AVI DIP and explicitly
  363. * set its frequency to every VSync. Avoiding to write it twice seems to
  364. * be enough to solve the problem, but being defensive shouldn't hurt us
  365. * either. */
  366. val |= VIDEO_DIP_SELECT_AVI | VIDEO_DIP_FREQ_VSYNC;
  367. if (!intel_hdmi->has_hdmi_sink) {
  368. if (!(val & VIDEO_DIP_ENABLE))
  369. return;
  370. val &= ~VIDEO_DIP_ENABLE;
  371. I915_WRITE(reg, val);
  372. POSTING_READ(reg);
  373. return;
  374. }
  375. switch (intel_dig_port->port) {
  376. case PORT_B:
  377. port = VIDEO_DIP_PORT_B;
  378. break;
  379. case PORT_C:
  380. port = VIDEO_DIP_PORT_C;
  381. break;
  382. default:
  383. BUG();
  384. return;
  385. }
  386. if (port != (val & VIDEO_DIP_PORT_MASK)) {
  387. if (val & VIDEO_DIP_ENABLE) {
  388. val &= ~VIDEO_DIP_ENABLE;
  389. I915_WRITE(reg, val);
  390. POSTING_READ(reg);
  391. }
  392. val &= ~VIDEO_DIP_PORT_MASK;
  393. val |= port;
  394. }
  395. val |= VIDEO_DIP_ENABLE;
  396. val &= ~VIDEO_DIP_ENABLE_VENDOR;
  397. I915_WRITE(reg, val);
  398. POSTING_READ(reg);
  399. intel_hdmi_set_avi_infoframe(encoder, adjusted_mode);
  400. intel_hdmi_set_spd_infoframe(encoder);
  401. }
  402. static void ibx_set_infoframes(struct drm_encoder *encoder,
  403. struct drm_display_mode *adjusted_mode)
  404. {
  405. struct drm_i915_private *dev_priv = encoder->dev->dev_private;
  406. struct intel_crtc *intel_crtc = to_intel_crtc(encoder->crtc);
  407. struct intel_digital_port *intel_dig_port = enc_to_dig_port(encoder);
  408. struct intel_hdmi *intel_hdmi = &intel_dig_port->hdmi;
  409. u32 reg = TVIDEO_DIP_CTL(intel_crtc->pipe);
  410. u32 val = I915_READ(reg);
  411. u32 port;
  412. assert_hdmi_port_disabled(intel_hdmi);
  413. /* See the big comment in g4x_set_infoframes() */
  414. val |= VIDEO_DIP_SELECT_AVI | VIDEO_DIP_FREQ_VSYNC;
  415. if (!intel_hdmi->has_hdmi_sink) {
  416. if (!(val & VIDEO_DIP_ENABLE))
  417. return;
  418. val &= ~VIDEO_DIP_ENABLE;
  419. I915_WRITE(reg, val);
  420. POSTING_READ(reg);
  421. return;
  422. }
  423. switch (intel_dig_port->port) {
  424. case PORT_B:
  425. port = VIDEO_DIP_PORT_B;
  426. break;
  427. case PORT_C:
  428. port = VIDEO_DIP_PORT_C;
  429. break;
  430. case PORT_D:
  431. port = VIDEO_DIP_PORT_D;
  432. break;
  433. default:
  434. BUG();
  435. return;
  436. }
  437. if (port != (val & VIDEO_DIP_PORT_MASK)) {
  438. if (val & VIDEO_DIP_ENABLE) {
  439. val &= ~VIDEO_DIP_ENABLE;
  440. I915_WRITE(reg, val);
  441. POSTING_READ(reg);
  442. }
  443. val &= ~VIDEO_DIP_PORT_MASK;
  444. val |= port;
  445. }
  446. val |= VIDEO_DIP_ENABLE;
  447. val &= ~(VIDEO_DIP_ENABLE_VENDOR | VIDEO_DIP_ENABLE_GAMUT |
  448. VIDEO_DIP_ENABLE_GCP);
  449. I915_WRITE(reg, val);
  450. POSTING_READ(reg);
  451. intel_hdmi_set_avi_infoframe(encoder, adjusted_mode);
  452. intel_hdmi_set_spd_infoframe(encoder);
  453. }
  454. static void cpt_set_infoframes(struct drm_encoder *encoder,
  455. struct drm_display_mode *adjusted_mode)
  456. {
  457. struct drm_i915_private *dev_priv = encoder->dev->dev_private;
  458. struct intel_crtc *intel_crtc = to_intel_crtc(encoder->crtc);
  459. struct intel_hdmi *intel_hdmi = enc_to_intel_hdmi(encoder);
  460. u32 reg = TVIDEO_DIP_CTL(intel_crtc->pipe);
  461. u32 val = I915_READ(reg);
  462. assert_hdmi_port_disabled(intel_hdmi);
  463. /* See the big comment in g4x_set_infoframes() */
  464. val |= VIDEO_DIP_SELECT_AVI | VIDEO_DIP_FREQ_VSYNC;
  465. if (!intel_hdmi->has_hdmi_sink) {
  466. if (!(val & VIDEO_DIP_ENABLE))
  467. return;
  468. val &= ~(VIDEO_DIP_ENABLE | VIDEO_DIP_ENABLE_AVI);
  469. I915_WRITE(reg, val);
  470. POSTING_READ(reg);
  471. return;
  472. }
  473. /* Set both together, unset both together: see the spec. */
  474. val |= VIDEO_DIP_ENABLE | VIDEO_DIP_ENABLE_AVI;
  475. val &= ~(VIDEO_DIP_ENABLE_VENDOR | VIDEO_DIP_ENABLE_GAMUT |
  476. VIDEO_DIP_ENABLE_GCP);
  477. I915_WRITE(reg, val);
  478. POSTING_READ(reg);
  479. intel_hdmi_set_avi_infoframe(encoder, adjusted_mode);
  480. intel_hdmi_set_spd_infoframe(encoder);
  481. }
  482. static void vlv_set_infoframes(struct drm_encoder *encoder,
  483. struct drm_display_mode *adjusted_mode)
  484. {
  485. struct drm_i915_private *dev_priv = encoder->dev->dev_private;
  486. struct intel_crtc *intel_crtc = to_intel_crtc(encoder->crtc);
  487. struct intel_hdmi *intel_hdmi = enc_to_intel_hdmi(encoder);
  488. u32 reg = VLV_TVIDEO_DIP_CTL(intel_crtc->pipe);
  489. u32 val = I915_READ(reg);
  490. assert_hdmi_port_disabled(intel_hdmi);
  491. /* See the big comment in g4x_set_infoframes() */
  492. val |= VIDEO_DIP_SELECT_AVI | VIDEO_DIP_FREQ_VSYNC;
  493. if (!intel_hdmi->has_hdmi_sink) {
  494. if (!(val & VIDEO_DIP_ENABLE))
  495. return;
  496. val &= ~VIDEO_DIP_ENABLE;
  497. I915_WRITE(reg, val);
  498. POSTING_READ(reg);
  499. return;
  500. }
  501. val |= VIDEO_DIP_ENABLE;
  502. val &= ~(VIDEO_DIP_ENABLE_VENDOR | VIDEO_DIP_ENABLE_GAMUT |
  503. VIDEO_DIP_ENABLE_GCP);
  504. I915_WRITE(reg, val);
  505. POSTING_READ(reg);
  506. intel_hdmi_set_avi_infoframe(encoder, adjusted_mode);
  507. intel_hdmi_set_spd_infoframe(encoder);
  508. }
  509. static void hsw_set_infoframes(struct drm_encoder *encoder,
  510. struct drm_display_mode *adjusted_mode)
  511. {
  512. struct drm_i915_private *dev_priv = encoder->dev->dev_private;
  513. struct intel_crtc *intel_crtc = to_intel_crtc(encoder->crtc);
  514. struct intel_hdmi *intel_hdmi = enc_to_intel_hdmi(encoder);
  515. u32 reg = HSW_TVIDEO_DIP_CTL(intel_crtc->config.cpu_transcoder);
  516. u32 val = I915_READ(reg);
  517. assert_hdmi_port_disabled(intel_hdmi);
  518. if (!intel_hdmi->has_hdmi_sink) {
  519. I915_WRITE(reg, 0);
  520. POSTING_READ(reg);
  521. return;
  522. }
  523. val &= ~(VIDEO_DIP_ENABLE_VSC_HSW | VIDEO_DIP_ENABLE_GCP_HSW |
  524. VIDEO_DIP_ENABLE_VS_HSW | VIDEO_DIP_ENABLE_GMP_HSW);
  525. I915_WRITE(reg, val);
  526. POSTING_READ(reg);
  527. intel_hdmi_set_avi_infoframe(encoder, adjusted_mode);
  528. intel_hdmi_set_spd_infoframe(encoder);
  529. }
  530. static void intel_hdmi_mode_set(struct intel_encoder *encoder)
  531. {
  532. struct drm_device *dev = encoder->base.dev;
  533. struct drm_i915_private *dev_priv = dev->dev_private;
  534. struct intel_crtc *crtc = to_intel_crtc(encoder->base.crtc);
  535. struct intel_hdmi *intel_hdmi = enc_to_intel_hdmi(&encoder->base);
  536. struct drm_display_mode *adjusted_mode = &crtc->config.adjusted_mode;
  537. u32 hdmi_val;
  538. hdmi_val = SDVO_ENCODING_HDMI;
  539. if (!HAS_PCH_SPLIT(dev))
  540. hdmi_val |= intel_hdmi->color_range;
  541. if (adjusted_mode->flags & DRM_MODE_FLAG_PVSYNC)
  542. hdmi_val |= SDVO_VSYNC_ACTIVE_HIGH;
  543. if (adjusted_mode->flags & DRM_MODE_FLAG_PHSYNC)
  544. hdmi_val |= SDVO_HSYNC_ACTIVE_HIGH;
  545. if (crtc->config.pipe_bpp > 24)
  546. hdmi_val |= HDMI_COLOR_FORMAT_12bpc;
  547. else
  548. hdmi_val |= SDVO_COLOR_FORMAT_8bpc;
  549. /* Required on CPT */
  550. if (intel_hdmi->has_hdmi_sink && HAS_PCH_CPT(dev))
  551. hdmi_val |= HDMI_MODE_SELECT_HDMI;
  552. if (intel_hdmi->has_audio) {
  553. DRM_DEBUG_DRIVER("Enabling HDMI audio on pipe %c\n",
  554. pipe_name(crtc->pipe));
  555. hdmi_val |= SDVO_AUDIO_ENABLE;
  556. hdmi_val |= HDMI_MODE_SELECT_HDMI;
  557. intel_write_eld(&encoder->base, adjusted_mode);
  558. }
  559. if (HAS_PCH_CPT(dev))
  560. hdmi_val |= SDVO_PIPE_SEL_CPT(crtc->pipe);
  561. else
  562. hdmi_val |= SDVO_PIPE_SEL(crtc->pipe);
  563. I915_WRITE(intel_hdmi->hdmi_reg, hdmi_val);
  564. POSTING_READ(intel_hdmi->hdmi_reg);
  565. intel_hdmi->set_infoframes(&encoder->base, adjusted_mode);
  566. }
  567. static bool intel_hdmi_get_hw_state(struct intel_encoder *encoder,
  568. enum pipe *pipe)
  569. {
  570. struct drm_device *dev = encoder->base.dev;
  571. struct drm_i915_private *dev_priv = dev->dev_private;
  572. struct intel_hdmi *intel_hdmi = enc_to_intel_hdmi(&encoder->base);
  573. u32 tmp;
  574. tmp = I915_READ(intel_hdmi->hdmi_reg);
  575. if (!(tmp & SDVO_ENABLE))
  576. return false;
  577. if (HAS_PCH_CPT(dev))
  578. *pipe = PORT_TO_PIPE_CPT(tmp);
  579. else
  580. *pipe = PORT_TO_PIPE(tmp);
  581. return true;
  582. }
  583. static void intel_hdmi_get_config(struct intel_encoder *encoder,
  584. struct intel_crtc_config *pipe_config)
  585. {
  586. struct intel_hdmi *intel_hdmi = enc_to_intel_hdmi(&encoder->base);
  587. struct drm_i915_private *dev_priv = encoder->base.dev->dev_private;
  588. u32 tmp, flags = 0;
  589. tmp = I915_READ(intel_hdmi->hdmi_reg);
  590. if (tmp & SDVO_HSYNC_ACTIVE_HIGH)
  591. flags |= DRM_MODE_FLAG_PHSYNC;
  592. else
  593. flags |= DRM_MODE_FLAG_NHSYNC;
  594. if (tmp & SDVO_VSYNC_ACTIVE_HIGH)
  595. flags |= DRM_MODE_FLAG_PVSYNC;
  596. else
  597. flags |= DRM_MODE_FLAG_NVSYNC;
  598. pipe_config->adjusted_mode.flags |= flags;
  599. }
  600. static void intel_enable_hdmi(struct intel_encoder *encoder)
  601. {
  602. struct drm_device *dev = encoder->base.dev;
  603. struct drm_i915_private *dev_priv = dev->dev_private;
  604. struct intel_crtc *intel_crtc = to_intel_crtc(encoder->base.crtc);
  605. struct intel_hdmi *intel_hdmi = enc_to_intel_hdmi(&encoder->base);
  606. u32 temp;
  607. u32 enable_bits = SDVO_ENABLE;
  608. if (intel_hdmi->has_audio)
  609. enable_bits |= SDVO_AUDIO_ENABLE;
  610. temp = I915_READ(intel_hdmi->hdmi_reg);
  611. /* HW workaround for IBX, we need to move the port to transcoder A
  612. * before disabling it, so restore the transcoder select bit here. */
  613. if (HAS_PCH_IBX(dev))
  614. enable_bits |= SDVO_PIPE_SEL(intel_crtc->pipe);
  615. /* HW workaround, need to toggle enable bit off and on for 12bpc, but
  616. * we do this anyway which shows more stable in testing.
  617. */
  618. if (HAS_PCH_SPLIT(dev)) {
  619. I915_WRITE(intel_hdmi->hdmi_reg, temp & ~SDVO_ENABLE);
  620. POSTING_READ(intel_hdmi->hdmi_reg);
  621. }
  622. temp |= enable_bits;
  623. I915_WRITE(intel_hdmi->hdmi_reg, temp);
  624. POSTING_READ(intel_hdmi->hdmi_reg);
  625. /* HW workaround, need to write this twice for issue that may result
  626. * in first write getting masked.
  627. */
  628. if (HAS_PCH_SPLIT(dev)) {
  629. I915_WRITE(intel_hdmi->hdmi_reg, temp);
  630. POSTING_READ(intel_hdmi->hdmi_reg);
  631. }
  632. }
  633. static void vlv_enable_hdmi(struct intel_encoder *encoder)
  634. {
  635. }
  636. static void intel_disable_hdmi(struct intel_encoder *encoder)
  637. {
  638. struct drm_device *dev = encoder->base.dev;
  639. struct drm_i915_private *dev_priv = dev->dev_private;
  640. struct intel_hdmi *intel_hdmi = enc_to_intel_hdmi(&encoder->base);
  641. u32 temp;
  642. u32 enable_bits = SDVO_ENABLE | SDVO_AUDIO_ENABLE;
  643. temp = I915_READ(intel_hdmi->hdmi_reg);
  644. /* HW workaround for IBX, we need to move the port to transcoder A
  645. * before disabling it. */
  646. if (HAS_PCH_IBX(dev)) {
  647. struct drm_crtc *crtc = encoder->base.crtc;
  648. int pipe = crtc ? to_intel_crtc(crtc)->pipe : -1;
  649. if (temp & SDVO_PIPE_B_SELECT) {
  650. temp &= ~SDVO_PIPE_B_SELECT;
  651. I915_WRITE(intel_hdmi->hdmi_reg, temp);
  652. POSTING_READ(intel_hdmi->hdmi_reg);
  653. /* Again we need to write this twice. */
  654. I915_WRITE(intel_hdmi->hdmi_reg, temp);
  655. POSTING_READ(intel_hdmi->hdmi_reg);
  656. /* Transcoder selection bits only update
  657. * effectively on vblank. */
  658. if (crtc)
  659. intel_wait_for_vblank(dev, pipe);
  660. else
  661. msleep(50);
  662. }
  663. }
  664. /* HW workaround, need to toggle enable bit off and on for 12bpc, but
  665. * we do this anyway which shows more stable in testing.
  666. */
  667. if (HAS_PCH_SPLIT(dev)) {
  668. I915_WRITE(intel_hdmi->hdmi_reg, temp & ~SDVO_ENABLE);
  669. POSTING_READ(intel_hdmi->hdmi_reg);
  670. }
  671. temp &= ~enable_bits;
  672. I915_WRITE(intel_hdmi->hdmi_reg, temp);
  673. POSTING_READ(intel_hdmi->hdmi_reg);
  674. /* HW workaround, need to write this twice for issue that may result
  675. * in first write getting masked.
  676. */
  677. if (HAS_PCH_SPLIT(dev)) {
  678. I915_WRITE(intel_hdmi->hdmi_reg, temp);
  679. POSTING_READ(intel_hdmi->hdmi_reg);
  680. }
  681. }
  682. static int intel_hdmi_mode_valid(struct drm_connector *connector,
  683. struct drm_display_mode *mode)
  684. {
  685. if (mode->clock > 165000)
  686. return MODE_CLOCK_HIGH;
  687. if (mode->clock < 20000)
  688. return MODE_CLOCK_LOW;
  689. if (mode->flags & DRM_MODE_FLAG_DBLSCAN)
  690. return MODE_NO_DBLESCAN;
  691. return MODE_OK;
  692. }
  693. bool intel_hdmi_compute_config(struct intel_encoder *encoder,
  694. struct intel_crtc_config *pipe_config)
  695. {
  696. struct intel_hdmi *intel_hdmi = enc_to_intel_hdmi(&encoder->base);
  697. struct drm_device *dev = encoder->base.dev;
  698. struct drm_display_mode *adjusted_mode = &pipe_config->adjusted_mode;
  699. int clock_12bpc = pipe_config->requested_mode.clock * 3 / 2;
  700. int desired_bpp;
  701. if (intel_hdmi->color_range_auto) {
  702. /* See CEA-861-E - 5.1 Default Encoding Parameters */
  703. if (intel_hdmi->has_hdmi_sink &&
  704. drm_match_cea_mode(adjusted_mode) > 1)
  705. intel_hdmi->color_range = HDMI_COLOR_RANGE_16_235;
  706. else
  707. intel_hdmi->color_range = 0;
  708. }
  709. if (intel_hdmi->color_range)
  710. pipe_config->limited_color_range = true;
  711. if (HAS_PCH_SPLIT(dev) && !HAS_DDI(dev))
  712. pipe_config->has_pch_encoder = true;
  713. /*
  714. * HDMI is either 12 or 8, so if the display lets 10bpc sneak
  715. * through, clamp it down. Note that g4x/vlv don't support 12bpc hdmi
  716. * outputs. We also need to check that the higher clock still fits
  717. * within limits.
  718. */
  719. if (pipe_config->pipe_bpp > 8*3 && clock_12bpc <= 225000
  720. && HAS_PCH_SPLIT(dev)) {
  721. DRM_DEBUG_KMS("picking bpc to 12 for HDMI output\n");
  722. desired_bpp = 12*3;
  723. /* Need to adjust the port link by 1.5x for 12bpc. */
  724. pipe_config->port_clock = clock_12bpc;
  725. } else {
  726. DRM_DEBUG_KMS("picking bpc to 8 for HDMI output\n");
  727. desired_bpp = 8*3;
  728. }
  729. if (!pipe_config->bw_constrained) {
  730. DRM_DEBUG_KMS("forcing pipe bpc to %i for HDMI\n", desired_bpp);
  731. pipe_config->pipe_bpp = desired_bpp;
  732. }
  733. if (adjusted_mode->clock > 225000) {
  734. DRM_DEBUG_KMS("too high HDMI clock, rejecting mode\n");
  735. return false;
  736. }
  737. return true;
  738. }
  739. static enum drm_connector_status
  740. intel_hdmi_detect(struct drm_connector *connector, bool force)
  741. {
  742. struct drm_device *dev = connector->dev;
  743. struct intel_hdmi *intel_hdmi = intel_attached_hdmi(connector);
  744. struct intel_digital_port *intel_dig_port =
  745. hdmi_to_dig_port(intel_hdmi);
  746. struct intel_encoder *intel_encoder = &intel_dig_port->base;
  747. struct drm_i915_private *dev_priv = dev->dev_private;
  748. struct edid *edid;
  749. enum drm_connector_status status = connector_status_disconnected;
  750. DRM_DEBUG_KMS("[CONNECTOR:%d:%s]\n",
  751. connector->base.id, drm_get_connector_name(connector));
  752. intel_hdmi->has_hdmi_sink = false;
  753. intel_hdmi->has_audio = false;
  754. intel_hdmi->rgb_quant_range_selectable = false;
  755. edid = drm_get_edid(connector,
  756. intel_gmbus_get_adapter(dev_priv,
  757. intel_hdmi->ddc_bus));
  758. if (edid) {
  759. if (edid->input & DRM_EDID_INPUT_DIGITAL) {
  760. status = connector_status_connected;
  761. if (intel_hdmi->force_audio != HDMI_AUDIO_OFF_DVI)
  762. intel_hdmi->has_hdmi_sink =
  763. drm_detect_hdmi_monitor(edid);
  764. intel_hdmi->has_audio = drm_detect_monitor_audio(edid);
  765. intel_hdmi->rgb_quant_range_selectable =
  766. drm_rgb_quant_range_selectable(edid);
  767. }
  768. kfree(edid);
  769. }
  770. if (status == connector_status_connected) {
  771. if (intel_hdmi->force_audio != HDMI_AUDIO_AUTO)
  772. intel_hdmi->has_audio =
  773. (intel_hdmi->force_audio == HDMI_AUDIO_ON);
  774. intel_encoder->type = INTEL_OUTPUT_HDMI;
  775. }
  776. return status;
  777. }
  778. static int intel_hdmi_get_modes(struct drm_connector *connector)
  779. {
  780. struct intel_hdmi *intel_hdmi = intel_attached_hdmi(connector);
  781. struct drm_i915_private *dev_priv = connector->dev->dev_private;
  782. /* We should parse the EDID data and find out if it's an HDMI sink so
  783. * we can send audio to it.
  784. */
  785. return intel_ddc_get_modes(connector,
  786. intel_gmbus_get_adapter(dev_priv,
  787. intel_hdmi->ddc_bus));
  788. }
  789. static bool
  790. intel_hdmi_detect_audio(struct drm_connector *connector)
  791. {
  792. struct intel_hdmi *intel_hdmi = intel_attached_hdmi(connector);
  793. struct drm_i915_private *dev_priv = connector->dev->dev_private;
  794. struct edid *edid;
  795. bool has_audio = false;
  796. edid = drm_get_edid(connector,
  797. intel_gmbus_get_adapter(dev_priv,
  798. intel_hdmi->ddc_bus));
  799. if (edid) {
  800. if (edid->input & DRM_EDID_INPUT_DIGITAL)
  801. has_audio = drm_detect_monitor_audio(edid);
  802. kfree(edid);
  803. }
  804. return has_audio;
  805. }
  806. static int
  807. intel_hdmi_set_property(struct drm_connector *connector,
  808. struct drm_property *property,
  809. uint64_t val)
  810. {
  811. struct intel_hdmi *intel_hdmi = intel_attached_hdmi(connector);
  812. struct intel_digital_port *intel_dig_port =
  813. hdmi_to_dig_port(intel_hdmi);
  814. struct drm_i915_private *dev_priv = connector->dev->dev_private;
  815. int ret;
  816. ret = drm_object_property_set_value(&connector->base, property, val);
  817. if (ret)
  818. return ret;
  819. if (property == dev_priv->force_audio_property) {
  820. enum hdmi_force_audio i = val;
  821. bool has_audio;
  822. if (i == intel_hdmi->force_audio)
  823. return 0;
  824. intel_hdmi->force_audio = i;
  825. if (i == HDMI_AUDIO_AUTO)
  826. has_audio = intel_hdmi_detect_audio(connector);
  827. else
  828. has_audio = (i == HDMI_AUDIO_ON);
  829. if (i == HDMI_AUDIO_OFF_DVI)
  830. intel_hdmi->has_hdmi_sink = 0;
  831. intel_hdmi->has_audio = has_audio;
  832. goto done;
  833. }
  834. if (property == dev_priv->broadcast_rgb_property) {
  835. bool old_auto = intel_hdmi->color_range_auto;
  836. uint32_t old_range = intel_hdmi->color_range;
  837. switch (val) {
  838. case INTEL_BROADCAST_RGB_AUTO:
  839. intel_hdmi->color_range_auto = true;
  840. break;
  841. case INTEL_BROADCAST_RGB_FULL:
  842. intel_hdmi->color_range_auto = false;
  843. intel_hdmi->color_range = 0;
  844. break;
  845. case INTEL_BROADCAST_RGB_LIMITED:
  846. intel_hdmi->color_range_auto = false;
  847. intel_hdmi->color_range = HDMI_COLOR_RANGE_16_235;
  848. break;
  849. default:
  850. return -EINVAL;
  851. }
  852. if (old_auto == intel_hdmi->color_range_auto &&
  853. old_range == intel_hdmi->color_range)
  854. return 0;
  855. goto done;
  856. }
  857. return -EINVAL;
  858. done:
  859. if (intel_dig_port->base.base.crtc)
  860. intel_crtc_restore_mode(intel_dig_port->base.base.crtc);
  861. return 0;
  862. }
  863. static void intel_hdmi_pre_enable(struct intel_encoder *encoder)
  864. {
  865. struct intel_digital_port *dport = enc_to_dig_port(&encoder->base);
  866. struct drm_device *dev = encoder->base.dev;
  867. struct drm_i915_private *dev_priv = dev->dev_private;
  868. struct intel_crtc *intel_crtc =
  869. to_intel_crtc(encoder->base.crtc);
  870. int port = vlv_dport_to_channel(dport);
  871. int pipe = intel_crtc->pipe;
  872. u32 val;
  873. if (!IS_VALLEYVIEW(dev))
  874. return;
  875. /* Enable clock channels for this port */
  876. mutex_lock(&dev_priv->dpio_lock);
  877. val = vlv_dpio_read(dev_priv, DPIO_DATA_LANE_A(port));
  878. val = 0;
  879. if (pipe)
  880. val |= (1<<21);
  881. else
  882. val &= ~(1<<21);
  883. val |= 0x001000c4;
  884. vlv_dpio_write(dev_priv, DPIO_DATA_CHANNEL(port), val);
  885. /* HDMI 1.0V-2dB */
  886. vlv_dpio_write(dev_priv, DPIO_TX_OCALINIT(port), 0);
  887. vlv_dpio_write(dev_priv, DPIO_TX_SWING_CTL4(port),
  888. 0x2b245f5f);
  889. vlv_dpio_write(dev_priv, DPIO_TX_SWING_CTL2(port),
  890. 0x5578b83a);
  891. vlv_dpio_write(dev_priv, DPIO_TX_SWING_CTL3(port),
  892. 0x0c782040);
  893. vlv_dpio_write(dev_priv, DPIO_TX3_SWING_CTL4(port),
  894. 0x2b247878);
  895. vlv_dpio_write(dev_priv, DPIO_PCS_STAGGER0(port), 0x00030000);
  896. vlv_dpio_write(dev_priv, DPIO_PCS_CTL_OVER1(port),
  897. 0x00002000);
  898. vlv_dpio_write(dev_priv, DPIO_TX_OCALINIT(port),
  899. DPIO_TX_OCALINIT_EN);
  900. /* Program lane clock */
  901. vlv_dpio_write(dev_priv, DPIO_PCS_CLOCKBUF0(port),
  902. 0x00760018);
  903. vlv_dpio_write(dev_priv, DPIO_PCS_CLOCKBUF8(port),
  904. 0x00400888);
  905. mutex_unlock(&dev_priv->dpio_lock);
  906. intel_enable_hdmi(encoder);
  907. vlv_wait_port_ready(dev_priv, port);
  908. }
  909. static void intel_hdmi_pre_pll_enable(struct intel_encoder *encoder)
  910. {
  911. struct intel_digital_port *dport = enc_to_dig_port(&encoder->base);
  912. struct drm_device *dev = encoder->base.dev;
  913. struct drm_i915_private *dev_priv = dev->dev_private;
  914. int port = vlv_dport_to_channel(dport);
  915. if (!IS_VALLEYVIEW(dev))
  916. return;
  917. /* Program Tx lane resets to default */
  918. mutex_lock(&dev_priv->dpio_lock);
  919. vlv_dpio_write(dev_priv, DPIO_PCS_TX(port),
  920. DPIO_PCS_TX_LANE2_RESET |
  921. DPIO_PCS_TX_LANE1_RESET);
  922. vlv_dpio_write(dev_priv, DPIO_PCS_CLK(port),
  923. DPIO_PCS_CLK_CRI_RXEB_EIOS_EN |
  924. DPIO_PCS_CLK_CRI_RXDIGFILTSG_EN |
  925. (1<<DPIO_PCS_CLK_DATAWIDTH_SHIFT) |
  926. DPIO_PCS_CLK_SOFT_RESET);
  927. /* Fix up inter-pair skew failure */
  928. vlv_dpio_write(dev_priv, DPIO_PCS_STAGGER1(port), 0x00750f00);
  929. vlv_dpio_write(dev_priv, DPIO_TX_CTL(port), 0x00001500);
  930. vlv_dpio_write(dev_priv, DPIO_TX_LANE(port), 0x40400000);
  931. vlv_dpio_write(dev_priv, DPIO_PCS_CTL_OVER1(port),
  932. 0x00002000);
  933. vlv_dpio_write(dev_priv, DPIO_TX_OCALINIT(port),
  934. DPIO_TX_OCALINIT_EN);
  935. mutex_unlock(&dev_priv->dpio_lock);
  936. }
  937. static void intel_hdmi_post_disable(struct intel_encoder *encoder)
  938. {
  939. struct intel_digital_port *dport = enc_to_dig_port(&encoder->base);
  940. struct drm_i915_private *dev_priv = encoder->base.dev->dev_private;
  941. int port = vlv_dport_to_channel(dport);
  942. /* Reset lanes to avoid HDMI flicker (VLV w/a) */
  943. mutex_lock(&dev_priv->dpio_lock);
  944. vlv_dpio_write(dev_priv, DPIO_PCS_TX(port), 0x00000000);
  945. vlv_dpio_write(dev_priv, DPIO_PCS_CLK(port), 0x00e00060);
  946. mutex_unlock(&dev_priv->dpio_lock);
  947. }
  948. static void intel_hdmi_destroy(struct drm_connector *connector)
  949. {
  950. drm_sysfs_connector_remove(connector);
  951. drm_connector_cleanup(connector);
  952. kfree(connector);
  953. }
  954. static const struct drm_connector_funcs intel_hdmi_connector_funcs = {
  955. .dpms = intel_connector_dpms,
  956. .detect = intel_hdmi_detect,
  957. .fill_modes = drm_helper_probe_single_connector_modes,
  958. .set_property = intel_hdmi_set_property,
  959. .destroy = intel_hdmi_destroy,
  960. };
  961. static const struct drm_connector_helper_funcs intel_hdmi_connector_helper_funcs = {
  962. .get_modes = intel_hdmi_get_modes,
  963. .mode_valid = intel_hdmi_mode_valid,
  964. .best_encoder = intel_best_encoder,
  965. };
  966. static const struct drm_encoder_funcs intel_hdmi_enc_funcs = {
  967. .destroy = intel_encoder_destroy,
  968. };
  969. static void
  970. intel_hdmi_add_properties(struct intel_hdmi *intel_hdmi, struct drm_connector *connector)
  971. {
  972. intel_attach_force_audio_property(connector);
  973. intel_attach_broadcast_rgb_property(connector);
  974. intel_hdmi->color_range_auto = true;
  975. }
  976. void intel_hdmi_init_connector(struct intel_digital_port *intel_dig_port,
  977. struct intel_connector *intel_connector)
  978. {
  979. struct drm_connector *connector = &intel_connector->base;
  980. struct intel_hdmi *intel_hdmi = &intel_dig_port->hdmi;
  981. struct intel_encoder *intel_encoder = &intel_dig_port->base;
  982. struct drm_device *dev = intel_encoder->base.dev;
  983. struct drm_i915_private *dev_priv = dev->dev_private;
  984. enum port port = intel_dig_port->port;
  985. drm_connector_init(dev, connector, &intel_hdmi_connector_funcs,
  986. DRM_MODE_CONNECTOR_HDMIA);
  987. drm_connector_helper_add(connector, &intel_hdmi_connector_helper_funcs);
  988. connector->interlace_allowed = 1;
  989. connector->doublescan_allowed = 0;
  990. switch (port) {
  991. case PORT_B:
  992. intel_hdmi->ddc_bus = GMBUS_PORT_DPB;
  993. intel_encoder->hpd_pin = HPD_PORT_B;
  994. break;
  995. case PORT_C:
  996. intel_hdmi->ddc_bus = GMBUS_PORT_DPC;
  997. intel_encoder->hpd_pin = HPD_PORT_C;
  998. break;
  999. case PORT_D:
  1000. intel_hdmi->ddc_bus = GMBUS_PORT_DPD;
  1001. intel_encoder->hpd_pin = HPD_PORT_D;
  1002. break;
  1003. case PORT_A:
  1004. intel_encoder->hpd_pin = HPD_PORT_A;
  1005. /* Internal port only for eDP. */
  1006. default:
  1007. BUG();
  1008. }
  1009. if (IS_VALLEYVIEW(dev)) {
  1010. intel_hdmi->write_infoframe = vlv_write_infoframe;
  1011. intel_hdmi->set_infoframes = vlv_set_infoframes;
  1012. } else if (!HAS_PCH_SPLIT(dev)) {
  1013. intel_hdmi->write_infoframe = g4x_write_infoframe;
  1014. intel_hdmi->set_infoframes = g4x_set_infoframes;
  1015. } else if (HAS_DDI(dev)) {
  1016. intel_hdmi->write_infoframe = hsw_write_infoframe;
  1017. intel_hdmi->set_infoframes = hsw_set_infoframes;
  1018. } else if (HAS_PCH_IBX(dev)) {
  1019. intel_hdmi->write_infoframe = ibx_write_infoframe;
  1020. intel_hdmi->set_infoframes = ibx_set_infoframes;
  1021. } else {
  1022. intel_hdmi->write_infoframe = cpt_write_infoframe;
  1023. intel_hdmi->set_infoframes = cpt_set_infoframes;
  1024. }
  1025. if (HAS_DDI(dev))
  1026. intel_connector->get_hw_state = intel_ddi_connector_get_hw_state;
  1027. else
  1028. intel_connector->get_hw_state = intel_connector_get_hw_state;
  1029. intel_hdmi_add_properties(intel_hdmi, connector);
  1030. intel_connector_attach_encoder(intel_connector, intel_encoder);
  1031. drm_sysfs_connector_add(connector);
  1032. /* For G4X desktop chip, PEG_BAND_GAP_DATA 3:0 must first be written
  1033. * 0xd. Failure to do so will result in spurious interrupts being
  1034. * generated on the port when a cable is not attached.
  1035. */
  1036. if (IS_G4X(dev) && !IS_GM45(dev)) {
  1037. u32 temp = I915_READ(PEG_BAND_GAP_DATA);
  1038. I915_WRITE(PEG_BAND_GAP_DATA, (temp & ~0xf) | 0xd);
  1039. }
  1040. }
  1041. void intel_hdmi_init(struct drm_device *dev, int hdmi_reg, enum port port)
  1042. {
  1043. struct intel_digital_port *intel_dig_port;
  1044. struct intel_encoder *intel_encoder;
  1045. struct drm_encoder *encoder;
  1046. struct intel_connector *intel_connector;
  1047. intel_dig_port = kzalloc(sizeof(struct intel_digital_port), GFP_KERNEL);
  1048. if (!intel_dig_port)
  1049. return;
  1050. intel_connector = kzalloc(sizeof(struct intel_connector), GFP_KERNEL);
  1051. if (!intel_connector) {
  1052. kfree(intel_dig_port);
  1053. return;
  1054. }
  1055. intel_encoder = &intel_dig_port->base;
  1056. encoder = &intel_encoder->base;
  1057. drm_encoder_init(dev, &intel_encoder->base, &intel_hdmi_enc_funcs,
  1058. DRM_MODE_ENCODER_TMDS);
  1059. intel_encoder->compute_config = intel_hdmi_compute_config;
  1060. intel_encoder->mode_set = intel_hdmi_mode_set;
  1061. intel_encoder->disable = intel_disable_hdmi;
  1062. intel_encoder->get_hw_state = intel_hdmi_get_hw_state;
  1063. intel_encoder->get_config = intel_hdmi_get_config;
  1064. if (IS_VALLEYVIEW(dev)) {
  1065. intel_encoder->pre_pll_enable = intel_hdmi_pre_pll_enable;
  1066. intel_encoder->pre_enable = intel_hdmi_pre_enable;
  1067. intel_encoder->enable = vlv_enable_hdmi;
  1068. intel_encoder->post_disable = intel_hdmi_post_disable;
  1069. } else {
  1070. intel_encoder->enable = intel_enable_hdmi;
  1071. }
  1072. intel_encoder->type = INTEL_OUTPUT_HDMI;
  1073. intel_encoder->crtc_mask = (1 << 0) | (1 << 1) | (1 << 2);
  1074. intel_encoder->cloneable = false;
  1075. intel_dig_port->port = port;
  1076. intel_dig_port->hdmi.hdmi_reg = hdmi_reg;
  1077. intel_dig_port->dp.output_reg = 0;
  1078. intel_hdmi_init_connector(intel_dig_port, intel_connector);
  1079. }