atl1.c 99 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801180218031804180518061807180818091810181118121813181418151816181718181819182018211822182318241825182618271828182918301831183218331834183518361837183818391840184118421843184418451846184718481849185018511852185318541855185618571858185918601861186218631864186518661867186818691870187118721873187418751876187718781879188018811882188318841885188618871888188918901891189218931894189518961897189818991900190119021903190419051906190719081909191019111912191319141915191619171918191919201921192219231924192519261927192819291930193119321933193419351936193719381939194019411942194319441945194619471948194919501951195219531954195519561957195819591960196119621963196419651966196719681969197019711972197319741975197619771978197919801981198219831984198519861987198819891990199119921993199419951996199719981999200020012002200320042005200620072008200920102011201220132014201520162017201820192020202120222023202420252026202720282029203020312032203320342035203620372038203920402041204220432044204520462047204820492050205120522053205420552056205720582059206020612062206320642065206620672068206920702071207220732074207520762077207820792080208120822083208420852086208720882089209020912092209320942095209620972098209921002101210221032104210521062107210821092110211121122113211421152116211721182119212021212122212321242125212621272128212921302131213221332134213521362137213821392140214121422143214421452146214721482149215021512152215321542155215621572158215921602161216221632164216521662167216821692170217121722173217421752176217721782179218021812182218321842185218621872188218921902191219221932194219521962197219821992200220122022203220422052206220722082209221022112212221322142215221622172218221922202221222222232224222522262227222822292230223122322233223422352236223722382239224022412242224322442245224622472248224922502251225222532254225522562257225822592260226122622263226422652266226722682269227022712272227322742275227622772278227922802281228222832284228522862287228822892290229122922293229422952296229722982299230023012302230323042305230623072308230923102311231223132314231523162317231823192320232123222323232423252326232723282329233023312332233323342335233623372338233923402341234223432344234523462347234823492350235123522353235423552356235723582359236023612362236323642365236623672368236923702371237223732374237523762377237823792380238123822383238423852386238723882389239023912392239323942395239623972398239924002401240224032404240524062407240824092410241124122413241424152416241724182419242024212422242324242425242624272428242924302431243224332434243524362437243824392440244124422443244424452446244724482449245024512452245324542455245624572458245924602461246224632464246524662467246824692470247124722473247424752476247724782479248024812482248324842485248624872488248924902491249224932494249524962497249824992500250125022503250425052506250725082509251025112512251325142515251625172518251925202521252225232524252525262527252825292530253125322533253425352536253725382539254025412542254325442545254625472548254925502551255225532554255525562557255825592560256125622563256425652566256725682569257025712572257325742575257625772578257925802581258225832584258525862587258825892590259125922593259425952596259725982599260026012602260326042605260626072608260926102611261226132614261526162617261826192620262126222623262426252626262726282629263026312632263326342635263626372638263926402641264226432644264526462647264826492650265126522653265426552656265726582659266026612662266326642665266626672668266926702671267226732674267526762677267826792680268126822683268426852686268726882689269026912692269326942695269626972698269927002701270227032704270527062707270827092710271127122713271427152716271727182719272027212722272327242725272627272728272927302731273227332734273527362737273827392740274127422743274427452746274727482749275027512752275327542755275627572758275927602761276227632764276527662767276827692770277127722773277427752776277727782779278027812782278327842785278627872788278927902791279227932794279527962797279827992800280128022803280428052806280728082809281028112812281328142815281628172818281928202821282228232824282528262827282828292830283128322833283428352836283728382839284028412842284328442845284628472848284928502851285228532854285528562857285828592860286128622863286428652866286728682869287028712872287328742875287628772878287928802881288228832884288528862887288828892890289128922893289428952896289728982899290029012902290329042905290629072908290929102911291229132914291529162917291829192920292129222923292429252926292729282929293029312932293329342935293629372938293929402941294229432944294529462947294829492950295129522953295429552956295729582959296029612962296329642965296629672968296929702971297229732974297529762977297829792980298129822983298429852986298729882989299029912992299329942995299629972998299930003001300230033004300530063007300830093010301130123013301430153016301730183019302030213022302330243025302630273028302930303031303230333034303530363037303830393040304130423043304430453046304730483049305030513052305330543055305630573058305930603061306230633064306530663067306830693070307130723073307430753076307730783079308030813082308330843085308630873088308930903091309230933094309530963097309830993100310131023103310431053106310731083109311031113112311331143115311631173118311931203121312231233124312531263127312831293130313131323133313431353136313731383139314031413142314331443145314631473148314931503151315231533154315531563157315831593160316131623163316431653166316731683169317031713172317331743175317631773178317931803181318231833184318531863187318831893190319131923193319431953196319731983199320032013202320332043205320632073208320932103211321232133214321532163217321832193220322132223223322432253226322732283229323032313232323332343235323632373238323932403241324232433244324532463247324832493250325132523253325432553256325732583259326032613262326332643265326632673268326932703271327232733274327532763277327832793280328132823283328432853286328732883289329032913292329332943295329632973298329933003301330233033304330533063307330833093310331133123313331433153316331733183319332033213322332333243325332633273328332933303331333233333334333533363337333833393340334133423343334433453346334733483349335033513352335333543355335633573358335933603361336233633364336533663367336833693370337133723373337433753376337733783379338033813382338333843385338633873388338933903391339233933394339533963397339833993400340134023403340434053406340734083409341034113412341334143415341634173418341934203421342234233424342534263427342834293430343134323433343434353436343734383439344034413442344334443445344634473448344934503451345234533454345534563457345834593460346134623463346434653466346734683469347034713472347334743475347634773478347934803481348234833484348534863487348834893490349134923493349434953496349734983499350035013502350335043505350635073508350935103511351235133514351535163517351835193520352135223523352435253526352735283529353035313532353335343535353635373538353935403541354235433544354535463547354835493550355135523553355435553556355735583559356035613562356335643565356635673568356935703571357235733574357535763577357835793580358135823583358435853586358735883589359035913592359335943595359635973598359936003601360236033604360536063607360836093610361136123613361436153616361736183619362036213622362336243625362636273628362936303631363236333634363536363637363836393640364136423643364436453646364736483649365036513652365336543655365636573658365936603661366236633664366536663667366836693670367136723673367436753676367736783679368036813682368336843685368636873688
  1. /*
  2. * Copyright(c) 2005 - 2006 Attansic Corporation. All rights reserved.
  3. * Copyright(c) 2006 - 2007 Chris Snook <csnook@redhat.com>
  4. * Copyright(c) 2006 - 2008 Jay Cliburn <jcliburn@gmail.com>
  5. *
  6. * Derived from Intel e1000 driver
  7. * Copyright(c) 1999 - 2005 Intel Corporation. All rights reserved.
  8. *
  9. * This program is free software; you can redistribute it and/or modify it
  10. * under the terms of the GNU General Public License as published by the Free
  11. * Software Foundation; either version 2 of the License, or (at your option)
  12. * any later version.
  13. *
  14. * This program is distributed in the hope that it will be useful, but WITHOUT
  15. * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
  16. * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
  17. * more details.
  18. *
  19. * You should have received a copy of the GNU General Public License along with
  20. * this program; if not, write to the Free Software Foundation, Inc., 59
  21. * Temple Place - Suite 330, Boston, MA 02111-1307, USA.
  22. *
  23. * The full GNU General Public License is included in this distribution in the
  24. * file called COPYING.
  25. *
  26. * Contact Information:
  27. * Xiong Huang <xiong.huang@atheros.com>
  28. * Jie Yang <jie.yang@atheros.com>
  29. * Chris Snook <csnook@redhat.com>
  30. * Jay Cliburn <jcliburn@gmail.com>
  31. *
  32. * This version is adapted from the Attansic reference driver.
  33. *
  34. * TODO:
  35. * Add more ethtool functions.
  36. * Fix abstruse irq enable/disable condition described here:
  37. * http://marc.theaimsgroup.com/?l=linux-netdev&m=116398508500553&w=2
  38. *
  39. * NEEDS TESTING:
  40. * VLAN
  41. * multicast
  42. * promiscuous mode
  43. * interrupt coalescing
  44. * SMP torture testing
  45. */
  46. #include <asm/atomic.h>
  47. #include <asm/byteorder.h>
  48. #include <linux/compiler.h>
  49. #include <linux/crc32.h>
  50. #include <linux/delay.h>
  51. #include <linux/dma-mapping.h>
  52. #include <linux/etherdevice.h>
  53. #include <linux/hardirq.h>
  54. #include <linux/if_ether.h>
  55. #include <linux/if_vlan.h>
  56. #include <linux/in.h>
  57. #include <linux/interrupt.h>
  58. #include <linux/ip.h>
  59. #include <linux/irqflags.h>
  60. #include <linux/irqreturn.h>
  61. #include <linux/jiffies.h>
  62. #include <linux/mii.h>
  63. #include <linux/module.h>
  64. #include <linux/moduleparam.h>
  65. #include <linux/net.h>
  66. #include <linux/netdevice.h>
  67. #include <linux/pci.h>
  68. #include <linux/pci_ids.h>
  69. #include <linux/pm.h>
  70. #include <linux/skbuff.h>
  71. #include <linux/slab.h>
  72. #include <linux/spinlock.h>
  73. #include <linux/string.h>
  74. #include <linux/tcp.h>
  75. #include <linux/timer.h>
  76. #include <linux/types.h>
  77. #include <linux/workqueue.h>
  78. #include <net/checksum.h>
  79. #include "atl1.h"
  80. #define ATLX_DRIVER_VERSION "2.1.3"
  81. MODULE_AUTHOR("Xiong Huang <xiong.huang@atheros.com>, \
  82. Chris Snook <csnook@redhat.com>, Jay Cliburn <jcliburn@gmail.com>");
  83. MODULE_LICENSE("GPL");
  84. MODULE_VERSION(ATLX_DRIVER_VERSION);
  85. /* Temporary hack for merging atl1 and atl2 */
  86. #include "atlx.c"
  87. /*
  88. * This is the only thing that needs to be changed to adjust the
  89. * maximum number of ports that the driver can manage.
  90. */
  91. #define ATL1_MAX_NIC 4
  92. #define OPTION_UNSET -1
  93. #define OPTION_DISABLED 0
  94. #define OPTION_ENABLED 1
  95. #define ATL1_PARAM_INIT { [0 ... ATL1_MAX_NIC] = OPTION_UNSET }
  96. /*
  97. * Interrupt Moderate Timer in units of 2 us
  98. *
  99. * Valid Range: 10-65535
  100. *
  101. * Default Value: 100 (200us)
  102. */
  103. static int __devinitdata int_mod_timer[ATL1_MAX_NIC+1] = ATL1_PARAM_INIT;
  104. static unsigned int num_int_mod_timer;
  105. module_param_array_named(int_mod_timer, int_mod_timer, int,
  106. &num_int_mod_timer, 0);
  107. MODULE_PARM_DESC(int_mod_timer, "Interrupt moderator timer");
  108. #define DEFAULT_INT_MOD_CNT 100 /* 200us */
  109. #define MAX_INT_MOD_CNT 65000
  110. #define MIN_INT_MOD_CNT 50
  111. struct atl1_option {
  112. enum { enable_option, range_option, list_option } type;
  113. char *name;
  114. char *err;
  115. int def;
  116. union {
  117. struct { /* range_option info */
  118. int min;
  119. int max;
  120. } r;
  121. struct { /* list_option info */
  122. int nr;
  123. struct atl1_opt_list {
  124. int i;
  125. char *str;
  126. } *p;
  127. } l;
  128. } arg;
  129. };
  130. static int __devinit atl1_validate_option(int *value, struct atl1_option *opt,
  131. struct pci_dev *pdev)
  132. {
  133. if (*value == OPTION_UNSET) {
  134. *value = opt->def;
  135. return 0;
  136. }
  137. switch (opt->type) {
  138. case enable_option:
  139. switch (*value) {
  140. case OPTION_ENABLED:
  141. dev_info(&pdev->dev, "%s enabled\n", opt->name);
  142. return 0;
  143. case OPTION_DISABLED:
  144. dev_info(&pdev->dev, "%s disabled\n", opt->name);
  145. return 0;
  146. }
  147. break;
  148. case range_option:
  149. if (*value >= opt->arg.r.min && *value <= opt->arg.r.max) {
  150. dev_info(&pdev->dev, "%s set to %i\n", opt->name,
  151. *value);
  152. return 0;
  153. }
  154. break;
  155. case list_option:{
  156. int i;
  157. struct atl1_opt_list *ent;
  158. for (i = 0; i < opt->arg.l.nr; i++) {
  159. ent = &opt->arg.l.p[i];
  160. if (*value == ent->i) {
  161. if (ent->str[0] != '\0')
  162. dev_info(&pdev->dev, "%s\n",
  163. ent->str);
  164. return 0;
  165. }
  166. }
  167. }
  168. break;
  169. default:
  170. break;
  171. }
  172. dev_info(&pdev->dev, "invalid %s specified (%i) %s\n",
  173. opt->name, *value, opt->err);
  174. *value = opt->def;
  175. return -1;
  176. }
  177. /*
  178. * atl1_check_options - Range Checking for Command Line Parameters
  179. * @adapter: board private structure
  180. *
  181. * This routine checks all command line parameters for valid user
  182. * input. If an invalid value is given, or if no user specified
  183. * value exists, a default value is used. The final value is stored
  184. * in a variable in the adapter structure.
  185. */
  186. static void __devinit atl1_check_options(struct atl1_adapter *adapter)
  187. {
  188. struct pci_dev *pdev = adapter->pdev;
  189. int bd = adapter->bd_number;
  190. if (bd >= ATL1_MAX_NIC) {
  191. dev_notice(&pdev->dev, "no configuration for board#%i\n", bd);
  192. dev_notice(&pdev->dev, "using defaults for all values\n");
  193. }
  194. { /* Interrupt Moderate Timer */
  195. struct atl1_option opt = {
  196. .type = range_option,
  197. .name = "Interrupt Moderator Timer",
  198. .err = "using default of "
  199. __MODULE_STRING(DEFAULT_INT_MOD_CNT),
  200. .def = DEFAULT_INT_MOD_CNT,
  201. .arg = {.r = {.min = MIN_INT_MOD_CNT,
  202. .max = MAX_INT_MOD_CNT} }
  203. };
  204. int val;
  205. if (num_int_mod_timer > bd) {
  206. val = int_mod_timer[bd];
  207. atl1_validate_option(&val, &opt, pdev);
  208. adapter->imt = (u16) val;
  209. } else
  210. adapter->imt = (u16) (opt.def);
  211. }
  212. }
  213. /*
  214. * atl1_pci_tbl - PCI Device ID Table
  215. */
  216. static const struct pci_device_id atl1_pci_tbl[] = {
  217. {PCI_DEVICE(PCI_VENDOR_ID_ATTANSIC, PCI_DEVICE_ID_ATTANSIC_L1)},
  218. /* required last entry */
  219. {0,}
  220. };
  221. MODULE_DEVICE_TABLE(pci, atl1_pci_tbl);
  222. static const u32 atl1_default_msg = NETIF_MSG_DRV | NETIF_MSG_PROBE |
  223. NETIF_MSG_LINK | NETIF_MSG_TIMER | NETIF_MSG_IFDOWN | NETIF_MSG_IFUP;
  224. static int debug = -1;
  225. module_param(debug, int, 0);
  226. MODULE_PARM_DESC(debug, "Message level (0=none,...,16=all)");
  227. /*
  228. * Reset the transmit and receive units; mask and clear all interrupts.
  229. * hw - Struct containing variables accessed by shared code
  230. * return : 0 or idle status (if error)
  231. */
  232. static s32 atl1_reset_hw(struct atl1_hw *hw)
  233. {
  234. struct pci_dev *pdev = hw->back->pdev;
  235. struct atl1_adapter *adapter = hw->back;
  236. u32 icr;
  237. int i;
  238. /*
  239. * Clear Interrupt mask to stop board from generating
  240. * interrupts & Clear any pending interrupt events
  241. */
  242. /*
  243. * iowrite32(0, hw->hw_addr + REG_IMR);
  244. * iowrite32(0xffffffff, hw->hw_addr + REG_ISR);
  245. */
  246. /*
  247. * Issue Soft Reset to the MAC. This will reset the chip's
  248. * transmit, receive, DMA. It will not effect
  249. * the current PCI configuration. The global reset bit is self-
  250. * clearing, and should clear within a microsecond.
  251. */
  252. iowrite32(MASTER_CTRL_SOFT_RST, hw->hw_addr + REG_MASTER_CTRL);
  253. ioread32(hw->hw_addr + REG_MASTER_CTRL);
  254. iowrite16(1, hw->hw_addr + REG_PHY_ENABLE);
  255. ioread16(hw->hw_addr + REG_PHY_ENABLE);
  256. /* delay about 1ms */
  257. msleep(1);
  258. /* Wait at least 10ms for All module to be Idle */
  259. for (i = 0; i < 10; i++) {
  260. icr = ioread32(hw->hw_addr + REG_IDLE_STATUS);
  261. if (!icr)
  262. break;
  263. /* delay 1 ms */
  264. msleep(1);
  265. /* FIXME: still the right way to do this? */
  266. cpu_relax();
  267. }
  268. if (icr) {
  269. if (netif_msg_hw(adapter))
  270. dev_dbg(&pdev->dev, "ICR = 0x%x\n", icr);
  271. return icr;
  272. }
  273. return 0;
  274. }
  275. /* function about EEPROM
  276. *
  277. * check_eeprom_exist
  278. * return 0 if eeprom exist
  279. */
  280. static int atl1_check_eeprom_exist(struct atl1_hw *hw)
  281. {
  282. u32 value;
  283. value = ioread32(hw->hw_addr + REG_SPI_FLASH_CTRL);
  284. if (value & SPI_FLASH_CTRL_EN_VPD) {
  285. value &= ~SPI_FLASH_CTRL_EN_VPD;
  286. iowrite32(value, hw->hw_addr + REG_SPI_FLASH_CTRL);
  287. }
  288. value = ioread16(hw->hw_addr + REG_PCIE_CAP_LIST);
  289. return ((value & 0xFF00) == 0x6C00) ? 0 : 1;
  290. }
  291. static bool atl1_read_eeprom(struct atl1_hw *hw, u32 offset, u32 *p_value)
  292. {
  293. int i;
  294. u32 control;
  295. if (offset & 3)
  296. /* address do not align */
  297. return false;
  298. iowrite32(0, hw->hw_addr + REG_VPD_DATA);
  299. control = (offset & VPD_CAP_VPD_ADDR_MASK) << VPD_CAP_VPD_ADDR_SHIFT;
  300. iowrite32(control, hw->hw_addr + REG_VPD_CAP);
  301. ioread32(hw->hw_addr + REG_VPD_CAP);
  302. for (i = 0; i < 10; i++) {
  303. msleep(2);
  304. control = ioread32(hw->hw_addr + REG_VPD_CAP);
  305. if (control & VPD_CAP_VPD_FLAG)
  306. break;
  307. }
  308. if (control & VPD_CAP_VPD_FLAG) {
  309. *p_value = ioread32(hw->hw_addr + REG_VPD_DATA);
  310. return true;
  311. }
  312. /* timeout */
  313. return false;
  314. }
  315. /*
  316. * Reads the value from a PHY register
  317. * hw - Struct containing variables accessed by shared code
  318. * reg_addr - address of the PHY register to read
  319. */
  320. s32 atl1_read_phy_reg(struct atl1_hw *hw, u16 reg_addr, u16 *phy_data)
  321. {
  322. u32 val;
  323. int i;
  324. val = ((u32) (reg_addr & MDIO_REG_ADDR_MASK)) << MDIO_REG_ADDR_SHIFT |
  325. MDIO_START | MDIO_SUP_PREAMBLE | MDIO_RW | MDIO_CLK_25_4 <<
  326. MDIO_CLK_SEL_SHIFT;
  327. iowrite32(val, hw->hw_addr + REG_MDIO_CTRL);
  328. ioread32(hw->hw_addr + REG_MDIO_CTRL);
  329. for (i = 0; i < MDIO_WAIT_TIMES; i++) {
  330. udelay(2);
  331. val = ioread32(hw->hw_addr + REG_MDIO_CTRL);
  332. if (!(val & (MDIO_START | MDIO_BUSY)))
  333. break;
  334. }
  335. if (!(val & (MDIO_START | MDIO_BUSY))) {
  336. *phy_data = (u16) val;
  337. return 0;
  338. }
  339. return ATLX_ERR_PHY;
  340. }
  341. #define CUSTOM_SPI_CS_SETUP 2
  342. #define CUSTOM_SPI_CLK_HI 2
  343. #define CUSTOM_SPI_CLK_LO 2
  344. #define CUSTOM_SPI_CS_HOLD 2
  345. #define CUSTOM_SPI_CS_HI 3
  346. static bool atl1_spi_read(struct atl1_hw *hw, u32 addr, u32 *buf)
  347. {
  348. int i;
  349. u32 value;
  350. iowrite32(0, hw->hw_addr + REG_SPI_DATA);
  351. iowrite32(addr, hw->hw_addr + REG_SPI_ADDR);
  352. value = SPI_FLASH_CTRL_WAIT_READY |
  353. (CUSTOM_SPI_CS_SETUP & SPI_FLASH_CTRL_CS_SETUP_MASK) <<
  354. SPI_FLASH_CTRL_CS_SETUP_SHIFT | (CUSTOM_SPI_CLK_HI &
  355. SPI_FLASH_CTRL_CLK_HI_MASK) <<
  356. SPI_FLASH_CTRL_CLK_HI_SHIFT | (CUSTOM_SPI_CLK_LO &
  357. SPI_FLASH_CTRL_CLK_LO_MASK) <<
  358. SPI_FLASH_CTRL_CLK_LO_SHIFT | (CUSTOM_SPI_CS_HOLD &
  359. SPI_FLASH_CTRL_CS_HOLD_MASK) <<
  360. SPI_FLASH_CTRL_CS_HOLD_SHIFT | (CUSTOM_SPI_CS_HI &
  361. SPI_FLASH_CTRL_CS_HI_MASK) <<
  362. SPI_FLASH_CTRL_CS_HI_SHIFT | (1 & SPI_FLASH_CTRL_INS_MASK) <<
  363. SPI_FLASH_CTRL_INS_SHIFT;
  364. iowrite32(value, hw->hw_addr + REG_SPI_FLASH_CTRL);
  365. value |= SPI_FLASH_CTRL_START;
  366. iowrite32(value, hw->hw_addr + REG_SPI_FLASH_CTRL);
  367. ioread32(hw->hw_addr + REG_SPI_FLASH_CTRL);
  368. for (i = 0; i < 10; i++) {
  369. msleep(1);
  370. value = ioread32(hw->hw_addr + REG_SPI_FLASH_CTRL);
  371. if (!(value & SPI_FLASH_CTRL_START))
  372. break;
  373. }
  374. if (value & SPI_FLASH_CTRL_START)
  375. return false;
  376. *buf = ioread32(hw->hw_addr + REG_SPI_DATA);
  377. return true;
  378. }
  379. /*
  380. * get_permanent_address
  381. * return 0 if get valid mac address,
  382. */
  383. static int atl1_get_permanent_address(struct atl1_hw *hw)
  384. {
  385. u32 addr[2];
  386. u32 i, control;
  387. u16 reg;
  388. u8 eth_addr[ETH_ALEN];
  389. bool key_valid;
  390. if (is_valid_ether_addr(hw->perm_mac_addr))
  391. return 0;
  392. /* init */
  393. addr[0] = addr[1] = 0;
  394. if (!atl1_check_eeprom_exist(hw)) {
  395. reg = 0;
  396. key_valid = false;
  397. /* Read out all EEPROM content */
  398. i = 0;
  399. while (1) {
  400. if (atl1_read_eeprom(hw, i + 0x100, &control)) {
  401. if (key_valid) {
  402. if (reg == REG_MAC_STA_ADDR)
  403. addr[0] = control;
  404. else if (reg == (REG_MAC_STA_ADDR + 4))
  405. addr[1] = control;
  406. key_valid = false;
  407. } else if ((control & 0xff) == 0x5A) {
  408. key_valid = true;
  409. reg = (u16) (control >> 16);
  410. } else
  411. break;
  412. } else
  413. /* read error */
  414. break;
  415. i += 4;
  416. }
  417. *(u32 *) &eth_addr[2] = swab32(addr[0]);
  418. *(u16 *) &eth_addr[0] = swab16(*(u16 *) &addr[1]);
  419. if (is_valid_ether_addr(eth_addr)) {
  420. memcpy(hw->perm_mac_addr, eth_addr, ETH_ALEN);
  421. return 0;
  422. }
  423. }
  424. /* see if SPI FLAGS exist ? */
  425. addr[0] = addr[1] = 0;
  426. reg = 0;
  427. key_valid = false;
  428. i = 0;
  429. while (1) {
  430. if (atl1_spi_read(hw, i + 0x1f000, &control)) {
  431. if (key_valid) {
  432. if (reg == REG_MAC_STA_ADDR)
  433. addr[0] = control;
  434. else if (reg == (REG_MAC_STA_ADDR + 4))
  435. addr[1] = control;
  436. key_valid = false;
  437. } else if ((control & 0xff) == 0x5A) {
  438. key_valid = true;
  439. reg = (u16) (control >> 16);
  440. } else
  441. /* data end */
  442. break;
  443. } else
  444. /* read error */
  445. break;
  446. i += 4;
  447. }
  448. *(u32 *) &eth_addr[2] = swab32(addr[0]);
  449. *(u16 *) &eth_addr[0] = swab16(*(u16 *) &addr[1]);
  450. if (is_valid_ether_addr(eth_addr)) {
  451. memcpy(hw->perm_mac_addr, eth_addr, ETH_ALEN);
  452. return 0;
  453. }
  454. /*
  455. * On some motherboards, the MAC address is written by the
  456. * BIOS directly to the MAC register during POST, and is
  457. * not stored in eeprom. If all else thus far has failed
  458. * to fetch the permanent MAC address, try reading it directly.
  459. */
  460. addr[0] = ioread32(hw->hw_addr + REG_MAC_STA_ADDR);
  461. addr[1] = ioread16(hw->hw_addr + (REG_MAC_STA_ADDR + 4));
  462. *(u32 *) &eth_addr[2] = swab32(addr[0]);
  463. *(u16 *) &eth_addr[0] = swab16(*(u16 *) &addr[1]);
  464. if (is_valid_ether_addr(eth_addr)) {
  465. memcpy(hw->perm_mac_addr, eth_addr, ETH_ALEN);
  466. return 0;
  467. }
  468. return 1;
  469. }
  470. /*
  471. * Reads the adapter's MAC address from the EEPROM
  472. * hw - Struct containing variables accessed by shared code
  473. */
  474. static s32 atl1_read_mac_addr(struct atl1_hw *hw)
  475. {
  476. u16 i;
  477. if (atl1_get_permanent_address(hw))
  478. random_ether_addr(hw->perm_mac_addr);
  479. for (i = 0; i < ETH_ALEN; i++)
  480. hw->mac_addr[i] = hw->perm_mac_addr[i];
  481. return 0;
  482. }
  483. /*
  484. * Hashes an address to determine its location in the multicast table
  485. * hw - Struct containing variables accessed by shared code
  486. * mc_addr - the multicast address to hash
  487. *
  488. * atl1_hash_mc_addr
  489. * purpose
  490. * set hash value for a multicast address
  491. * hash calcu processing :
  492. * 1. calcu 32bit CRC for multicast address
  493. * 2. reverse crc with MSB to LSB
  494. */
  495. u32 atl1_hash_mc_addr(struct atl1_hw *hw, u8 *mc_addr)
  496. {
  497. u32 crc32, value = 0;
  498. int i;
  499. crc32 = ether_crc_le(6, mc_addr);
  500. for (i = 0; i < 32; i++)
  501. value |= (((crc32 >> i) & 1) << (31 - i));
  502. return value;
  503. }
  504. /*
  505. * Sets the bit in the multicast table corresponding to the hash value.
  506. * hw - Struct containing variables accessed by shared code
  507. * hash_value - Multicast address hash value
  508. */
  509. void atl1_hash_set(struct atl1_hw *hw, u32 hash_value)
  510. {
  511. u32 hash_bit, hash_reg;
  512. u32 mta;
  513. /*
  514. * The HASH Table is a register array of 2 32-bit registers.
  515. * It is treated like an array of 64 bits. We want to set
  516. * bit BitArray[hash_value]. So we figure out what register
  517. * the bit is in, read it, OR in the new bit, then write
  518. * back the new value. The register is determined by the
  519. * upper 7 bits of the hash value and the bit within that
  520. * register are determined by the lower 5 bits of the value.
  521. */
  522. hash_reg = (hash_value >> 31) & 0x1;
  523. hash_bit = (hash_value >> 26) & 0x1F;
  524. mta = ioread32((hw->hw_addr + REG_RX_HASH_TABLE) + (hash_reg << 2));
  525. mta |= (1 << hash_bit);
  526. iowrite32(mta, (hw->hw_addr + REG_RX_HASH_TABLE) + (hash_reg << 2));
  527. }
  528. /*
  529. * Writes a value to a PHY register
  530. * hw - Struct containing variables accessed by shared code
  531. * reg_addr - address of the PHY register to write
  532. * data - data to write to the PHY
  533. */
  534. static s32 atl1_write_phy_reg(struct atl1_hw *hw, u32 reg_addr, u16 phy_data)
  535. {
  536. int i;
  537. u32 val;
  538. val = ((u32) (phy_data & MDIO_DATA_MASK)) << MDIO_DATA_SHIFT |
  539. (reg_addr & MDIO_REG_ADDR_MASK) << MDIO_REG_ADDR_SHIFT |
  540. MDIO_SUP_PREAMBLE |
  541. MDIO_START | MDIO_CLK_25_4 << MDIO_CLK_SEL_SHIFT;
  542. iowrite32(val, hw->hw_addr + REG_MDIO_CTRL);
  543. ioread32(hw->hw_addr + REG_MDIO_CTRL);
  544. for (i = 0; i < MDIO_WAIT_TIMES; i++) {
  545. udelay(2);
  546. val = ioread32(hw->hw_addr + REG_MDIO_CTRL);
  547. if (!(val & (MDIO_START | MDIO_BUSY)))
  548. break;
  549. }
  550. if (!(val & (MDIO_START | MDIO_BUSY)))
  551. return 0;
  552. return ATLX_ERR_PHY;
  553. }
  554. /*
  555. * Make L001's PHY out of Power Saving State (bug)
  556. * hw - Struct containing variables accessed by shared code
  557. * when power on, L001's PHY always on Power saving State
  558. * (Gigabit Link forbidden)
  559. */
  560. static s32 atl1_phy_leave_power_saving(struct atl1_hw *hw)
  561. {
  562. s32 ret;
  563. ret = atl1_write_phy_reg(hw, 29, 0x0029);
  564. if (ret)
  565. return ret;
  566. return atl1_write_phy_reg(hw, 30, 0);
  567. }
  568. /*
  569. * Resets the PHY and make all config validate
  570. * hw - Struct containing variables accessed by shared code
  571. *
  572. * Sets bit 15 and 12 of the MII Control regiser (for F001 bug)
  573. */
  574. static s32 atl1_phy_reset(struct atl1_hw *hw)
  575. {
  576. struct pci_dev *pdev = hw->back->pdev;
  577. struct atl1_adapter *adapter = hw->back;
  578. s32 ret_val;
  579. u16 phy_data;
  580. if (hw->media_type == MEDIA_TYPE_AUTO_SENSOR ||
  581. hw->media_type == MEDIA_TYPE_1000M_FULL)
  582. phy_data = MII_CR_RESET | MII_CR_AUTO_NEG_EN;
  583. else {
  584. switch (hw->media_type) {
  585. case MEDIA_TYPE_100M_FULL:
  586. phy_data =
  587. MII_CR_FULL_DUPLEX | MII_CR_SPEED_100 |
  588. MII_CR_RESET;
  589. break;
  590. case MEDIA_TYPE_100M_HALF:
  591. phy_data = MII_CR_SPEED_100 | MII_CR_RESET;
  592. break;
  593. case MEDIA_TYPE_10M_FULL:
  594. phy_data =
  595. MII_CR_FULL_DUPLEX | MII_CR_SPEED_10 | MII_CR_RESET;
  596. break;
  597. default:
  598. /* MEDIA_TYPE_10M_HALF: */
  599. phy_data = MII_CR_SPEED_10 | MII_CR_RESET;
  600. break;
  601. }
  602. }
  603. ret_val = atl1_write_phy_reg(hw, MII_BMCR, phy_data);
  604. if (ret_val) {
  605. u32 val;
  606. int i;
  607. /* pcie serdes link may be down! */
  608. if (netif_msg_hw(adapter))
  609. dev_dbg(&pdev->dev, "pcie phy link down\n");
  610. for (i = 0; i < 25; i++) {
  611. msleep(1);
  612. val = ioread32(hw->hw_addr + REG_MDIO_CTRL);
  613. if (!(val & (MDIO_START | MDIO_BUSY)))
  614. break;
  615. }
  616. if ((val & (MDIO_START | MDIO_BUSY)) != 0) {
  617. if (netif_msg_hw(adapter))
  618. dev_warn(&pdev->dev,
  619. "pcie link down at least 25ms\n");
  620. return ret_val;
  621. }
  622. }
  623. return 0;
  624. }
  625. /*
  626. * Configures PHY autoneg and flow control advertisement settings
  627. * hw - Struct containing variables accessed by shared code
  628. */
  629. static s32 atl1_phy_setup_autoneg_adv(struct atl1_hw *hw)
  630. {
  631. s32 ret_val;
  632. s16 mii_autoneg_adv_reg;
  633. s16 mii_1000t_ctrl_reg;
  634. /* Read the MII Auto-Neg Advertisement Register (Address 4). */
  635. mii_autoneg_adv_reg = MII_AR_DEFAULT_CAP_MASK;
  636. /* Read the MII 1000Base-T Control Register (Address 9). */
  637. mii_1000t_ctrl_reg = MII_ATLX_CR_1000T_DEFAULT_CAP_MASK;
  638. /*
  639. * First we clear all the 10/100 mb speed bits in the Auto-Neg
  640. * Advertisement Register (Address 4) and the 1000 mb speed bits in
  641. * the 1000Base-T Control Register (Address 9).
  642. */
  643. mii_autoneg_adv_reg &= ~MII_AR_SPEED_MASK;
  644. mii_1000t_ctrl_reg &= ~MII_ATLX_CR_1000T_SPEED_MASK;
  645. /*
  646. * Need to parse media_type and set up
  647. * the appropriate PHY registers.
  648. */
  649. switch (hw->media_type) {
  650. case MEDIA_TYPE_AUTO_SENSOR:
  651. mii_autoneg_adv_reg |= (MII_AR_10T_HD_CAPS |
  652. MII_AR_10T_FD_CAPS |
  653. MII_AR_100TX_HD_CAPS |
  654. MII_AR_100TX_FD_CAPS);
  655. mii_1000t_ctrl_reg |= MII_ATLX_CR_1000T_FD_CAPS;
  656. break;
  657. case MEDIA_TYPE_1000M_FULL:
  658. mii_1000t_ctrl_reg |= MII_ATLX_CR_1000T_FD_CAPS;
  659. break;
  660. case MEDIA_TYPE_100M_FULL:
  661. mii_autoneg_adv_reg |= MII_AR_100TX_FD_CAPS;
  662. break;
  663. case MEDIA_TYPE_100M_HALF:
  664. mii_autoneg_adv_reg |= MII_AR_100TX_HD_CAPS;
  665. break;
  666. case MEDIA_TYPE_10M_FULL:
  667. mii_autoneg_adv_reg |= MII_AR_10T_FD_CAPS;
  668. break;
  669. default:
  670. mii_autoneg_adv_reg |= MII_AR_10T_HD_CAPS;
  671. break;
  672. }
  673. /* flow control fixed to enable all */
  674. mii_autoneg_adv_reg |= (MII_AR_ASM_DIR | MII_AR_PAUSE);
  675. hw->mii_autoneg_adv_reg = mii_autoneg_adv_reg;
  676. hw->mii_1000t_ctrl_reg = mii_1000t_ctrl_reg;
  677. ret_val = atl1_write_phy_reg(hw, MII_ADVERTISE, mii_autoneg_adv_reg);
  678. if (ret_val)
  679. return ret_val;
  680. ret_val = atl1_write_phy_reg(hw, MII_ATLX_CR, mii_1000t_ctrl_reg);
  681. if (ret_val)
  682. return ret_val;
  683. return 0;
  684. }
  685. /*
  686. * Configures link settings.
  687. * hw - Struct containing variables accessed by shared code
  688. * Assumes the hardware has previously been reset and the
  689. * transmitter and receiver are not enabled.
  690. */
  691. static s32 atl1_setup_link(struct atl1_hw *hw)
  692. {
  693. struct pci_dev *pdev = hw->back->pdev;
  694. struct atl1_adapter *adapter = hw->back;
  695. s32 ret_val;
  696. /*
  697. * Options:
  698. * PHY will advertise value(s) parsed from
  699. * autoneg_advertised and fc
  700. * no matter what autoneg is , We will not wait link result.
  701. */
  702. ret_val = atl1_phy_setup_autoneg_adv(hw);
  703. if (ret_val) {
  704. if (netif_msg_link(adapter))
  705. dev_dbg(&pdev->dev,
  706. "error setting up autonegotiation\n");
  707. return ret_val;
  708. }
  709. /* SW.Reset , En-Auto-Neg if needed */
  710. ret_val = atl1_phy_reset(hw);
  711. if (ret_val) {
  712. if (netif_msg_link(adapter))
  713. dev_dbg(&pdev->dev, "error resetting phy\n");
  714. return ret_val;
  715. }
  716. hw->phy_configured = true;
  717. return ret_val;
  718. }
  719. static void atl1_init_flash_opcode(struct atl1_hw *hw)
  720. {
  721. if (hw->flash_vendor >= ARRAY_SIZE(flash_table))
  722. /* Atmel */
  723. hw->flash_vendor = 0;
  724. /* Init OP table */
  725. iowrite8(flash_table[hw->flash_vendor].cmd_program,
  726. hw->hw_addr + REG_SPI_FLASH_OP_PROGRAM);
  727. iowrite8(flash_table[hw->flash_vendor].cmd_sector_erase,
  728. hw->hw_addr + REG_SPI_FLASH_OP_SC_ERASE);
  729. iowrite8(flash_table[hw->flash_vendor].cmd_chip_erase,
  730. hw->hw_addr + REG_SPI_FLASH_OP_CHIP_ERASE);
  731. iowrite8(flash_table[hw->flash_vendor].cmd_rdid,
  732. hw->hw_addr + REG_SPI_FLASH_OP_RDID);
  733. iowrite8(flash_table[hw->flash_vendor].cmd_wren,
  734. hw->hw_addr + REG_SPI_FLASH_OP_WREN);
  735. iowrite8(flash_table[hw->flash_vendor].cmd_rdsr,
  736. hw->hw_addr + REG_SPI_FLASH_OP_RDSR);
  737. iowrite8(flash_table[hw->flash_vendor].cmd_wrsr,
  738. hw->hw_addr + REG_SPI_FLASH_OP_WRSR);
  739. iowrite8(flash_table[hw->flash_vendor].cmd_read,
  740. hw->hw_addr + REG_SPI_FLASH_OP_READ);
  741. }
  742. /*
  743. * Performs basic configuration of the adapter.
  744. * hw - Struct containing variables accessed by shared code
  745. * Assumes that the controller has previously been reset and is in a
  746. * post-reset uninitialized state. Initializes multicast table,
  747. * and Calls routines to setup link
  748. * Leaves the transmit and receive units disabled and uninitialized.
  749. */
  750. static s32 atl1_init_hw(struct atl1_hw *hw)
  751. {
  752. u32 ret_val = 0;
  753. /* Zero out the Multicast HASH table */
  754. iowrite32(0, hw->hw_addr + REG_RX_HASH_TABLE);
  755. /* clear the old settings from the multicast hash table */
  756. iowrite32(0, (hw->hw_addr + REG_RX_HASH_TABLE) + (1 << 2));
  757. atl1_init_flash_opcode(hw);
  758. if (!hw->phy_configured) {
  759. /* enable GPHY LinkChange Interrrupt */
  760. ret_val = atl1_write_phy_reg(hw, 18, 0xC00);
  761. if (ret_val)
  762. return ret_val;
  763. /* make PHY out of power-saving state */
  764. ret_val = atl1_phy_leave_power_saving(hw);
  765. if (ret_val)
  766. return ret_val;
  767. /* Call a subroutine to configure the link */
  768. ret_val = atl1_setup_link(hw);
  769. }
  770. return ret_val;
  771. }
  772. /*
  773. * Detects the current speed and duplex settings of the hardware.
  774. * hw - Struct containing variables accessed by shared code
  775. * speed - Speed of the connection
  776. * duplex - Duplex setting of the connection
  777. */
  778. static s32 atl1_get_speed_and_duplex(struct atl1_hw *hw, u16 *speed, u16 *duplex)
  779. {
  780. struct pci_dev *pdev = hw->back->pdev;
  781. struct atl1_adapter *adapter = hw->back;
  782. s32 ret_val;
  783. u16 phy_data;
  784. /* ; --- Read PHY Specific Status Register (17) */
  785. ret_val = atl1_read_phy_reg(hw, MII_ATLX_PSSR, &phy_data);
  786. if (ret_val)
  787. return ret_val;
  788. if (!(phy_data & MII_ATLX_PSSR_SPD_DPLX_RESOLVED))
  789. return ATLX_ERR_PHY_RES;
  790. switch (phy_data & MII_ATLX_PSSR_SPEED) {
  791. case MII_ATLX_PSSR_1000MBS:
  792. *speed = SPEED_1000;
  793. break;
  794. case MII_ATLX_PSSR_100MBS:
  795. *speed = SPEED_100;
  796. break;
  797. case MII_ATLX_PSSR_10MBS:
  798. *speed = SPEED_10;
  799. break;
  800. default:
  801. if (netif_msg_hw(adapter))
  802. dev_dbg(&pdev->dev, "error getting speed\n");
  803. return ATLX_ERR_PHY_SPEED;
  804. break;
  805. }
  806. if (phy_data & MII_ATLX_PSSR_DPLX)
  807. *duplex = FULL_DUPLEX;
  808. else
  809. *duplex = HALF_DUPLEX;
  810. return 0;
  811. }
  812. void atl1_set_mac_addr(struct atl1_hw *hw)
  813. {
  814. u32 value;
  815. /*
  816. * 00-0B-6A-F6-00-DC
  817. * 0: 6AF600DC 1: 000B
  818. * low dword
  819. */
  820. value = (((u32) hw->mac_addr[2]) << 24) |
  821. (((u32) hw->mac_addr[3]) << 16) |
  822. (((u32) hw->mac_addr[4]) << 8) | (((u32) hw->mac_addr[5]));
  823. iowrite32(value, hw->hw_addr + REG_MAC_STA_ADDR);
  824. /* high dword */
  825. value = (((u32) hw->mac_addr[0]) << 8) | (((u32) hw->mac_addr[1]));
  826. iowrite32(value, (hw->hw_addr + REG_MAC_STA_ADDR) + (1 << 2));
  827. }
  828. /*
  829. * atl1_sw_init - Initialize general software structures (struct atl1_adapter)
  830. * @adapter: board private structure to initialize
  831. *
  832. * atl1_sw_init initializes the Adapter private data structure.
  833. * Fields are initialized based on PCI device information and
  834. * OS network device settings (MTU size).
  835. */
  836. static int __devinit atl1_sw_init(struct atl1_adapter *adapter)
  837. {
  838. struct atl1_hw *hw = &adapter->hw;
  839. struct net_device *netdev = adapter->netdev;
  840. hw->max_frame_size = netdev->mtu + ETH_HLEN + ETH_FCS_LEN + VLAN_HLEN;
  841. hw->min_frame_size = ETH_ZLEN + ETH_FCS_LEN;
  842. adapter->wol = 0;
  843. adapter->rx_buffer_len = (hw->max_frame_size + 7) & ~7;
  844. adapter->ict = 50000; /* 100ms */
  845. adapter->link_speed = SPEED_0; /* hardware init */
  846. adapter->link_duplex = FULL_DUPLEX;
  847. hw->phy_configured = false;
  848. hw->preamble_len = 7;
  849. hw->ipgt = 0x60;
  850. hw->min_ifg = 0x50;
  851. hw->ipgr1 = 0x40;
  852. hw->ipgr2 = 0x60;
  853. hw->max_retry = 0xf;
  854. hw->lcol = 0x37;
  855. hw->jam_ipg = 7;
  856. hw->rfd_burst = 8;
  857. hw->rrd_burst = 8;
  858. hw->rfd_fetch_gap = 1;
  859. hw->rx_jumbo_th = adapter->rx_buffer_len / 8;
  860. hw->rx_jumbo_lkah = 1;
  861. hw->rrd_ret_timer = 16;
  862. hw->tpd_burst = 4;
  863. hw->tpd_fetch_th = 16;
  864. hw->txf_burst = 0x100;
  865. hw->tx_jumbo_task_th = (hw->max_frame_size + 7) >> 3;
  866. hw->tpd_fetch_gap = 1;
  867. hw->rcb_value = atl1_rcb_64;
  868. hw->dma_ord = atl1_dma_ord_enh;
  869. hw->dmar_block = atl1_dma_req_256;
  870. hw->dmaw_block = atl1_dma_req_256;
  871. hw->cmb_rrd = 4;
  872. hw->cmb_tpd = 4;
  873. hw->cmb_rx_timer = 1; /* about 2us */
  874. hw->cmb_tx_timer = 1; /* about 2us */
  875. hw->smb_timer = 100000; /* about 200ms */
  876. spin_lock_init(&adapter->lock);
  877. spin_lock_init(&adapter->mb_lock);
  878. return 0;
  879. }
  880. static int mdio_read(struct net_device *netdev, int phy_id, int reg_num)
  881. {
  882. struct atl1_adapter *adapter = netdev_priv(netdev);
  883. u16 result;
  884. atl1_read_phy_reg(&adapter->hw, reg_num & 0x1f, &result);
  885. return result;
  886. }
  887. static void mdio_write(struct net_device *netdev, int phy_id, int reg_num,
  888. int val)
  889. {
  890. struct atl1_adapter *adapter = netdev_priv(netdev);
  891. atl1_write_phy_reg(&adapter->hw, reg_num, val);
  892. }
  893. /*
  894. * atl1_mii_ioctl -
  895. * @netdev:
  896. * @ifreq:
  897. * @cmd:
  898. */
  899. static int atl1_mii_ioctl(struct net_device *netdev, struct ifreq *ifr, int cmd)
  900. {
  901. struct atl1_adapter *adapter = netdev_priv(netdev);
  902. unsigned long flags;
  903. int retval;
  904. if (!netif_running(netdev))
  905. return -EINVAL;
  906. spin_lock_irqsave(&adapter->lock, flags);
  907. retval = generic_mii_ioctl(&adapter->mii, if_mii(ifr), cmd, NULL);
  908. spin_unlock_irqrestore(&adapter->lock, flags);
  909. return retval;
  910. }
  911. /*
  912. * atl1_setup_mem_resources - allocate Tx / RX descriptor resources
  913. * @adapter: board private structure
  914. *
  915. * Return 0 on success, negative on failure
  916. */
  917. static s32 atl1_setup_ring_resources(struct atl1_adapter *adapter)
  918. {
  919. struct atl1_tpd_ring *tpd_ring = &adapter->tpd_ring;
  920. struct atl1_rfd_ring *rfd_ring = &adapter->rfd_ring;
  921. struct atl1_rrd_ring *rrd_ring = &adapter->rrd_ring;
  922. struct atl1_ring_header *ring_header = &adapter->ring_header;
  923. struct pci_dev *pdev = adapter->pdev;
  924. int size;
  925. u8 offset = 0;
  926. size = sizeof(struct atl1_buffer) * (tpd_ring->count + rfd_ring->count);
  927. tpd_ring->buffer_info = kzalloc(size, GFP_KERNEL);
  928. if (unlikely(!tpd_ring->buffer_info)) {
  929. if (netif_msg_drv(adapter))
  930. dev_err(&pdev->dev, "kzalloc failed , size = D%d\n",
  931. size);
  932. goto err_nomem;
  933. }
  934. rfd_ring->buffer_info =
  935. (struct atl1_buffer *)(tpd_ring->buffer_info + tpd_ring->count);
  936. /*
  937. * real ring DMA buffer
  938. * each ring/block may need up to 8 bytes for alignment, hence the
  939. * additional 40 bytes tacked onto the end.
  940. */
  941. ring_header->size = size =
  942. sizeof(struct tx_packet_desc) * tpd_ring->count
  943. + sizeof(struct rx_free_desc) * rfd_ring->count
  944. + sizeof(struct rx_return_desc) * rrd_ring->count
  945. + sizeof(struct coals_msg_block)
  946. + sizeof(struct stats_msg_block)
  947. + 40;
  948. ring_header->desc = pci_alloc_consistent(pdev, ring_header->size,
  949. &ring_header->dma);
  950. if (unlikely(!ring_header->desc)) {
  951. if (netif_msg_drv(adapter))
  952. dev_err(&pdev->dev, "pci_alloc_consistent failed\n");
  953. goto err_nomem;
  954. }
  955. memset(ring_header->desc, 0, ring_header->size);
  956. /* init TPD ring */
  957. tpd_ring->dma = ring_header->dma;
  958. offset = (tpd_ring->dma & 0x7) ? (8 - (ring_header->dma & 0x7)) : 0;
  959. tpd_ring->dma += offset;
  960. tpd_ring->desc = (u8 *) ring_header->desc + offset;
  961. tpd_ring->size = sizeof(struct tx_packet_desc) * tpd_ring->count;
  962. /* init RFD ring */
  963. rfd_ring->dma = tpd_ring->dma + tpd_ring->size;
  964. offset = (rfd_ring->dma & 0x7) ? (8 - (rfd_ring->dma & 0x7)) : 0;
  965. rfd_ring->dma += offset;
  966. rfd_ring->desc = (u8 *) tpd_ring->desc + (tpd_ring->size + offset);
  967. rfd_ring->size = sizeof(struct rx_free_desc) * rfd_ring->count;
  968. /* init RRD ring */
  969. rrd_ring->dma = rfd_ring->dma + rfd_ring->size;
  970. offset = (rrd_ring->dma & 0x7) ? (8 - (rrd_ring->dma & 0x7)) : 0;
  971. rrd_ring->dma += offset;
  972. rrd_ring->desc = (u8 *) rfd_ring->desc + (rfd_ring->size + offset);
  973. rrd_ring->size = sizeof(struct rx_return_desc) * rrd_ring->count;
  974. /* init CMB */
  975. adapter->cmb.dma = rrd_ring->dma + rrd_ring->size;
  976. offset = (adapter->cmb.dma & 0x7) ? (8 - (adapter->cmb.dma & 0x7)) : 0;
  977. adapter->cmb.dma += offset;
  978. adapter->cmb.cmb = (struct coals_msg_block *)
  979. ((u8 *) rrd_ring->desc + (rrd_ring->size + offset));
  980. /* init SMB */
  981. adapter->smb.dma = adapter->cmb.dma + sizeof(struct coals_msg_block);
  982. offset = (adapter->smb.dma & 0x7) ? (8 - (adapter->smb.dma & 0x7)) : 0;
  983. adapter->smb.dma += offset;
  984. adapter->smb.smb = (struct stats_msg_block *)
  985. ((u8 *) adapter->cmb.cmb +
  986. (sizeof(struct coals_msg_block) + offset));
  987. return 0;
  988. err_nomem:
  989. kfree(tpd_ring->buffer_info);
  990. return -ENOMEM;
  991. }
  992. static void atl1_init_ring_ptrs(struct atl1_adapter *adapter)
  993. {
  994. struct atl1_tpd_ring *tpd_ring = &adapter->tpd_ring;
  995. struct atl1_rfd_ring *rfd_ring = &adapter->rfd_ring;
  996. struct atl1_rrd_ring *rrd_ring = &adapter->rrd_ring;
  997. atomic_set(&tpd_ring->next_to_use, 0);
  998. atomic_set(&tpd_ring->next_to_clean, 0);
  999. rfd_ring->next_to_clean = 0;
  1000. atomic_set(&rfd_ring->next_to_use, 0);
  1001. rrd_ring->next_to_use = 0;
  1002. atomic_set(&rrd_ring->next_to_clean, 0);
  1003. }
  1004. /*
  1005. * atl1_clean_rx_ring - Free RFD Buffers
  1006. * @adapter: board private structure
  1007. */
  1008. static void atl1_clean_rx_ring(struct atl1_adapter *adapter)
  1009. {
  1010. struct atl1_rfd_ring *rfd_ring = &adapter->rfd_ring;
  1011. struct atl1_rrd_ring *rrd_ring = &adapter->rrd_ring;
  1012. struct atl1_buffer *buffer_info;
  1013. struct pci_dev *pdev = adapter->pdev;
  1014. unsigned long size;
  1015. unsigned int i;
  1016. /* Free all the Rx ring sk_buffs */
  1017. for (i = 0; i < rfd_ring->count; i++) {
  1018. buffer_info = &rfd_ring->buffer_info[i];
  1019. if (buffer_info->dma) {
  1020. pci_unmap_page(pdev, buffer_info->dma,
  1021. buffer_info->length, PCI_DMA_FROMDEVICE);
  1022. buffer_info->dma = 0;
  1023. }
  1024. if (buffer_info->skb) {
  1025. dev_kfree_skb(buffer_info->skb);
  1026. buffer_info->skb = NULL;
  1027. }
  1028. }
  1029. size = sizeof(struct atl1_buffer) * rfd_ring->count;
  1030. memset(rfd_ring->buffer_info, 0, size);
  1031. /* Zero out the descriptor ring */
  1032. memset(rfd_ring->desc, 0, rfd_ring->size);
  1033. rfd_ring->next_to_clean = 0;
  1034. atomic_set(&rfd_ring->next_to_use, 0);
  1035. rrd_ring->next_to_use = 0;
  1036. atomic_set(&rrd_ring->next_to_clean, 0);
  1037. }
  1038. /*
  1039. * atl1_clean_tx_ring - Free Tx Buffers
  1040. * @adapter: board private structure
  1041. */
  1042. static void atl1_clean_tx_ring(struct atl1_adapter *adapter)
  1043. {
  1044. struct atl1_tpd_ring *tpd_ring = &adapter->tpd_ring;
  1045. struct atl1_buffer *buffer_info;
  1046. struct pci_dev *pdev = adapter->pdev;
  1047. unsigned long size;
  1048. unsigned int i;
  1049. /* Free all the Tx ring sk_buffs */
  1050. for (i = 0; i < tpd_ring->count; i++) {
  1051. buffer_info = &tpd_ring->buffer_info[i];
  1052. if (buffer_info->dma) {
  1053. pci_unmap_page(pdev, buffer_info->dma,
  1054. buffer_info->length, PCI_DMA_TODEVICE);
  1055. buffer_info->dma = 0;
  1056. }
  1057. }
  1058. for (i = 0; i < tpd_ring->count; i++) {
  1059. buffer_info = &tpd_ring->buffer_info[i];
  1060. if (buffer_info->skb) {
  1061. dev_kfree_skb_any(buffer_info->skb);
  1062. buffer_info->skb = NULL;
  1063. }
  1064. }
  1065. size = sizeof(struct atl1_buffer) * tpd_ring->count;
  1066. memset(tpd_ring->buffer_info, 0, size);
  1067. /* Zero out the descriptor ring */
  1068. memset(tpd_ring->desc, 0, tpd_ring->size);
  1069. atomic_set(&tpd_ring->next_to_use, 0);
  1070. atomic_set(&tpd_ring->next_to_clean, 0);
  1071. }
  1072. /*
  1073. * atl1_free_ring_resources - Free Tx / RX descriptor Resources
  1074. * @adapter: board private structure
  1075. *
  1076. * Free all transmit software resources
  1077. */
  1078. static void atl1_free_ring_resources(struct atl1_adapter *adapter)
  1079. {
  1080. struct pci_dev *pdev = adapter->pdev;
  1081. struct atl1_tpd_ring *tpd_ring = &adapter->tpd_ring;
  1082. struct atl1_rfd_ring *rfd_ring = &adapter->rfd_ring;
  1083. struct atl1_rrd_ring *rrd_ring = &adapter->rrd_ring;
  1084. struct atl1_ring_header *ring_header = &adapter->ring_header;
  1085. atl1_clean_tx_ring(adapter);
  1086. atl1_clean_rx_ring(adapter);
  1087. kfree(tpd_ring->buffer_info);
  1088. pci_free_consistent(pdev, ring_header->size, ring_header->desc,
  1089. ring_header->dma);
  1090. tpd_ring->buffer_info = NULL;
  1091. tpd_ring->desc = NULL;
  1092. tpd_ring->dma = 0;
  1093. rfd_ring->buffer_info = NULL;
  1094. rfd_ring->desc = NULL;
  1095. rfd_ring->dma = 0;
  1096. rrd_ring->desc = NULL;
  1097. rrd_ring->dma = 0;
  1098. }
  1099. static void atl1_setup_mac_ctrl(struct atl1_adapter *adapter)
  1100. {
  1101. u32 value;
  1102. struct atl1_hw *hw = &adapter->hw;
  1103. struct net_device *netdev = adapter->netdev;
  1104. /* Config MAC CTRL Register */
  1105. value = MAC_CTRL_TX_EN | MAC_CTRL_RX_EN;
  1106. /* duplex */
  1107. if (FULL_DUPLEX == adapter->link_duplex)
  1108. value |= MAC_CTRL_DUPLX;
  1109. /* speed */
  1110. value |= ((u32) ((SPEED_1000 == adapter->link_speed) ?
  1111. MAC_CTRL_SPEED_1000 : MAC_CTRL_SPEED_10_100) <<
  1112. MAC_CTRL_SPEED_SHIFT);
  1113. /* flow control */
  1114. value |= (MAC_CTRL_TX_FLOW | MAC_CTRL_RX_FLOW);
  1115. /* PAD & CRC */
  1116. value |= (MAC_CTRL_ADD_CRC | MAC_CTRL_PAD);
  1117. /* preamble length */
  1118. value |= (((u32) adapter->hw.preamble_len
  1119. & MAC_CTRL_PRMLEN_MASK) << MAC_CTRL_PRMLEN_SHIFT);
  1120. /* vlan */
  1121. if (adapter->vlgrp)
  1122. value |= MAC_CTRL_RMV_VLAN;
  1123. /* rx checksum
  1124. if (adapter->rx_csum)
  1125. value |= MAC_CTRL_RX_CHKSUM_EN;
  1126. */
  1127. /* filter mode */
  1128. value |= MAC_CTRL_BC_EN;
  1129. if (netdev->flags & IFF_PROMISC)
  1130. value |= MAC_CTRL_PROMIS_EN;
  1131. else if (netdev->flags & IFF_ALLMULTI)
  1132. value |= MAC_CTRL_MC_ALL_EN;
  1133. /* value |= MAC_CTRL_LOOPBACK; */
  1134. iowrite32(value, hw->hw_addr + REG_MAC_CTRL);
  1135. }
  1136. static u32 atl1_check_link(struct atl1_adapter *adapter)
  1137. {
  1138. struct atl1_hw *hw = &adapter->hw;
  1139. struct net_device *netdev = adapter->netdev;
  1140. u32 ret_val;
  1141. u16 speed, duplex, phy_data;
  1142. int reconfig = 0;
  1143. /* MII_BMSR must read twice */
  1144. atl1_read_phy_reg(hw, MII_BMSR, &phy_data);
  1145. atl1_read_phy_reg(hw, MII_BMSR, &phy_data);
  1146. if (!(phy_data & BMSR_LSTATUS)) {
  1147. /* link down */
  1148. if (netif_carrier_ok(netdev)) {
  1149. /* old link state: Up */
  1150. if (netif_msg_link(adapter))
  1151. dev_info(&adapter->pdev->dev, "link is down\n");
  1152. adapter->link_speed = SPEED_0;
  1153. netif_carrier_off(netdev);
  1154. }
  1155. return 0;
  1156. }
  1157. /* Link Up */
  1158. ret_val = atl1_get_speed_and_duplex(hw, &speed, &duplex);
  1159. if (ret_val)
  1160. return ret_val;
  1161. switch (hw->media_type) {
  1162. case MEDIA_TYPE_1000M_FULL:
  1163. if (speed != SPEED_1000 || duplex != FULL_DUPLEX)
  1164. reconfig = 1;
  1165. break;
  1166. case MEDIA_TYPE_100M_FULL:
  1167. if (speed != SPEED_100 || duplex != FULL_DUPLEX)
  1168. reconfig = 1;
  1169. break;
  1170. case MEDIA_TYPE_100M_HALF:
  1171. if (speed != SPEED_100 || duplex != HALF_DUPLEX)
  1172. reconfig = 1;
  1173. break;
  1174. case MEDIA_TYPE_10M_FULL:
  1175. if (speed != SPEED_10 || duplex != FULL_DUPLEX)
  1176. reconfig = 1;
  1177. break;
  1178. case MEDIA_TYPE_10M_HALF:
  1179. if (speed != SPEED_10 || duplex != HALF_DUPLEX)
  1180. reconfig = 1;
  1181. break;
  1182. }
  1183. /* link result is our setting */
  1184. if (!reconfig) {
  1185. if (adapter->link_speed != speed
  1186. || adapter->link_duplex != duplex) {
  1187. adapter->link_speed = speed;
  1188. adapter->link_duplex = duplex;
  1189. atl1_setup_mac_ctrl(adapter);
  1190. if (netif_msg_link(adapter))
  1191. dev_info(&adapter->pdev->dev,
  1192. "%s link is up %d Mbps %s\n",
  1193. netdev->name, adapter->link_speed,
  1194. adapter->link_duplex == FULL_DUPLEX ?
  1195. "full duplex" : "half duplex");
  1196. }
  1197. if (!netif_carrier_ok(netdev)) {
  1198. /* Link down -> Up */
  1199. netif_carrier_on(netdev);
  1200. }
  1201. return 0;
  1202. }
  1203. /* change original link status */
  1204. if (netif_carrier_ok(netdev)) {
  1205. adapter->link_speed = SPEED_0;
  1206. netif_carrier_off(netdev);
  1207. netif_stop_queue(netdev);
  1208. }
  1209. if (hw->media_type != MEDIA_TYPE_AUTO_SENSOR &&
  1210. hw->media_type != MEDIA_TYPE_1000M_FULL) {
  1211. switch (hw->media_type) {
  1212. case MEDIA_TYPE_100M_FULL:
  1213. phy_data = MII_CR_FULL_DUPLEX | MII_CR_SPEED_100 |
  1214. MII_CR_RESET;
  1215. break;
  1216. case MEDIA_TYPE_100M_HALF:
  1217. phy_data = MII_CR_SPEED_100 | MII_CR_RESET;
  1218. break;
  1219. case MEDIA_TYPE_10M_FULL:
  1220. phy_data =
  1221. MII_CR_FULL_DUPLEX | MII_CR_SPEED_10 | MII_CR_RESET;
  1222. break;
  1223. default:
  1224. /* MEDIA_TYPE_10M_HALF: */
  1225. phy_data = MII_CR_SPEED_10 | MII_CR_RESET;
  1226. break;
  1227. }
  1228. atl1_write_phy_reg(hw, MII_BMCR, phy_data);
  1229. return 0;
  1230. }
  1231. /* auto-neg, insert timer to re-config phy */
  1232. if (!adapter->phy_timer_pending) {
  1233. adapter->phy_timer_pending = true;
  1234. mod_timer(&adapter->phy_config_timer,
  1235. round_jiffies(jiffies + 3 * HZ));
  1236. }
  1237. return 0;
  1238. }
  1239. static void set_flow_ctrl_old(struct atl1_adapter *adapter)
  1240. {
  1241. u32 hi, lo, value;
  1242. /* RFD Flow Control */
  1243. value = adapter->rfd_ring.count;
  1244. hi = value / 16;
  1245. if (hi < 2)
  1246. hi = 2;
  1247. lo = value * 7 / 8;
  1248. value = ((hi & RXQ_RXF_PAUSE_TH_HI_MASK) << RXQ_RXF_PAUSE_TH_HI_SHIFT) |
  1249. ((lo & RXQ_RXF_PAUSE_TH_LO_MASK) << RXQ_RXF_PAUSE_TH_LO_SHIFT);
  1250. iowrite32(value, adapter->hw.hw_addr + REG_RXQ_RXF_PAUSE_THRESH);
  1251. /* RRD Flow Control */
  1252. value = adapter->rrd_ring.count;
  1253. lo = value / 16;
  1254. hi = value * 7 / 8;
  1255. if (lo < 2)
  1256. lo = 2;
  1257. value = ((hi & RXQ_RRD_PAUSE_TH_HI_MASK) << RXQ_RRD_PAUSE_TH_HI_SHIFT) |
  1258. ((lo & RXQ_RRD_PAUSE_TH_LO_MASK) << RXQ_RRD_PAUSE_TH_LO_SHIFT);
  1259. iowrite32(value, adapter->hw.hw_addr + REG_RXQ_RRD_PAUSE_THRESH);
  1260. }
  1261. static void set_flow_ctrl_new(struct atl1_hw *hw)
  1262. {
  1263. u32 hi, lo, value;
  1264. /* RXF Flow Control */
  1265. value = ioread32(hw->hw_addr + REG_SRAM_RXF_LEN);
  1266. lo = value / 16;
  1267. if (lo < 192)
  1268. lo = 192;
  1269. hi = value * 7 / 8;
  1270. if (hi < lo)
  1271. hi = lo + 16;
  1272. value = ((hi & RXQ_RXF_PAUSE_TH_HI_MASK) << RXQ_RXF_PAUSE_TH_HI_SHIFT) |
  1273. ((lo & RXQ_RXF_PAUSE_TH_LO_MASK) << RXQ_RXF_PAUSE_TH_LO_SHIFT);
  1274. iowrite32(value, hw->hw_addr + REG_RXQ_RXF_PAUSE_THRESH);
  1275. /* RRD Flow Control */
  1276. value = ioread32(hw->hw_addr + REG_SRAM_RRD_LEN);
  1277. lo = value / 8;
  1278. hi = value * 7 / 8;
  1279. if (lo < 2)
  1280. lo = 2;
  1281. if (hi < lo)
  1282. hi = lo + 3;
  1283. value = ((hi & RXQ_RRD_PAUSE_TH_HI_MASK) << RXQ_RRD_PAUSE_TH_HI_SHIFT) |
  1284. ((lo & RXQ_RRD_PAUSE_TH_LO_MASK) << RXQ_RRD_PAUSE_TH_LO_SHIFT);
  1285. iowrite32(value, hw->hw_addr + REG_RXQ_RRD_PAUSE_THRESH);
  1286. }
  1287. /*
  1288. * atl1_configure - Configure Transmit&Receive Unit after Reset
  1289. * @adapter: board private structure
  1290. *
  1291. * Configure the Tx /Rx unit of the MAC after a reset.
  1292. */
  1293. static u32 atl1_configure(struct atl1_adapter *adapter)
  1294. {
  1295. struct atl1_hw *hw = &adapter->hw;
  1296. u32 value;
  1297. /* clear interrupt status */
  1298. iowrite32(0xffffffff, adapter->hw.hw_addr + REG_ISR);
  1299. /* set MAC Address */
  1300. value = (((u32) hw->mac_addr[2]) << 24) |
  1301. (((u32) hw->mac_addr[3]) << 16) |
  1302. (((u32) hw->mac_addr[4]) << 8) |
  1303. (((u32) hw->mac_addr[5]));
  1304. iowrite32(value, hw->hw_addr + REG_MAC_STA_ADDR);
  1305. value = (((u32) hw->mac_addr[0]) << 8) | (((u32) hw->mac_addr[1]));
  1306. iowrite32(value, hw->hw_addr + (REG_MAC_STA_ADDR + 4));
  1307. /* tx / rx ring */
  1308. /* HI base address */
  1309. iowrite32((u32) ((adapter->tpd_ring.dma & 0xffffffff00000000ULL) >> 32),
  1310. hw->hw_addr + REG_DESC_BASE_ADDR_HI);
  1311. /* LO base address */
  1312. iowrite32((u32) (adapter->rfd_ring.dma & 0x00000000ffffffffULL),
  1313. hw->hw_addr + REG_DESC_RFD_ADDR_LO);
  1314. iowrite32((u32) (adapter->rrd_ring.dma & 0x00000000ffffffffULL),
  1315. hw->hw_addr + REG_DESC_RRD_ADDR_LO);
  1316. iowrite32((u32) (adapter->tpd_ring.dma & 0x00000000ffffffffULL),
  1317. hw->hw_addr + REG_DESC_TPD_ADDR_LO);
  1318. iowrite32((u32) (adapter->cmb.dma & 0x00000000ffffffffULL),
  1319. hw->hw_addr + REG_DESC_CMB_ADDR_LO);
  1320. iowrite32((u32) (adapter->smb.dma & 0x00000000ffffffffULL),
  1321. hw->hw_addr + REG_DESC_SMB_ADDR_LO);
  1322. /* element count */
  1323. value = adapter->rrd_ring.count;
  1324. value <<= 16;
  1325. value += adapter->rfd_ring.count;
  1326. iowrite32(value, hw->hw_addr + REG_DESC_RFD_RRD_RING_SIZE);
  1327. iowrite32(adapter->tpd_ring.count, hw->hw_addr +
  1328. REG_DESC_TPD_RING_SIZE);
  1329. /* Load Ptr */
  1330. iowrite32(1, hw->hw_addr + REG_LOAD_PTR);
  1331. /* config Mailbox */
  1332. value = ((atomic_read(&adapter->tpd_ring.next_to_use)
  1333. & MB_TPD_PROD_INDX_MASK) << MB_TPD_PROD_INDX_SHIFT) |
  1334. ((atomic_read(&adapter->rrd_ring.next_to_clean)
  1335. & MB_RRD_CONS_INDX_MASK) << MB_RRD_CONS_INDX_SHIFT) |
  1336. ((atomic_read(&adapter->rfd_ring.next_to_use)
  1337. & MB_RFD_PROD_INDX_MASK) << MB_RFD_PROD_INDX_SHIFT);
  1338. iowrite32(value, hw->hw_addr + REG_MAILBOX);
  1339. /* config IPG/IFG */
  1340. value = (((u32) hw->ipgt & MAC_IPG_IFG_IPGT_MASK)
  1341. << MAC_IPG_IFG_IPGT_SHIFT) |
  1342. (((u32) hw->min_ifg & MAC_IPG_IFG_MIFG_MASK)
  1343. << MAC_IPG_IFG_MIFG_SHIFT) |
  1344. (((u32) hw->ipgr1 & MAC_IPG_IFG_IPGR1_MASK)
  1345. << MAC_IPG_IFG_IPGR1_SHIFT) |
  1346. (((u32) hw->ipgr2 & MAC_IPG_IFG_IPGR2_MASK)
  1347. << MAC_IPG_IFG_IPGR2_SHIFT);
  1348. iowrite32(value, hw->hw_addr + REG_MAC_IPG_IFG);
  1349. /* config Half-Duplex Control */
  1350. value = ((u32) hw->lcol & MAC_HALF_DUPLX_CTRL_LCOL_MASK) |
  1351. (((u32) hw->max_retry & MAC_HALF_DUPLX_CTRL_RETRY_MASK)
  1352. << MAC_HALF_DUPLX_CTRL_RETRY_SHIFT) |
  1353. MAC_HALF_DUPLX_CTRL_EXC_DEF_EN |
  1354. (0xa << MAC_HALF_DUPLX_CTRL_ABEBT_SHIFT) |
  1355. (((u32) hw->jam_ipg & MAC_HALF_DUPLX_CTRL_JAMIPG_MASK)
  1356. << MAC_HALF_DUPLX_CTRL_JAMIPG_SHIFT);
  1357. iowrite32(value, hw->hw_addr + REG_MAC_HALF_DUPLX_CTRL);
  1358. /* set Interrupt Moderator Timer */
  1359. iowrite16(adapter->imt, hw->hw_addr + REG_IRQ_MODU_TIMER_INIT);
  1360. iowrite32(MASTER_CTRL_ITIMER_EN, hw->hw_addr + REG_MASTER_CTRL);
  1361. /* set Interrupt Clear Timer */
  1362. iowrite16(adapter->ict, hw->hw_addr + REG_CMBDISDMA_TIMER);
  1363. /* set max frame size hw will accept */
  1364. iowrite32(hw->max_frame_size, hw->hw_addr + REG_MTU);
  1365. /* jumbo size & rrd retirement timer */
  1366. value = (((u32) hw->rx_jumbo_th & RXQ_JMBOSZ_TH_MASK)
  1367. << RXQ_JMBOSZ_TH_SHIFT) |
  1368. (((u32) hw->rx_jumbo_lkah & RXQ_JMBO_LKAH_MASK)
  1369. << RXQ_JMBO_LKAH_SHIFT) |
  1370. (((u32) hw->rrd_ret_timer & RXQ_RRD_TIMER_MASK)
  1371. << RXQ_RRD_TIMER_SHIFT);
  1372. iowrite32(value, hw->hw_addr + REG_RXQ_JMBOSZ_RRDTIM);
  1373. /* Flow Control */
  1374. switch (hw->dev_rev) {
  1375. case 0x8001:
  1376. case 0x9001:
  1377. case 0x9002:
  1378. case 0x9003:
  1379. set_flow_ctrl_old(adapter);
  1380. break;
  1381. default:
  1382. set_flow_ctrl_new(hw);
  1383. break;
  1384. }
  1385. /* config TXQ */
  1386. value = (((u32) hw->tpd_burst & TXQ_CTRL_TPD_BURST_NUM_MASK)
  1387. << TXQ_CTRL_TPD_BURST_NUM_SHIFT) |
  1388. (((u32) hw->txf_burst & TXQ_CTRL_TXF_BURST_NUM_MASK)
  1389. << TXQ_CTRL_TXF_BURST_NUM_SHIFT) |
  1390. (((u32) hw->tpd_fetch_th & TXQ_CTRL_TPD_FETCH_TH_MASK)
  1391. << TXQ_CTRL_TPD_FETCH_TH_SHIFT) | TXQ_CTRL_ENH_MODE |
  1392. TXQ_CTRL_EN;
  1393. iowrite32(value, hw->hw_addr + REG_TXQ_CTRL);
  1394. /* min tpd fetch gap & tx jumbo packet size threshold for taskoffload */
  1395. value = (((u32) hw->tx_jumbo_task_th & TX_JUMBO_TASK_TH_MASK)
  1396. << TX_JUMBO_TASK_TH_SHIFT) |
  1397. (((u32) hw->tpd_fetch_gap & TX_TPD_MIN_IPG_MASK)
  1398. << TX_TPD_MIN_IPG_SHIFT);
  1399. iowrite32(value, hw->hw_addr + REG_TX_JUMBO_TASK_TH_TPD_IPG);
  1400. /* config RXQ */
  1401. value = (((u32) hw->rfd_burst & RXQ_CTRL_RFD_BURST_NUM_MASK)
  1402. << RXQ_CTRL_RFD_BURST_NUM_SHIFT) |
  1403. (((u32) hw->rrd_burst & RXQ_CTRL_RRD_BURST_THRESH_MASK)
  1404. << RXQ_CTRL_RRD_BURST_THRESH_SHIFT) |
  1405. (((u32) hw->rfd_fetch_gap & RXQ_CTRL_RFD_PREF_MIN_IPG_MASK)
  1406. << RXQ_CTRL_RFD_PREF_MIN_IPG_SHIFT) | RXQ_CTRL_CUT_THRU_EN |
  1407. RXQ_CTRL_EN;
  1408. iowrite32(value, hw->hw_addr + REG_RXQ_CTRL);
  1409. /* config DMA Engine */
  1410. value = ((((u32) hw->dmar_block) & DMA_CTRL_DMAR_BURST_LEN_MASK)
  1411. << DMA_CTRL_DMAR_BURST_LEN_SHIFT) |
  1412. ((((u32) hw->dmaw_block) & DMA_CTRL_DMAW_BURST_LEN_MASK)
  1413. << DMA_CTRL_DMAW_BURST_LEN_SHIFT) | DMA_CTRL_DMAR_EN |
  1414. DMA_CTRL_DMAW_EN;
  1415. value |= (u32) hw->dma_ord;
  1416. if (atl1_rcb_128 == hw->rcb_value)
  1417. value |= DMA_CTRL_RCB_VALUE;
  1418. iowrite32(value, hw->hw_addr + REG_DMA_CTRL);
  1419. /* config CMB / SMB */
  1420. value = (hw->cmb_tpd > adapter->tpd_ring.count) ?
  1421. hw->cmb_tpd : adapter->tpd_ring.count;
  1422. value <<= 16;
  1423. value |= hw->cmb_rrd;
  1424. iowrite32(value, hw->hw_addr + REG_CMB_WRITE_TH);
  1425. value = hw->cmb_rx_timer | ((u32) hw->cmb_tx_timer << 16);
  1426. iowrite32(value, hw->hw_addr + REG_CMB_WRITE_TIMER);
  1427. iowrite32(hw->smb_timer, hw->hw_addr + REG_SMB_TIMER);
  1428. /* --- enable CMB / SMB */
  1429. value = CSMB_CTRL_CMB_EN | CSMB_CTRL_SMB_EN;
  1430. iowrite32(value, hw->hw_addr + REG_CSMB_CTRL);
  1431. value = ioread32(adapter->hw.hw_addr + REG_ISR);
  1432. if (unlikely((value & ISR_PHY_LINKDOWN) != 0))
  1433. value = 1; /* config failed */
  1434. else
  1435. value = 0;
  1436. /* clear all interrupt status */
  1437. iowrite32(0x3fffffff, adapter->hw.hw_addr + REG_ISR);
  1438. iowrite32(0, adapter->hw.hw_addr + REG_ISR);
  1439. return value;
  1440. }
  1441. /*
  1442. * atl1_pcie_patch - Patch for PCIE module
  1443. */
  1444. static void atl1_pcie_patch(struct atl1_adapter *adapter)
  1445. {
  1446. u32 value;
  1447. /* much vendor magic here */
  1448. value = 0x6500;
  1449. iowrite32(value, adapter->hw.hw_addr + 0x12FC);
  1450. /* pcie flow control mode change */
  1451. value = ioread32(adapter->hw.hw_addr + 0x1008);
  1452. value |= 0x8000;
  1453. iowrite32(value, adapter->hw.hw_addr + 0x1008);
  1454. }
  1455. /*
  1456. * When ACPI resume on some VIA MotherBoard, the Interrupt Disable bit/0x400
  1457. * on PCI Command register is disable.
  1458. * The function enable this bit.
  1459. * Brackett, 2006/03/15
  1460. */
  1461. static void atl1_via_workaround(struct atl1_adapter *adapter)
  1462. {
  1463. unsigned long value;
  1464. value = ioread16(adapter->hw.hw_addr + PCI_COMMAND);
  1465. if (value & PCI_COMMAND_INTX_DISABLE)
  1466. value &= ~PCI_COMMAND_INTX_DISABLE;
  1467. iowrite32(value, adapter->hw.hw_addr + PCI_COMMAND);
  1468. }
  1469. static void atl1_inc_smb(struct atl1_adapter *adapter)
  1470. {
  1471. struct net_device *netdev = adapter->netdev;
  1472. struct stats_msg_block *smb = adapter->smb.smb;
  1473. /* Fill out the OS statistics structure */
  1474. adapter->soft_stats.rx_packets += smb->rx_ok;
  1475. adapter->soft_stats.tx_packets += smb->tx_ok;
  1476. adapter->soft_stats.rx_bytes += smb->rx_byte_cnt;
  1477. adapter->soft_stats.tx_bytes += smb->tx_byte_cnt;
  1478. adapter->soft_stats.multicast += smb->rx_mcast;
  1479. adapter->soft_stats.collisions += (smb->tx_1_col + smb->tx_2_col * 2 +
  1480. smb->tx_late_col + smb->tx_abort_col * adapter->hw.max_retry);
  1481. /* Rx Errors */
  1482. adapter->soft_stats.rx_errors += (smb->rx_frag + smb->rx_fcs_err +
  1483. smb->rx_len_err + smb->rx_sz_ov + smb->rx_rxf_ov +
  1484. smb->rx_rrd_ov + smb->rx_align_err);
  1485. adapter->soft_stats.rx_fifo_errors += smb->rx_rxf_ov;
  1486. adapter->soft_stats.rx_length_errors += smb->rx_len_err;
  1487. adapter->soft_stats.rx_crc_errors += smb->rx_fcs_err;
  1488. adapter->soft_stats.rx_frame_errors += smb->rx_align_err;
  1489. adapter->soft_stats.rx_missed_errors += (smb->rx_rrd_ov +
  1490. smb->rx_rxf_ov);
  1491. adapter->soft_stats.rx_pause += smb->rx_pause;
  1492. adapter->soft_stats.rx_rrd_ov += smb->rx_rrd_ov;
  1493. adapter->soft_stats.rx_trunc += smb->rx_sz_ov;
  1494. /* Tx Errors */
  1495. adapter->soft_stats.tx_errors += (smb->tx_late_col +
  1496. smb->tx_abort_col + smb->tx_underrun + smb->tx_trunc);
  1497. adapter->soft_stats.tx_fifo_errors += smb->tx_underrun;
  1498. adapter->soft_stats.tx_aborted_errors += smb->tx_abort_col;
  1499. adapter->soft_stats.tx_window_errors += smb->tx_late_col;
  1500. adapter->soft_stats.excecol += smb->tx_abort_col;
  1501. adapter->soft_stats.deffer += smb->tx_defer;
  1502. adapter->soft_stats.scc += smb->tx_1_col;
  1503. adapter->soft_stats.mcc += smb->tx_2_col;
  1504. adapter->soft_stats.latecol += smb->tx_late_col;
  1505. adapter->soft_stats.tx_underun += smb->tx_underrun;
  1506. adapter->soft_stats.tx_trunc += smb->tx_trunc;
  1507. adapter->soft_stats.tx_pause += smb->tx_pause;
  1508. netdev->stats.rx_packets = adapter->soft_stats.rx_packets;
  1509. netdev->stats.tx_packets = adapter->soft_stats.tx_packets;
  1510. netdev->stats.rx_bytes = adapter->soft_stats.rx_bytes;
  1511. netdev->stats.tx_bytes = adapter->soft_stats.tx_bytes;
  1512. netdev->stats.multicast = adapter->soft_stats.multicast;
  1513. netdev->stats.collisions = adapter->soft_stats.collisions;
  1514. netdev->stats.rx_errors = adapter->soft_stats.rx_errors;
  1515. netdev->stats.rx_over_errors =
  1516. adapter->soft_stats.rx_missed_errors;
  1517. netdev->stats.rx_length_errors =
  1518. adapter->soft_stats.rx_length_errors;
  1519. netdev->stats.rx_crc_errors = adapter->soft_stats.rx_crc_errors;
  1520. netdev->stats.rx_frame_errors =
  1521. adapter->soft_stats.rx_frame_errors;
  1522. netdev->stats.rx_fifo_errors = adapter->soft_stats.rx_fifo_errors;
  1523. netdev->stats.rx_missed_errors =
  1524. adapter->soft_stats.rx_missed_errors;
  1525. netdev->stats.tx_errors = adapter->soft_stats.tx_errors;
  1526. netdev->stats.tx_fifo_errors = adapter->soft_stats.tx_fifo_errors;
  1527. netdev->stats.tx_aborted_errors =
  1528. adapter->soft_stats.tx_aborted_errors;
  1529. netdev->stats.tx_window_errors =
  1530. adapter->soft_stats.tx_window_errors;
  1531. netdev->stats.tx_carrier_errors =
  1532. adapter->soft_stats.tx_carrier_errors;
  1533. }
  1534. static void atl1_update_mailbox(struct atl1_adapter *adapter)
  1535. {
  1536. unsigned long flags;
  1537. u32 tpd_next_to_use;
  1538. u32 rfd_next_to_use;
  1539. u32 rrd_next_to_clean;
  1540. u32 value;
  1541. spin_lock_irqsave(&adapter->mb_lock, flags);
  1542. tpd_next_to_use = atomic_read(&adapter->tpd_ring.next_to_use);
  1543. rfd_next_to_use = atomic_read(&adapter->rfd_ring.next_to_use);
  1544. rrd_next_to_clean = atomic_read(&adapter->rrd_ring.next_to_clean);
  1545. value = ((rfd_next_to_use & MB_RFD_PROD_INDX_MASK) <<
  1546. MB_RFD_PROD_INDX_SHIFT) |
  1547. ((rrd_next_to_clean & MB_RRD_CONS_INDX_MASK) <<
  1548. MB_RRD_CONS_INDX_SHIFT) |
  1549. ((tpd_next_to_use & MB_TPD_PROD_INDX_MASK) <<
  1550. MB_TPD_PROD_INDX_SHIFT);
  1551. iowrite32(value, adapter->hw.hw_addr + REG_MAILBOX);
  1552. spin_unlock_irqrestore(&adapter->mb_lock, flags);
  1553. }
  1554. static void atl1_clean_alloc_flag(struct atl1_adapter *adapter,
  1555. struct rx_return_desc *rrd, u16 offset)
  1556. {
  1557. struct atl1_rfd_ring *rfd_ring = &adapter->rfd_ring;
  1558. while (rfd_ring->next_to_clean != (rrd->buf_indx + offset)) {
  1559. rfd_ring->buffer_info[rfd_ring->next_to_clean].alloced = 0;
  1560. if (++rfd_ring->next_to_clean == rfd_ring->count) {
  1561. rfd_ring->next_to_clean = 0;
  1562. }
  1563. }
  1564. }
  1565. static void atl1_update_rfd_index(struct atl1_adapter *adapter,
  1566. struct rx_return_desc *rrd)
  1567. {
  1568. u16 num_buf;
  1569. num_buf = (rrd->xsz.xsum_sz.pkt_size + adapter->rx_buffer_len - 1) /
  1570. adapter->rx_buffer_len;
  1571. if (rrd->num_buf == num_buf)
  1572. /* clean alloc flag for bad rrd */
  1573. atl1_clean_alloc_flag(adapter, rrd, num_buf);
  1574. }
  1575. static void atl1_rx_checksum(struct atl1_adapter *adapter,
  1576. struct rx_return_desc *rrd, struct sk_buff *skb)
  1577. {
  1578. struct pci_dev *pdev = adapter->pdev;
  1579. /*
  1580. * The L1 hardware contains a bug that erroneously sets the
  1581. * PACKET_FLAG_ERR and ERR_FLAG_L4_CHKSUM bits whenever a
  1582. * fragmented IP packet is received, even though the packet
  1583. * is perfectly valid and its checksum is correct. There's
  1584. * no way to distinguish between one of these good packets
  1585. * and a packet that actually contains a TCP/UDP checksum
  1586. * error, so all we can do is allow it to be handed up to
  1587. * the higher layers and let it be sorted out there.
  1588. */
  1589. skb->ip_summed = CHECKSUM_NONE;
  1590. if (unlikely(rrd->pkt_flg & PACKET_FLAG_ERR)) {
  1591. if (rrd->err_flg & (ERR_FLAG_CRC | ERR_FLAG_TRUNC |
  1592. ERR_FLAG_CODE | ERR_FLAG_OV)) {
  1593. adapter->hw_csum_err++;
  1594. if (netif_msg_rx_err(adapter))
  1595. dev_printk(KERN_DEBUG, &pdev->dev,
  1596. "rx checksum error\n");
  1597. return;
  1598. }
  1599. }
  1600. /* not IPv4 */
  1601. if (!(rrd->pkt_flg & PACKET_FLAG_IPV4))
  1602. /* checksum is invalid, but it's not an IPv4 pkt, so ok */
  1603. return;
  1604. /* IPv4 packet */
  1605. if (likely(!(rrd->err_flg &
  1606. (ERR_FLAG_IP_CHKSUM | ERR_FLAG_L4_CHKSUM)))) {
  1607. skb->ip_summed = CHECKSUM_UNNECESSARY;
  1608. adapter->hw_csum_good++;
  1609. return;
  1610. }
  1611. return;
  1612. }
  1613. /*
  1614. * atl1_alloc_rx_buffers - Replace used receive buffers
  1615. * @adapter: address of board private structure
  1616. */
  1617. static u16 atl1_alloc_rx_buffers(struct atl1_adapter *adapter)
  1618. {
  1619. struct atl1_rfd_ring *rfd_ring = &adapter->rfd_ring;
  1620. struct pci_dev *pdev = adapter->pdev;
  1621. struct page *page;
  1622. unsigned long offset;
  1623. struct atl1_buffer *buffer_info, *next_info;
  1624. struct sk_buff *skb;
  1625. u16 num_alloc = 0;
  1626. u16 rfd_next_to_use, next_next;
  1627. struct rx_free_desc *rfd_desc;
  1628. next_next = rfd_next_to_use = atomic_read(&rfd_ring->next_to_use);
  1629. if (++next_next == rfd_ring->count)
  1630. next_next = 0;
  1631. buffer_info = &rfd_ring->buffer_info[rfd_next_to_use];
  1632. next_info = &rfd_ring->buffer_info[next_next];
  1633. while (!buffer_info->alloced && !next_info->alloced) {
  1634. if (buffer_info->skb) {
  1635. buffer_info->alloced = 1;
  1636. goto next;
  1637. }
  1638. rfd_desc = ATL1_RFD_DESC(rfd_ring, rfd_next_to_use);
  1639. skb = netdev_alloc_skb(adapter->netdev,
  1640. adapter->rx_buffer_len + NET_IP_ALIGN);
  1641. if (unlikely(!skb)) {
  1642. /* Better luck next round */
  1643. adapter->netdev->stats.rx_dropped++;
  1644. break;
  1645. }
  1646. /*
  1647. * Make buffer alignment 2 beyond a 16 byte boundary
  1648. * this will result in a 16 byte aligned IP header after
  1649. * the 14 byte MAC header is removed
  1650. */
  1651. skb_reserve(skb, NET_IP_ALIGN);
  1652. buffer_info->alloced = 1;
  1653. buffer_info->skb = skb;
  1654. buffer_info->length = (u16) adapter->rx_buffer_len;
  1655. page = virt_to_page(skb->data);
  1656. offset = (unsigned long)skb->data & ~PAGE_MASK;
  1657. buffer_info->dma = pci_map_page(pdev, page, offset,
  1658. adapter->rx_buffer_len,
  1659. PCI_DMA_FROMDEVICE);
  1660. rfd_desc->buffer_addr = cpu_to_le64(buffer_info->dma);
  1661. rfd_desc->buf_len = cpu_to_le16(adapter->rx_buffer_len);
  1662. rfd_desc->coalese = 0;
  1663. next:
  1664. rfd_next_to_use = next_next;
  1665. if (unlikely(++next_next == rfd_ring->count))
  1666. next_next = 0;
  1667. buffer_info = &rfd_ring->buffer_info[rfd_next_to_use];
  1668. next_info = &rfd_ring->buffer_info[next_next];
  1669. num_alloc++;
  1670. }
  1671. if (num_alloc) {
  1672. /*
  1673. * Force memory writes to complete before letting h/w
  1674. * know there are new descriptors to fetch. (Only
  1675. * applicable for weak-ordered memory model archs,
  1676. * such as IA-64).
  1677. */
  1678. wmb();
  1679. atomic_set(&rfd_ring->next_to_use, (int)rfd_next_to_use);
  1680. }
  1681. return num_alloc;
  1682. }
  1683. static void atl1_intr_rx(struct atl1_adapter *adapter)
  1684. {
  1685. int i, count;
  1686. u16 length;
  1687. u16 rrd_next_to_clean;
  1688. u32 value;
  1689. struct atl1_rfd_ring *rfd_ring = &adapter->rfd_ring;
  1690. struct atl1_rrd_ring *rrd_ring = &adapter->rrd_ring;
  1691. struct atl1_buffer *buffer_info;
  1692. struct rx_return_desc *rrd;
  1693. struct sk_buff *skb;
  1694. count = 0;
  1695. rrd_next_to_clean = atomic_read(&rrd_ring->next_to_clean);
  1696. while (1) {
  1697. rrd = ATL1_RRD_DESC(rrd_ring, rrd_next_to_clean);
  1698. i = 1;
  1699. if (likely(rrd->xsz.valid)) { /* packet valid */
  1700. chk_rrd:
  1701. /* check rrd status */
  1702. if (likely(rrd->num_buf == 1))
  1703. goto rrd_ok;
  1704. else if (netif_msg_rx_err(adapter)) {
  1705. dev_printk(KERN_DEBUG, &adapter->pdev->dev,
  1706. "unexpected RRD buffer count\n");
  1707. dev_printk(KERN_DEBUG, &adapter->pdev->dev,
  1708. "rx_buf_len = %d\n",
  1709. adapter->rx_buffer_len);
  1710. dev_printk(KERN_DEBUG, &adapter->pdev->dev,
  1711. "RRD num_buf = %d\n",
  1712. rrd->num_buf);
  1713. dev_printk(KERN_DEBUG, &adapter->pdev->dev,
  1714. "RRD pkt_len = %d\n",
  1715. rrd->xsz.xsum_sz.pkt_size);
  1716. dev_printk(KERN_DEBUG, &adapter->pdev->dev,
  1717. "RRD pkt_flg = 0x%08X\n",
  1718. rrd->pkt_flg);
  1719. dev_printk(KERN_DEBUG, &adapter->pdev->dev,
  1720. "RRD err_flg = 0x%08X\n",
  1721. rrd->err_flg);
  1722. dev_printk(KERN_DEBUG, &adapter->pdev->dev,
  1723. "RRD vlan_tag = 0x%08X\n",
  1724. rrd->vlan_tag);
  1725. }
  1726. /* rrd seems to be bad */
  1727. if (unlikely(i-- > 0)) {
  1728. /* rrd may not be DMAed completely */
  1729. udelay(1);
  1730. goto chk_rrd;
  1731. }
  1732. /* bad rrd */
  1733. if (netif_msg_rx_err(adapter))
  1734. dev_printk(KERN_DEBUG, &adapter->pdev->dev,
  1735. "bad RRD\n");
  1736. /* see if update RFD index */
  1737. if (rrd->num_buf > 1)
  1738. atl1_update_rfd_index(adapter, rrd);
  1739. /* update rrd */
  1740. rrd->xsz.valid = 0;
  1741. if (++rrd_next_to_clean == rrd_ring->count)
  1742. rrd_next_to_clean = 0;
  1743. count++;
  1744. continue;
  1745. } else { /* current rrd still not be updated */
  1746. break;
  1747. }
  1748. rrd_ok:
  1749. /* clean alloc flag for bad rrd */
  1750. atl1_clean_alloc_flag(adapter, rrd, 0);
  1751. buffer_info = &rfd_ring->buffer_info[rrd->buf_indx];
  1752. if (++rfd_ring->next_to_clean == rfd_ring->count)
  1753. rfd_ring->next_to_clean = 0;
  1754. /* update rrd next to clean */
  1755. if (++rrd_next_to_clean == rrd_ring->count)
  1756. rrd_next_to_clean = 0;
  1757. count++;
  1758. if (unlikely(rrd->pkt_flg & PACKET_FLAG_ERR)) {
  1759. if (!(rrd->err_flg &
  1760. (ERR_FLAG_IP_CHKSUM | ERR_FLAG_L4_CHKSUM
  1761. | ERR_FLAG_LEN))) {
  1762. /* packet error, don't need upstream */
  1763. buffer_info->alloced = 0;
  1764. rrd->xsz.valid = 0;
  1765. continue;
  1766. }
  1767. }
  1768. /* Good Receive */
  1769. pci_unmap_page(adapter->pdev, buffer_info->dma,
  1770. buffer_info->length, PCI_DMA_FROMDEVICE);
  1771. buffer_info->dma = 0;
  1772. skb = buffer_info->skb;
  1773. length = le16_to_cpu(rrd->xsz.xsum_sz.pkt_size);
  1774. skb_put(skb, length - ETH_FCS_LEN);
  1775. /* Receive Checksum Offload */
  1776. atl1_rx_checksum(adapter, rrd, skb);
  1777. skb->protocol = eth_type_trans(skb, adapter->netdev);
  1778. if (adapter->vlgrp && (rrd->pkt_flg & PACKET_FLAG_VLAN_INS)) {
  1779. u16 vlan_tag = (rrd->vlan_tag >> 4) |
  1780. ((rrd->vlan_tag & 7) << 13) |
  1781. ((rrd->vlan_tag & 8) << 9);
  1782. vlan_hwaccel_rx(skb, adapter->vlgrp, vlan_tag);
  1783. } else
  1784. netif_rx(skb);
  1785. /* let protocol layer free skb */
  1786. buffer_info->skb = NULL;
  1787. buffer_info->alloced = 0;
  1788. rrd->xsz.valid = 0;
  1789. }
  1790. atomic_set(&rrd_ring->next_to_clean, rrd_next_to_clean);
  1791. atl1_alloc_rx_buffers(adapter);
  1792. /* update mailbox ? */
  1793. if (count) {
  1794. u32 tpd_next_to_use;
  1795. u32 rfd_next_to_use;
  1796. spin_lock(&adapter->mb_lock);
  1797. tpd_next_to_use = atomic_read(&adapter->tpd_ring.next_to_use);
  1798. rfd_next_to_use =
  1799. atomic_read(&adapter->rfd_ring.next_to_use);
  1800. rrd_next_to_clean =
  1801. atomic_read(&adapter->rrd_ring.next_to_clean);
  1802. value = ((rfd_next_to_use & MB_RFD_PROD_INDX_MASK) <<
  1803. MB_RFD_PROD_INDX_SHIFT) |
  1804. ((rrd_next_to_clean & MB_RRD_CONS_INDX_MASK) <<
  1805. MB_RRD_CONS_INDX_SHIFT) |
  1806. ((tpd_next_to_use & MB_TPD_PROD_INDX_MASK) <<
  1807. MB_TPD_PROD_INDX_SHIFT);
  1808. iowrite32(value, adapter->hw.hw_addr + REG_MAILBOX);
  1809. spin_unlock(&adapter->mb_lock);
  1810. }
  1811. }
  1812. static void atl1_intr_tx(struct atl1_adapter *adapter)
  1813. {
  1814. struct atl1_tpd_ring *tpd_ring = &adapter->tpd_ring;
  1815. struct atl1_buffer *buffer_info;
  1816. u16 sw_tpd_next_to_clean;
  1817. u16 cmb_tpd_next_to_clean;
  1818. sw_tpd_next_to_clean = atomic_read(&tpd_ring->next_to_clean);
  1819. cmb_tpd_next_to_clean = le16_to_cpu(adapter->cmb.cmb->tpd_cons_idx);
  1820. while (cmb_tpd_next_to_clean != sw_tpd_next_to_clean) {
  1821. struct tx_packet_desc *tpd;
  1822. tpd = ATL1_TPD_DESC(tpd_ring, sw_tpd_next_to_clean);
  1823. buffer_info = &tpd_ring->buffer_info[sw_tpd_next_to_clean];
  1824. if (buffer_info->dma) {
  1825. pci_unmap_page(adapter->pdev, buffer_info->dma,
  1826. buffer_info->length, PCI_DMA_TODEVICE);
  1827. buffer_info->dma = 0;
  1828. }
  1829. if (buffer_info->skb) {
  1830. dev_kfree_skb_irq(buffer_info->skb);
  1831. buffer_info->skb = NULL;
  1832. }
  1833. if (++sw_tpd_next_to_clean == tpd_ring->count)
  1834. sw_tpd_next_to_clean = 0;
  1835. }
  1836. atomic_set(&tpd_ring->next_to_clean, sw_tpd_next_to_clean);
  1837. if (netif_queue_stopped(adapter->netdev)
  1838. && netif_carrier_ok(adapter->netdev))
  1839. netif_wake_queue(adapter->netdev);
  1840. }
  1841. static u16 atl1_tpd_avail(struct atl1_tpd_ring *tpd_ring)
  1842. {
  1843. u16 next_to_clean = atomic_read(&tpd_ring->next_to_clean);
  1844. u16 next_to_use = atomic_read(&tpd_ring->next_to_use);
  1845. return ((next_to_clean > next_to_use) ?
  1846. next_to_clean - next_to_use - 1 :
  1847. tpd_ring->count + next_to_clean - next_to_use - 1);
  1848. }
  1849. static int atl1_tso(struct atl1_adapter *adapter, struct sk_buff *skb,
  1850. struct tx_packet_desc *ptpd)
  1851. {
  1852. u8 hdr_len, ip_off;
  1853. u32 real_len;
  1854. int err;
  1855. if (skb_shinfo(skb)->gso_size) {
  1856. if (skb_header_cloned(skb)) {
  1857. err = pskb_expand_head(skb, 0, 0, GFP_ATOMIC);
  1858. if (unlikely(err))
  1859. return -1;
  1860. }
  1861. if (skb->protocol == htons(ETH_P_IP)) {
  1862. struct iphdr *iph = ip_hdr(skb);
  1863. real_len = (((unsigned char *)iph - skb->data) +
  1864. ntohs(iph->tot_len));
  1865. if (real_len < skb->len)
  1866. pskb_trim(skb, real_len);
  1867. hdr_len = (skb_transport_offset(skb) + tcp_hdrlen(skb));
  1868. if (skb->len == hdr_len) {
  1869. iph->check = 0;
  1870. tcp_hdr(skb)->check =
  1871. ~csum_tcpudp_magic(iph->saddr,
  1872. iph->daddr, tcp_hdrlen(skb),
  1873. IPPROTO_TCP, 0);
  1874. ptpd->word3 |= (iph->ihl & TPD_IPHL_MASK) <<
  1875. TPD_IPHL_SHIFT;
  1876. ptpd->word3 |= ((tcp_hdrlen(skb) >> 2) &
  1877. TPD_TCPHDRLEN_MASK) <<
  1878. TPD_TCPHDRLEN_SHIFT;
  1879. ptpd->word3 |= 1 << TPD_IP_CSUM_SHIFT;
  1880. ptpd->word3 |= 1 << TPD_TCP_CSUM_SHIFT;
  1881. return 1;
  1882. }
  1883. iph->check = 0;
  1884. tcp_hdr(skb)->check = ~csum_tcpudp_magic(iph->saddr,
  1885. iph->daddr, 0, IPPROTO_TCP, 0);
  1886. ip_off = (unsigned char *)iph -
  1887. (unsigned char *) skb_network_header(skb);
  1888. if (ip_off == 8) /* 802.3-SNAP frame */
  1889. ptpd->word3 |= 1 << TPD_ETHTYPE_SHIFT;
  1890. else if (ip_off != 0)
  1891. return -2;
  1892. ptpd->word3 |= (iph->ihl & TPD_IPHL_MASK) <<
  1893. TPD_IPHL_SHIFT;
  1894. ptpd->word3 |= ((tcp_hdrlen(skb) >> 2) &
  1895. TPD_TCPHDRLEN_MASK) << TPD_TCPHDRLEN_SHIFT;
  1896. ptpd->word3 |= (skb_shinfo(skb)->gso_size &
  1897. TPD_MSS_MASK) << TPD_MSS_SHIFT;
  1898. ptpd->word3 |= 1 << TPD_SEGMENT_EN_SHIFT;
  1899. return 3;
  1900. }
  1901. }
  1902. return false;
  1903. }
  1904. static int atl1_tx_csum(struct atl1_adapter *adapter, struct sk_buff *skb,
  1905. struct tx_packet_desc *ptpd)
  1906. {
  1907. u8 css, cso;
  1908. if (likely(skb->ip_summed == CHECKSUM_PARTIAL)) {
  1909. css = (u8) (skb->csum_start - skb_headroom(skb));
  1910. cso = css + (u8) skb->csum_offset;
  1911. if (unlikely(css & 0x1)) {
  1912. /* L1 hardware requires an even number here */
  1913. if (netif_msg_tx_err(adapter))
  1914. dev_printk(KERN_DEBUG, &adapter->pdev->dev,
  1915. "payload offset not an even number\n");
  1916. return -1;
  1917. }
  1918. ptpd->word3 |= (css & TPD_PLOADOFFSET_MASK) <<
  1919. TPD_PLOADOFFSET_SHIFT;
  1920. ptpd->word3 |= (cso & TPD_CCSUMOFFSET_MASK) <<
  1921. TPD_CCSUMOFFSET_SHIFT;
  1922. ptpd->word3 |= 1 << TPD_CUST_CSUM_EN_SHIFT;
  1923. return true;
  1924. }
  1925. return 0;
  1926. }
  1927. static void atl1_tx_map(struct atl1_adapter *adapter, struct sk_buff *skb,
  1928. struct tx_packet_desc *ptpd)
  1929. {
  1930. struct atl1_tpd_ring *tpd_ring = &adapter->tpd_ring;
  1931. struct atl1_buffer *buffer_info;
  1932. u16 buf_len = skb->len;
  1933. struct page *page;
  1934. unsigned long offset;
  1935. unsigned int nr_frags;
  1936. unsigned int f;
  1937. int retval;
  1938. u16 next_to_use;
  1939. u16 data_len;
  1940. u8 hdr_len;
  1941. buf_len -= skb->data_len;
  1942. nr_frags = skb_shinfo(skb)->nr_frags;
  1943. next_to_use = atomic_read(&tpd_ring->next_to_use);
  1944. buffer_info = &tpd_ring->buffer_info[next_to_use];
  1945. if (unlikely(buffer_info->skb))
  1946. BUG();
  1947. /* put skb in last TPD */
  1948. buffer_info->skb = NULL;
  1949. retval = (ptpd->word3 >> TPD_SEGMENT_EN_SHIFT) & TPD_SEGMENT_EN_MASK;
  1950. if (retval) {
  1951. /* TSO */
  1952. hdr_len = skb_transport_offset(skb) + tcp_hdrlen(skb);
  1953. buffer_info->length = hdr_len;
  1954. page = virt_to_page(skb->data);
  1955. offset = (unsigned long)skb->data & ~PAGE_MASK;
  1956. buffer_info->dma = pci_map_page(adapter->pdev, page,
  1957. offset, hdr_len,
  1958. PCI_DMA_TODEVICE);
  1959. if (++next_to_use == tpd_ring->count)
  1960. next_to_use = 0;
  1961. if (buf_len > hdr_len) {
  1962. int i, nseg;
  1963. data_len = buf_len - hdr_len;
  1964. nseg = (data_len + ATL1_MAX_TX_BUF_LEN - 1) /
  1965. ATL1_MAX_TX_BUF_LEN;
  1966. for (i = 0; i < nseg; i++) {
  1967. buffer_info =
  1968. &tpd_ring->buffer_info[next_to_use];
  1969. buffer_info->skb = NULL;
  1970. buffer_info->length =
  1971. (ATL1_MAX_TX_BUF_LEN >=
  1972. data_len) ? ATL1_MAX_TX_BUF_LEN : data_len;
  1973. data_len -= buffer_info->length;
  1974. page = virt_to_page(skb->data +
  1975. (hdr_len + i * ATL1_MAX_TX_BUF_LEN));
  1976. offset = (unsigned long)(skb->data +
  1977. (hdr_len + i * ATL1_MAX_TX_BUF_LEN)) &
  1978. ~PAGE_MASK;
  1979. buffer_info->dma = pci_map_page(adapter->pdev,
  1980. page, offset, buffer_info->length,
  1981. PCI_DMA_TODEVICE);
  1982. if (++next_to_use == tpd_ring->count)
  1983. next_to_use = 0;
  1984. }
  1985. }
  1986. } else {
  1987. /* not TSO */
  1988. buffer_info->length = buf_len;
  1989. page = virt_to_page(skb->data);
  1990. offset = (unsigned long)skb->data & ~PAGE_MASK;
  1991. buffer_info->dma = pci_map_page(adapter->pdev, page,
  1992. offset, buf_len, PCI_DMA_TODEVICE);
  1993. if (++next_to_use == tpd_ring->count)
  1994. next_to_use = 0;
  1995. }
  1996. for (f = 0; f < nr_frags; f++) {
  1997. struct skb_frag_struct *frag;
  1998. u16 i, nseg;
  1999. frag = &skb_shinfo(skb)->frags[f];
  2000. buf_len = frag->size;
  2001. nseg = (buf_len + ATL1_MAX_TX_BUF_LEN - 1) /
  2002. ATL1_MAX_TX_BUF_LEN;
  2003. for (i = 0; i < nseg; i++) {
  2004. buffer_info = &tpd_ring->buffer_info[next_to_use];
  2005. if (unlikely(buffer_info->skb))
  2006. BUG();
  2007. buffer_info->skb = NULL;
  2008. buffer_info->length = (buf_len > ATL1_MAX_TX_BUF_LEN) ?
  2009. ATL1_MAX_TX_BUF_LEN : buf_len;
  2010. buf_len -= buffer_info->length;
  2011. buffer_info->dma = pci_map_page(adapter->pdev,
  2012. frag->page,
  2013. frag->page_offset + (i * ATL1_MAX_TX_BUF_LEN),
  2014. buffer_info->length, PCI_DMA_TODEVICE);
  2015. if (++next_to_use == tpd_ring->count)
  2016. next_to_use = 0;
  2017. }
  2018. }
  2019. /* last tpd's buffer-info */
  2020. buffer_info->skb = skb;
  2021. }
  2022. static void atl1_tx_queue(struct atl1_adapter *adapter, u16 count,
  2023. struct tx_packet_desc *ptpd)
  2024. {
  2025. struct atl1_tpd_ring *tpd_ring = &adapter->tpd_ring;
  2026. struct atl1_buffer *buffer_info;
  2027. struct tx_packet_desc *tpd;
  2028. u16 j;
  2029. u32 val;
  2030. u16 next_to_use = (u16) atomic_read(&tpd_ring->next_to_use);
  2031. for (j = 0; j < count; j++) {
  2032. buffer_info = &tpd_ring->buffer_info[next_to_use];
  2033. tpd = ATL1_TPD_DESC(&adapter->tpd_ring, next_to_use);
  2034. if (tpd != ptpd)
  2035. memcpy(tpd, ptpd, sizeof(struct tx_packet_desc));
  2036. tpd->buffer_addr = cpu_to_le64(buffer_info->dma);
  2037. tpd->word2 &= ~(TPD_BUFLEN_MASK << TPD_BUFLEN_SHIFT);
  2038. tpd->word2 |= (cpu_to_le16(buffer_info->length) &
  2039. TPD_BUFLEN_MASK) << TPD_BUFLEN_SHIFT;
  2040. /*
  2041. * if this is the first packet in a TSO chain, set
  2042. * TPD_HDRFLAG, otherwise, clear it.
  2043. */
  2044. val = (tpd->word3 >> TPD_SEGMENT_EN_SHIFT) &
  2045. TPD_SEGMENT_EN_MASK;
  2046. if (val) {
  2047. if (!j)
  2048. tpd->word3 |= 1 << TPD_HDRFLAG_SHIFT;
  2049. else
  2050. tpd->word3 &= ~(1 << TPD_HDRFLAG_SHIFT);
  2051. }
  2052. if (j == (count - 1))
  2053. tpd->word3 |= 1 << TPD_EOP_SHIFT;
  2054. if (++next_to_use == tpd_ring->count)
  2055. next_to_use = 0;
  2056. }
  2057. /*
  2058. * Force memory writes to complete before letting h/w
  2059. * know there are new descriptors to fetch. (Only
  2060. * applicable for weak-ordered memory model archs,
  2061. * such as IA-64).
  2062. */
  2063. wmb();
  2064. atomic_set(&tpd_ring->next_to_use, next_to_use);
  2065. }
  2066. static int atl1_xmit_frame(struct sk_buff *skb, struct net_device *netdev)
  2067. {
  2068. struct atl1_adapter *adapter = netdev_priv(netdev);
  2069. struct atl1_tpd_ring *tpd_ring = &adapter->tpd_ring;
  2070. int len = skb->len;
  2071. int tso;
  2072. int count = 1;
  2073. int ret_val;
  2074. struct tx_packet_desc *ptpd;
  2075. u16 frag_size;
  2076. u16 vlan_tag;
  2077. unsigned int nr_frags = 0;
  2078. unsigned int mss = 0;
  2079. unsigned int f;
  2080. unsigned int proto_hdr_len;
  2081. len -= skb->data_len;
  2082. if (unlikely(skb->len <= 0)) {
  2083. dev_kfree_skb_any(skb);
  2084. return NETDEV_TX_OK;
  2085. }
  2086. nr_frags = skb_shinfo(skb)->nr_frags;
  2087. for (f = 0; f < nr_frags; f++) {
  2088. frag_size = skb_shinfo(skb)->frags[f].size;
  2089. if (frag_size)
  2090. count += (frag_size + ATL1_MAX_TX_BUF_LEN - 1) /
  2091. ATL1_MAX_TX_BUF_LEN;
  2092. }
  2093. mss = skb_shinfo(skb)->gso_size;
  2094. if (mss) {
  2095. if (skb->protocol == ntohs(ETH_P_IP)) {
  2096. proto_hdr_len = (skb_transport_offset(skb) +
  2097. tcp_hdrlen(skb));
  2098. if (unlikely(proto_hdr_len > len)) {
  2099. dev_kfree_skb_any(skb);
  2100. return NETDEV_TX_OK;
  2101. }
  2102. /* need additional TPD ? */
  2103. if (proto_hdr_len != len)
  2104. count += (len - proto_hdr_len +
  2105. ATL1_MAX_TX_BUF_LEN - 1) /
  2106. ATL1_MAX_TX_BUF_LEN;
  2107. }
  2108. }
  2109. if (atl1_tpd_avail(&adapter->tpd_ring) < count) {
  2110. /* not enough descriptors */
  2111. netif_stop_queue(netdev);
  2112. if (netif_msg_tx_queued(adapter))
  2113. dev_printk(KERN_DEBUG, &adapter->pdev->dev,
  2114. "tx busy\n");
  2115. return NETDEV_TX_BUSY;
  2116. }
  2117. ptpd = ATL1_TPD_DESC(tpd_ring,
  2118. (u16) atomic_read(&tpd_ring->next_to_use));
  2119. memset(ptpd, 0, sizeof(struct tx_packet_desc));
  2120. if (adapter->vlgrp && vlan_tx_tag_present(skb)) {
  2121. vlan_tag = vlan_tx_tag_get(skb);
  2122. vlan_tag = (vlan_tag << 4) | (vlan_tag >> 13) |
  2123. ((vlan_tag >> 9) & 0x8);
  2124. ptpd->word3 |= 1 << TPD_INS_VL_TAG_SHIFT;
  2125. ptpd->word2 |= (vlan_tag & TPD_VLANTAG_MASK) <<
  2126. TPD_VLANTAG_SHIFT;
  2127. }
  2128. tso = atl1_tso(adapter, skb, ptpd);
  2129. if (tso < 0) {
  2130. dev_kfree_skb_any(skb);
  2131. return NETDEV_TX_OK;
  2132. }
  2133. if (!tso) {
  2134. ret_val = atl1_tx_csum(adapter, skb, ptpd);
  2135. if (ret_val < 0) {
  2136. dev_kfree_skb_any(skb);
  2137. return NETDEV_TX_OK;
  2138. }
  2139. }
  2140. atl1_tx_map(adapter, skb, ptpd);
  2141. atl1_tx_queue(adapter, count, ptpd);
  2142. atl1_update_mailbox(adapter);
  2143. mmiowb();
  2144. netdev->trans_start = jiffies;
  2145. return NETDEV_TX_OK;
  2146. }
  2147. /*
  2148. * atl1_intr - Interrupt Handler
  2149. * @irq: interrupt number
  2150. * @data: pointer to a network interface device structure
  2151. * @pt_regs: CPU registers structure
  2152. */
  2153. static irqreturn_t atl1_intr(int irq, void *data)
  2154. {
  2155. struct atl1_adapter *adapter = netdev_priv(data);
  2156. u32 status;
  2157. int max_ints = 10;
  2158. status = adapter->cmb.cmb->int_stats;
  2159. if (!status)
  2160. return IRQ_NONE;
  2161. do {
  2162. /* clear CMB interrupt status at once */
  2163. adapter->cmb.cmb->int_stats = 0;
  2164. if (status & ISR_GPHY) /* clear phy status */
  2165. atlx_clear_phy_int(adapter);
  2166. /* clear ISR status, and Enable CMB DMA/Disable Interrupt */
  2167. iowrite32(status | ISR_DIS_INT, adapter->hw.hw_addr + REG_ISR);
  2168. /* check if SMB intr */
  2169. if (status & ISR_SMB)
  2170. atl1_inc_smb(adapter);
  2171. /* check if PCIE PHY Link down */
  2172. if (status & ISR_PHY_LINKDOWN) {
  2173. if (netif_msg_intr(adapter))
  2174. dev_printk(KERN_DEBUG, &adapter->pdev->dev,
  2175. "pcie phy link down %x\n", status);
  2176. if (netif_running(adapter->netdev)) { /* reset MAC */
  2177. iowrite32(0, adapter->hw.hw_addr + REG_IMR);
  2178. schedule_work(&adapter->pcie_dma_to_rst_task);
  2179. return IRQ_HANDLED;
  2180. }
  2181. }
  2182. /* check if DMA read/write error ? */
  2183. if (status & (ISR_DMAR_TO_RST | ISR_DMAW_TO_RST)) {
  2184. if (netif_msg_intr(adapter))
  2185. dev_printk(KERN_DEBUG, &adapter->pdev->dev,
  2186. "pcie DMA r/w error (status = 0x%x)\n",
  2187. status);
  2188. iowrite32(0, adapter->hw.hw_addr + REG_IMR);
  2189. schedule_work(&adapter->pcie_dma_to_rst_task);
  2190. return IRQ_HANDLED;
  2191. }
  2192. /* link event */
  2193. if (status & ISR_GPHY) {
  2194. adapter->soft_stats.tx_carrier_errors++;
  2195. atl1_check_for_link(adapter);
  2196. }
  2197. /* transmit event */
  2198. if (status & ISR_CMB_TX)
  2199. atl1_intr_tx(adapter);
  2200. /* rx exception */
  2201. if (unlikely(status & (ISR_RXF_OV | ISR_RFD_UNRUN |
  2202. ISR_RRD_OV | ISR_HOST_RFD_UNRUN |
  2203. ISR_HOST_RRD_OV | ISR_CMB_RX))) {
  2204. if (status & (ISR_RXF_OV | ISR_RFD_UNRUN |
  2205. ISR_RRD_OV | ISR_HOST_RFD_UNRUN |
  2206. ISR_HOST_RRD_OV))
  2207. if (netif_msg_intr(adapter))
  2208. dev_printk(KERN_DEBUG,
  2209. &adapter->pdev->dev,
  2210. "rx exception, ISR = 0x%x\n",
  2211. status);
  2212. atl1_intr_rx(adapter);
  2213. }
  2214. if (--max_ints < 0)
  2215. break;
  2216. } while ((status = adapter->cmb.cmb->int_stats));
  2217. /* re-enable Interrupt */
  2218. iowrite32(ISR_DIS_SMB | ISR_DIS_DMA, adapter->hw.hw_addr + REG_ISR);
  2219. return IRQ_HANDLED;
  2220. }
  2221. /*
  2222. * atl1_phy_config - Timer Call-back
  2223. * @data: pointer to netdev cast into an unsigned long
  2224. */
  2225. static void atl1_phy_config(unsigned long data)
  2226. {
  2227. struct atl1_adapter *adapter = (struct atl1_adapter *)data;
  2228. struct atl1_hw *hw = &adapter->hw;
  2229. unsigned long flags;
  2230. spin_lock_irqsave(&adapter->lock, flags);
  2231. adapter->phy_timer_pending = false;
  2232. atl1_write_phy_reg(hw, MII_ADVERTISE, hw->mii_autoneg_adv_reg);
  2233. atl1_write_phy_reg(hw, MII_ATLX_CR, hw->mii_1000t_ctrl_reg);
  2234. atl1_write_phy_reg(hw, MII_BMCR, MII_CR_RESET | MII_CR_AUTO_NEG_EN);
  2235. spin_unlock_irqrestore(&adapter->lock, flags);
  2236. }
  2237. /*
  2238. * Orphaned vendor comment left intact here:
  2239. * <vendor comment>
  2240. * If TPD Buffer size equal to 0, PCIE DMAR_TO_INT
  2241. * will assert. We do soft reset <0x1400=1> according
  2242. * with the SPEC. BUT, it seemes that PCIE or DMA
  2243. * state-machine will not be reset. DMAR_TO_INT will
  2244. * assert again and again.
  2245. * </vendor comment>
  2246. */
  2247. static int atl1_reset(struct atl1_adapter *adapter)
  2248. {
  2249. int ret;
  2250. ret = atl1_reset_hw(&adapter->hw);
  2251. if (ret)
  2252. return ret;
  2253. return atl1_init_hw(&adapter->hw);
  2254. }
  2255. static s32 atl1_up(struct atl1_adapter *adapter)
  2256. {
  2257. struct net_device *netdev = adapter->netdev;
  2258. int err;
  2259. int irq_flags = IRQF_SAMPLE_RANDOM;
  2260. /* hardware has been reset, we need to reload some things */
  2261. atlx_set_multi(netdev);
  2262. atl1_init_ring_ptrs(adapter);
  2263. atlx_restore_vlan(adapter);
  2264. err = atl1_alloc_rx_buffers(adapter);
  2265. if (unlikely(!err))
  2266. /* no RX BUFFER allocated */
  2267. return -ENOMEM;
  2268. if (unlikely(atl1_configure(adapter))) {
  2269. err = -EIO;
  2270. goto err_up;
  2271. }
  2272. err = pci_enable_msi(adapter->pdev);
  2273. if (err) {
  2274. if (netif_msg_ifup(adapter))
  2275. dev_info(&adapter->pdev->dev,
  2276. "Unable to enable MSI: %d\n", err);
  2277. irq_flags |= IRQF_SHARED;
  2278. }
  2279. err = request_irq(adapter->pdev->irq, &atl1_intr, irq_flags,
  2280. netdev->name, netdev);
  2281. if (unlikely(err))
  2282. goto err_up;
  2283. atlx_irq_enable(adapter);
  2284. atl1_check_link(adapter);
  2285. netif_start_queue(netdev);
  2286. return 0;
  2287. err_up:
  2288. pci_disable_msi(adapter->pdev);
  2289. /* free rx_buffers */
  2290. atl1_clean_rx_ring(adapter);
  2291. return err;
  2292. }
  2293. static void atl1_down(struct atl1_adapter *adapter)
  2294. {
  2295. struct net_device *netdev = adapter->netdev;
  2296. netif_stop_queue(netdev);
  2297. del_timer_sync(&adapter->phy_config_timer);
  2298. adapter->phy_timer_pending = false;
  2299. atlx_irq_disable(adapter);
  2300. free_irq(adapter->pdev->irq, netdev);
  2301. pci_disable_msi(adapter->pdev);
  2302. atl1_reset_hw(&adapter->hw);
  2303. adapter->cmb.cmb->int_stats = 0;
  2304. adapter->link_speed = SPEED_0;
  2305. adapter->link_duplex = -1;
  2306. netif_carrier_off(netdev);
  2307. atl1_clean_tx_ring(adapter);
  2308. atl1_clean_rx_ring(adapter);
  2309. }
  2310. static void atl1_tx_timeout_task(struct work_struct *work)
  2311. {
  2312. struct atl1_adapter *adapter =
  2313. container_of(work, struct atl1_adapter, tx_timeout_task);
  2314. struct net_device *netdev = adapter->netdev;
  2315. netif_device_detach(netdev);
  2316. atl1_down(adapter);
  2317. atl1_up(adapter);
  2318. netif_device_attach(netdev);
  2319. }
  2320. /*
  2321. * atl1_change_mtu - Change the Maximum Transfer Unit
  2322. * @netdev: network interface device structure
  2323. * @new_mtu: new value for maximum frame size
  2324. *
  2325. * Returns 0 on success, negative on failure
  2326. */
  2327. static int atl1_change_mtu(struct net_device *netdev, int new_mtu)
  2328. {
  2329. struct atl1_adapter *adapter = netdev_priv(netdev);
  2330. int old_mtu = netdev->mtu;
  2331. int max_frame = new_mtu + ETH_HLEN + ETH_FCS_LEN + VLAN_HLEN;
  2332. if ((max_frame < ETH_ZLEN + ETH_FCS_LEN) ||
  2333. (max_frame > MAX_JUMBO_FRAME_SIZE)) {
  2334. if (netif_msg_link(adapter))
  2335. dev_warn(&adapter->pdev->dev, "invalid MTU setting\n");
  2336. return -EINVAL;
  2337. }
  2338. adapter->hw.max_frame_size = max_frame;
  2339. adapter->hw.tx_jumbo_task_th = (max_frame + 7) >> 3;
  2340. adapter->rx_buffer_len = (max_frame + 7) & ~7;
  2341. adapter->hw.rx_jumbo_th = adapter->rx_buffer_len / 8;
  2342. netdev->mtu = new_mtu;
  2343. if ((old_mtu != new_mtu) && netif_running(netdev)) {
  2344. atl1_down(adapter);
  2345. atl1_up(adapter);
  2346. }
  2347. return 0;
  2348. }
  2349. /*
  2350. * atl1_open - Called when a network interface is made active
  2351. * @netdev: network interface device structure
  2352. *
  2353. * Returns 0 on success, negative value on failure
  2354. *
  2355. * The open entry point is called when a network interface is made
  2356. * active by the system (IFF_UP). At this point all resources needed
  2357. * for transmit and receive operations are allocated, the interrupt
  2358. * handler is registered with the OS, the watchdog timer is started,
  2359. * and the stack is notified that the interface is ready.
  2360. */
  2361. static int atl1_open(struct net_device *netdev)
  2362. {
  2363. struct atl1_adapter *adapter = netdev_priv(netdev);
  2364. int err;
  2365. netif_carrier_off(netdev);
  2366. /* allocate transmit descriptors */
  2367. err = atl1_setup_ring_resources(adapter);
  2368. if (err)
  2369. return err;
  2370. err = atl1_up(adapter);
  2371. if (err)
  2372. goto err_up;
  2373. return 0;
  2374. err_up:
  2375. atl1_reset(adapter);
  2376. return err;
  2377. }
  2378. /*
  2379. * atl1_close - Disables a network interface
  2380. * @netdev: network interface device structure
  2381. *
  2382. * Returns 0, this is not allowed to fail
  2383. *
  2384. * The close entry point is called when an interface is de-activated
  2385. * by the OS. The hardware is still under the drivers control, but
  2386. * needs to be disabled. A global MAC reset is issued to stop the
  2387. * hardware, and all transmit and receive resources are freed.
  2388. */
  2389. static int atl1_close(struct net_device *netdev)
  2390. {
  2391. struct atl1_adapter *adapter = netdev_priv(netdev);
  2392. atl1_down(adapter);
  2393. atl1_free_ring_resources(adapter);
  2394. return 0;
  2395. }
  2396. #ifdef CONFIG_PM
  2397. static int atl1_suspend(struct pci_dev *pdev, pm_message_t state)
  2398. {
  2399. struct net_device *netdev = pci_get_drvdata(pdev);
  2400. struct atl1_adapter *adapter = netdev_priv(netdev);
  2401. struct atl1_hw *hw = &adapter->hw;
  2402. u32 ctrl = 0;
  2403. u32 wufc = adapter->wol;
  2404. u32 val;
  2405. int retval;
  2406. u16 speed;
  2407. u16 duplex;
  2408. netif_device_detach(netdev);
  2409. if (netif_running(netdev))
  2410. atl1_down(adapter);
  2411. retval = pci_save_state(pdev);
  2412. if (retval)
  2413. return retval;
  2414. atl1_read_phy_reg(hw, MII_BMSR, (u16 *) & ctrl);
  2415. atl1_read_phy_reg(hw, MII_BMSR, (u16 *) & ctrl);
  2416. val = ctrl & BMSR_LSTATUS;
  2417. if (val)
  2418. wufc &= ~ATLX_WUFC_LNKC;
  2419. if (val && wufc) {
  2420. val = atl1_get_speed_and_duplex(hw, &speed, &duplex);
  2421. if (val) {
  2422. if (netif_msg_ifdown(adapter))
  2423. dev_printk(KERN_DEBUG, &pdev->dev,
  2424. "error getting speed/duplex\n");
  2425. goto disable_wol;
  2426. }
  2427. ctrl = 0;
  2428. /* enable magic packet WOL */
  2429. if (wufc & ATLX_WUFC_MAG)
  2430. ctrl |= (WOL_MAGIC_EN | WOL_MAGIC_PME_EN);
  2431. iowrite32(ctrl, hw->hw_addr + REG_WOL_CTRL);
  2432. ioread32(hw->hw_addr + REG_WOL_CTRL);
  2433. /* configure the mac */
  2434. ctrl = MAC_CTRL_RX_EN;
  2435. ctrl |= ((u32)((speed == SPEED_1000) ? MAC_CTRL_SPEED_1000 :
  2436. MAC_CTRL_SPEED_10_100) << MAC_CTRL_SPEED_SHIFT);
  2437. if (duplex == FULL_DUPLEX)
  2438. ctrl |= MAC_CTRL_DUPLX;
  2439. ctrl |= (((u32)adapter->hw.preamble_len &
  2440. MAC_CTRL_PRMLEN_MASK) << MAC_CTRL_PRMLEN_SHIFT);
  2441. if (adapter->vlgrp)
  2442. ctrl |= MAC_CTRL_RMV_VLAN;
  2443. if (wufc & ATLX_WUFC_MAG)
  2444. ctrl |= MAC_CTRL_BC_EN;
  2445. iowrite32(ctrl, hw->hw_addr + REG_MAC_CTRL);
  2446. ioread32(hw->hw_addr + REG_MAC_CTRL);
  2447. /* poke the PHY */
  2448. ctrl = ioread32(hw->hw_addr + REG_PCIE_PHYMISC);
  2449. ctrl |= PCIE_PHYMISC_FORCE_RCV_DET;
  2450. iowrite32(ctrl, hw->hw_addr + REG_PCIE_PHYMISC);
  2451. ioread32(hw->hw_addr + REG_PCIE_PHYMISC);
  2452. pci_enable_wake(pdev, pci_choose_state(pdev, state), 1);
  2453. goto exit;
  2454. }
  2455. if (!val && wufc) {
  2456. ctrl |= (WOL_LINK_CHG_EN | WOL_LINK_CHG_PME_EN);
  2457. iowrite32(ctrl, hw->hw_addr + REG_WOL_CTRL);
  2458. ioread32(hw->hw_addr + REG_WOL_CTRL);
  2459. iowrite32(0, hw->hw_addr + REG_MAC_CTRL);
  2460. ioread32(hw->hw_addr + REG_MAC_CTRL);
  2461. hw->phy_configured = false;
  2462. pci_enable_wake(pdev, pci_choose_state(pdev, state), 1);
  2463. goto exit;
  2464. }
  2465. disable_wol:
  2466. iowrite32(0, hw->hw_addr + REG_WOL_CTRL);
  2467. ioread32(hw->hw_addr + REG_WOL_CTRL);
  2468. ctrl = ioread32(hw->hw_addr + REG_PCIE_PHYMISC);
  2469. ctrl |= PCIE_PHYMISC_FORCE_RCV_DET;
  2470. iowrite32(ctrl, hw->hw_addr + REG_PCIE_PHYMISC);
  2471. ioread32(hw->hw_addr + REG_PCIE_PHYMISC);
  2472. hw->phy_configured = false;
  2473. pci_enable_wake(pdev, pci_choose_state(pdev, state), 0);
  2474. exit:
  2475. if (netif_running(netdev))
  2476. pci_disable_msi(adapter->pdev);
  2477. pci_disable_device(pdev);
  2478. pci_set_power_state(pdev, pci_choose_state(pdev, state));
  2479. return 0;
  2480. }
  2481. static int atl1_resume(struct pci_dev *pdev)
  2482. {
  2483. struct net_device *netdev = pci_get_drvdata(pdev);
  2484. struct atl1_adapter *adapter = netdev_priv(netdev);
  2485. u32 err;
  2486. pci_set_power_state(pdev, PCI_D0);
  2487. pci_restore_state(pdev);
  2488. err = pci_enable_device(pdev);
  2489. if (err) {
  2490. if (netif_msg_ifup(adapter))
  2491. dev_printk(KERN_DEBUG, &pdev->dev,
  2492. "error enabling pci device\n");
  2493. return err;
  2494. }
  2495. pci_set_master(pdev);
  2496. iowrite32(0, adapter->hw.hw_addr + REG_WOL_CTRL);
  2497. pci_enable_wake(pdev, PCI_D3hot, 0);
  2498. pci_enable_wake(pdev, PCI_D3cold, 0);
  2499. atl1_reset_hw(&adapter->hw);
  2500. adapter->cmb.cmb->int_stats = 0;
  2501. if (netif_running(netdev))
  2502. atl1_up(adapter);
  2503. netif_device_attach(netdev);
  2504. return 0;
  2505. }
  2506. #else
  2507. #define atl1_suspend NULL
  2508. #define atl1_resume NULL
  2509. #endif
  2510. static void atl1_shutdown(struct pci_dev *pdev)
  2511. {
  2512. #ifdef CONFIG_PM
  2513. atl1_suspend(pdev, PMSG_SUSPEND);
  2514. #endif
  2515. }
  2516. #ifdef CONFIG_NET_POLL_CONTROLLER
  2517. static void atl1_poll_controller(struct net_device *netdev)
  2518. {
  2519. disable_irq(netdev->irq);
  2520. atl1_intr(netdev->irq, netdev);
  2521. enable_irq(netdev->irq);
  2522. }
  2523. #endif
  2524. static const struct net_device_ops atl1_netdev_ops = {
  2525. .ndo_open = atl1_open,
  2526. .ndo_stop = atl1_close,
  2527. .ndo_start_xmit = atl1_xmit_frame,
  2528. .ndo_set_multicast_list = atlx_set_multi,
  2529. .ndo_validate_addr = eth_validate_addr,
  2530. .ndo_set_mac_address = atl1_set_mac,
  2531. .ndo_change_mtu = atl1_change_mtu,
  2532. .ndo_do_ioctl = atlx_ioctl,
  2533. .ndo_tx_timeout = atlx_tx_timeout,
  2534. .ndo_vlan_rx_register = atlx_vlan_rx_register,
  2535. #ifdef CONFIG_NET_POLL_CONTROLLER
  2536. .ndo_poll_controller = atl1_poll_controller,
  2537. #endif
  2538. };
  2539. /*
  2540. * atl1_probe - Device Initialization Routine
  2541. * @pdev: PCI device information struct
  2542. * @ent: entry in atl1_pci_tbl
  2543. *
  2544. * Returns 0 on success, negative on failure
  2545. *
  2546. * atl1_probe initializes an adapter identified by a pci_dev structure.
  2547. * The OS initialization, configuring of the adapter private structure,
  2548. * and a hardware reset occur.
  2549. */
  2550. static int __devinit atl1_probe(struct pci_dev *pdev,
  2551. const struct pci_device_id *ent)
  2552. {
  2553. struct net_device *netdev;
  2554. struct atl1_adapter *adapter;
  2555. static int cards_found = 0;
  2556. int err;
  2557. err = pci_enable_device(pdev);
  2558. if (err)
  2559. return err;
  2560. /*
  2561. * The atl1 chip can DMA to 64-bit addresses, but it uses a single
  2562. * shared register for the high 32 bits, so only a single, aligned,
  2563. * 4 GB physical address range can be used at a time.
  2564. *
  2565. * Supporting 64-bit DMA on this hardware is more trouble than it's
  2566. * worth. It is far easier to limit to 32-bit DMA than update
  2567. * various kernel subsystems to support the mechanics required by a
  2568. * fixed-high-32-bit system.
  2569. */
  2570. err = pci_set_dma_mask(pdev, DMA_BIT_MASK(32));
  2571. if (err) {
  2572. dev_err(&pdev->dev, "no usable DMA configuration\n");
  2573. goto err_dma;
  2574. }
  2575. /*
  2576. * Mark all PCI regions associated with PCI device
  2577. * pdev as being reserved by owner atl1_driver_name
  2578. */
  2579. err = pci_request_regions(pdev, ATLX_DRIVER_NAME);
  2580. if (err)
  2581. goto err_request_regions;
  2582. /*
  2583. * Enables bus-mastering on the device and calls
  2584. * pcibios_set_master to do the needed arch specific settings
  2585. */
  2586. pci_set_master(pdev);
  2587. netdev = alloc_etherdev(sizeof(struct atl1_adapter));
  2588. if (!netdev) {
  2589. err = -ENOMEM;
  2590. goto err_alloc_etherdev;
  2591. }
  2592. SET_NETDEV_DEV(netdev, &pdev->dev);
  2593. pci_set_drvdata(pdev, netdev);
  2594. adapter = netdev_priv(netdev);
  2595. adapter->netdev = netdev;
  2596. adapter->pdev = pdev;
  2597. adapter->hw.back = adapter;
  2598. adapter->msg_enable = netif_msg_init(debug, atl1_default_msg);
  2599. adapter->hw.hw_addr = pci_iomap(pdev, 0, 0);
  2600. if (!adapter->hw.hw_addr) {
  2601. err = -EIO;
  2602. goto err_pci_iomap;
  2603. }
  2604. /* get device revision number */
  2605. adapter->hw.dev_rev = ioread16(adapter->hw.hw_addr +
  2606. (REG_MASTER_CTRL + 2));
  2607. if (netif_msg_probe(adapter))
  2608. dev_info(&pdev->dev, "version %s\n", ATLX_DRIVER_VERSION);
  2609. /* set default ring resource counts */
  2610. adapter->rfd_ring.count = adapter->rrd_ring.count = ATL1_DEFAULT_RFD;
  2611. adapter->tpd_ring.count = ATL1_DEFAULT_TPD;
  2612. adapter->mii.dev = netdev;
  2613. adapter->mii.mdio_read = mdio_read;
  2614. adapter->mii.mdio_write = mdio_write;
  2615. adapter->mii.phy_id_mask = 0x1f;
  2616. adapter->mii.reg_num_mask = 0x1f;
  2617. netdev->netdev_ops = &atl1_netdev_ops;
  2618. netdev->watchdog_timeo = 5 * HZ;
  2619. netdev->ethtool_ops = &atl1_ethtool_ops;
  2620. adapter->bd_number = cards_found;
  2621. /* setup the private structure */
  2622. err = atl1_sw_init(adapter);
  2623. if (err)
  2624. goto err_common;
  2625. netdev->features = NETIF_F_HW_CSUM;
  2626. netdev->features |= NETIF_F_SG;
  2627. netdev->features |= (NETIF_F_HW_VLAN_TX | NETIF_F_HW_VLAN_RX);
  2628. /*
  2629. * patch for some L1 of old version,
  2630. * the final version of L1 may not need these
  2631. * patches
  2632. */
  2633. /* atl1_pcie_patch(adapter); */
  2634. /* really reset GPHY core */
  2635. iowrite16(0, adapter->hw.hw_addr + REG_PHY_ENABLE);
  2636. /*
  2637. * reset the controller to
  2638. * put the device in a known good starting state
  2639. */
  2640. if (atl1_reset_hw(&adapter->hw)) {
  2641. err = -EIO;
  2642. goto err_common;
  2643. }
  2644. /* copy the MAC address out of the EEPROM */
  2645. atl1_read_mac_addr(&adapter->hw);
  2646. memcpy(netdev->dev_addr, adapter->hw.mac_addr, netdev->addr_len);
  2647. if (!is_valid_ether_addr(netdev->dev_addr)) {
  2648. err = -EIO;
  2649. goto err_common;
  2650. }
  2651. atl1_check_options(adapter);
  2652. /* pre-init the MAC, and setup link */
  2653. err = atl1_init_hw(&adapter->hw);
  2654. if (err) {
  2655. err = -EIO;
  2656. goto err_common;
  2657. }
  2658. atl1_pcie_patch(adapter);
  2659. /* assume we have no link for now */
  2660. netif_carrier_off(netdev);
  2661. netif_stop_queue(netdev);
  2662. setup_timer(&adapter->phy_config_timer, &atl1_phy_config,
  2663. (unsigned long)adapter);
  2664. adapter->phy_timer_pending = false;
  2665. INIT_WORK(&adapter->tx_timeout_task, atl1_tx_timeout_task);
  2666. INIT_WORK(&adapter->link_chg_task, atlx_link_chg_task);
  2667. INIT_WORK(&adapter->pcie_dma_to_rst_task, atl1_tx_timeout_task);
  2668. err = register_netdev(netdev);
  2669. if (err)
  2670. goto err_common;
  2671. cards_found++;
  2672. atl1_via_workaround(adapter);
  2673. return 0;
  2674. err_common:
  2675. pci_iounmap(pdev, adapter->hw.hw_addr);
  2676. err_pci_iomap:
  2677. free_netdev(netdev);
  2678. err_alloc_etherdev:
  2679. pci_release_regions(pdev);
  2680. err_dma:
  2681. err_request_regions:
  2682. pci_disable_device(pdev);
  2683. return err;
  2684. }
  2685. /*
  2686. * atl1_remove - Device Removal Routine
  2687. * @pdev: PCI device information struct
  2688. *
  2689. * atl1_remove is called by the PCI subsystem to alert the driver
  2690. * that it should release a PCI device. The could be caused by a
  2691. * Hot-Plug event, or because the driver is going to be removed from
  2692. * memory.
  2693. */
  2694. static void __devexit atl1_remove(struct pci_dev *pdev)
  2695. {
  2696. struct net_device *netdev = pci_get_drvdata(pdev);
  2697. struct atl1_adapter *adapter;
  2698. /* Device not available. Return. */
  2699. if (!netdev)
  2700. return;
  2701. adapter = netdev_priv(netdev);
  2702. /*
  2703. * Some atl1 boards lack persistent storage for their MAC, and get it
  2704. * from the BIOS during POST. If we've been messing with the MAC
  2705. * address, we need to save the permanent one.
  2706. */
  2707. if (memcmp(adapter->hw.mac_addr, adapter->hw.perm_mac_addr, ETH_ALEN)) {
  2708. memcpy(adapter->hw.mac_addr, adapter->hw.perm_mac_addr,
  2709. ETH_ALEN);
  2710. atl1_set_mac_addr(&adapter->hw);
  2711. }
  2712. iowrite16(0, adapter->hw.hw_addr + REG_PHY_ENABLE);
  2713. unregister_netdev(netdev);
  2714. pci_iounmap(pdev, adapter->hw.hw_addr);
  2715. pci_release_regions(pdev);
  2716. free_netdev(netdev);
  2717. pci_disable_device(pdev);
  2718. }
  2719. static struct pci_driver atl1_driver = {
  2720. .name = ATLX_DRIVER_NAME,
  2721. .id_table = atl1_pci_tbl,
  2722. .probe = atl1_probe,
  2723. .remove = __devexit_p(atl1_remove),
  2724. .suspend = atl1_suspend,
  2725. .resume = atl1_resume,
  2726. .shutdown = atl1_shutdown
  2727. };
  2728. /*
  2729. * atl1_exit_module - Driver Exit Cleanup Routine
  2730. *
  2731. * atl1_exit_module is called just before the driver is removed
  2732. * from memory.
  2733. */
  2734. static void __exit atl1_exit_module(void)
  2735. {
  2736. pci_unregister_driver(&atl1_driver);
  2737. }
  2738. /*
  2739. * atl1_init_module - Driver Registration Routine
  2740. *
  2741. * atl1_init_module is the first routine called when the driver is
  2742. * loaded. All it does is register with the PCI subsystem.
  2743. */
  2744. static int __init atl1_init_module(void)
  2745. {
  2746. return pci_register_driver(&atl1_driver);
  2747. }
  2748. module_init(atl1_init_module);
  2749. module_exit(atl1_exit_module);
  2750. struct atl1_stats {
  2751. char stat_string[ETH_GSTRING_LEN];
  2752. int sizeof_stat;
  2753. int stat_offset;
  2754. };
  2755. #define ATL1_STAT(m) \
  2756. sizeof(((struct atl1_adapter *)0)->m), offsetof(struct atl1_adapter, m)
  2757. static struct atl1_stats atl1_gstrings_stats[] = {
  2758. {"rx_packets", ATL1_STAT(soft_stats.rx_packets)},
  2759. {"tx_packets", ATL1_STAT(soft_stats.tx_packets)},
  2760. {"rx_bytes", ATL1_STAT(soft_stats.rx_bytes)},
  2761. {"tx_bytes", ATL1_STAT(soft_stats.tx_bytes)},
  2762. {"rx_errors", ATL1_STAT(soft_stats.rx_errors)},
  2763. {"tx_errors", ATL1_STAT(soft_stats.tx_errors)},
  2764. {"multicast", ATL1_STAT(soft_stats.multicast)},
  2765. {"collisions", ATL1_STAT(soft_stats.collisions)},
  2766. {"rx_length_errors", ATL1_STAT(soft_stats.rx_length_errors)},
  2767. {"rx_over_errors", ATL1_STAT(soft_stats.rx_missed_errors)},
  2768. {"rx_crc_errors", ATL1_STAT(soft_stats.rx_crc_errors)},
  2769. {"rx_frame_errors", ATL1_STAT(soft_stats.rx_frame_errors)},
  2770. {"rx_fifo_errors", ATL1_STAT(soft_stats.rx_fifo_errors)},
  2771. {"rx_missed_errors", ATL1_STAT(soft_stats.rx_missed_errors)},
  2772. {"tx_aborted_errors", ATL1_STAT(soft_stats.tx_aborted_errors)},
  2773. {"tx_carrier_errors", ATL1_STAT(soft_stats.tx_carrier_errors)},
  2774. {"tx_fifo_errors", ATL1_STAT(soft_stats.tx_fifo_errors)},
  2775. {"tx_window_errors", ATL1_STAT(soft_stats.tx_window_errors)},
  2776. {"tx_abort_exce_coll", ATL1_STAT(soft_stats.excecol)},
  2777. {"tx_abort_late_coll", ATL1_STAT(soft_stats.latecol)},
  2778. {"tx_deferred_ok", ATL1_STAT(soft_stats.deffer)},
  2779. {"tx_single_coll_ok", ATL1_STAT(soft_stats.scc)},
  2780. {"tx_multi_coll_ok", ATL1_STAT(soft_stats.mcc)},
  2781. {"tx_underun", ATL1_STAT(soft_stats.tx_underun)},
  2782. {"tx_trunc", ATL1_STAT(soft_stats.tx_trunc)},
  2783. {"tx_pause", ATL1_STAT(soft_stats.tx_pause)},
  2784. {"rx_pause", ATL1_STAT(soft_stats.rx_pause)},
  2785. {"rx_rrd_ov", ATL1_STAT(soft_stats.rx_rrd_ov)},
  2786. {"rx_trunc", ATL1_STAT(soft_stats.rx_trunc)}
  2787. };
  2788. static void atl1_get_ethtool_stats(struct net_device *netdev,
  2789. struct ethtool_stats *stats, u64 *data)
  2790. {
  2791. struct atl1_adapter *adapter = netdev_priv(netdev);
  2792. int i;
  2793. char *p;
  2794. for (i = 0; i < ARRAY_SIZE(atl1_gstrings_stats); i++) {
  2795. p = (char *)adapter+atl1_gstrings_stats[i].stat_offset;
  2796. data[i] = (atl1_gstrings_stats[i].sizeof_stat ==
  2797. sizeof(u64)) ? *(u64 *)p : *(u32 *)p;
  2798. }
  2799. }
  2800. static int atl1_get_sset_count(struct net_device *netdev, int sset)
  2801. {
  2802. switch (sset) {
  2803. case ETH_SS_STATS:
  2804. return ARRAY_SIZE(atl1_gstrings_stats);
  2805. default:
  2806. return -EOPNOTSUPP;
  2807. }
  2808. }
  2809. static int atl1_get_settings(struct net_device *netdev,
  2810. struct ethtool_cmd *ecmd)
  2811. {
  2812. struct atl1_adapter *adapter = netdev_priv(netdev);
  2813. struct atl1_hw *hw = &adapter->hw;
  2814. ecmd->supported = (SUPPORTED_10baseT_Half |
  2815. SUPPORTED_10baseT_Full |
  2816. SUPPORTED_100baseT_Half |
  2817. SUPPORTED_100baseT_Full |
  2818. SUPPORTED_1000baseT_Full |
  2819. SUPPORTED_Autoneg | SUPPORTED_TP);
  2820. ecmd->advertising = ADVERTISED_TP;
  2821. if (hw->media_type == MEDIA_TYPE_AUTO_SENSOR ||
  2822. hw->media_type == MEDIA_TYPE_1000M_FULL) {
  2823. ecmd->advertising |= ADVERTISED_Autoneg;
  2824. if (hw->media_type == MEDIA_TYPE_AUTO_SENSOR) {
  2825. ecmd->advertising |= ADVERTISED_Autoneg;
  2826. ecmd->advertising |=
  2827. (ADVERTISED_10baseT_Half |
  2828. ADVERTISED_10baseT_Full |
  2829. ADVERTISED_100baseT_Half |
  2830. ADVERTISED_100baseT_Full |
  2831. ADVERTISED_1000baseT_Full);
  2832. } else
  2833. ecmd->advertising |= (ADVERTISED_1000baseT_Full);
  2834. }
  2835. ecmd->port = PORT_TP;
  2836. ecmd->phy_address = 0;
  2837. ecmd->transceiver = XCVR_INTERNAL;
  2838. if (netif_carrier_ok(adapter->netdev)) {
  2839. u16 link_speed, link_duplex;
  2840. atl1_get_speed_and_duplex(hw, &link_speed, &link_duplex);
  2841. ecmd->speed = link_speed;
  2842. if (link_duplex == FULL_DUPLEX)
  2843. ecmd->duplex = DUPLEX_FULL;
  2844. else
  2845. ecmd->duplex = DUPLEX_HALF;
  2846. } else {
  2847. ecmd->speed = -1;
  2848. ecmd->duplex = -1;
  2849. }
  2850. if (hw->media_type == MEDIA_TYPE_AUTO_SENSOR ||
  2851. hw->media_type == MEDIA_TYPE_1000M_FULL)
  2852. ecmd->autoneg = AUTONEG_ENABLE;
  2853. else
  2854. ecmd->autoneg = AUTONEG_DISABLE;
  2855. return 0;
  2856. }
  2857. static int atl1_set_settings(struct net_device *netdev,
  2858. struct ethtool_cmd *ecmd)
  2859. {
  2860. struct atl1_adapter *adapter = netdev_priv(netdev);
  2861. struct atl1_hw *hw = &adapter->hw;
  2862. u16 phy_data;
  2863. int ret_val = 0;
  2864. u16 old_media_type = hw->media_type;
  2865. if (netif_running(adapter->netdev)) {
  2866. if (netif_msg_link(adapter))
  2867. dev_dbg(&adapter->pdev->dev,
  2868. "ethtool shutting down adapter\n");
  2869. atl1_down(adapter);
  2870. }
  2871. if (ecmd->autoneg == AUTONEG_ENABLE)
  2872. hw->media_type = MEDIA_TYPE_AUTO_SENSOR;
  2873. else {
  2874. if (ecmd->speed == SPEED_1000) {
  2875. if (ecmd->duplex != DUPLEX_FULL) {
  2876. if (netif_msg_link(adapter))
  2877. dev_warn(&adapter->pdev->dev,
  2878. "1000M half is invalid\n");
  2879. ret_val = -EINVAL;
  2880. goto exit_sset;
  2881. }
  2882. hw->media_type = MEDIA_TYPE_1000M_FULL;
  2883. } else if (ecmd->speed == SPEED_100) {
  2884. if (ecmd->duplex == DUPLEX_FULL)
  2885. hw->media_type = MEDIA_TYPE_100M_FULL;
  2886. else
  2887. hw->media_type = MEDIA_TYPE_100M_HALF;
  2888. } else {
  2889. if (ecmd->duplex == DUPLEX_FULL)
  2890. hw->media_type = MEDIA_TYPE_10M_FULL;
  2891. else
  2892. hw->media_type = MEDIA_TYPE_10M_HALF;
  2893. }
  2894. }
  2895. switch (hw->media_type) {
  2896. case MEDIA_TYPE_AUTO_SENSOR:
  2897. ecmd->advertising =
  2898. ADVERTISED_10baseT_Half |
  2899. ADVERTISED_10baseT_Full |
  2900. ADVERTISED_100baseT_Half |
  2901. ADVERTISED_100baseT_Full |
  2902. ADVERTISED_1000baseT_Full |
  2903. ADVERTISED_Autoneg | ADVERTISED_TP;
  2904. break;
  2905. case MEDIA_TYPE_1000M_FULL:
  2906. ecmd->advertising =
  2907. ADVERTISED_1000baseT_Full |
  2908. ADVERTISED_Autoneg | ADVERTISED_TP;
  2909. break;
  2910. default:
  2911. ecmd->advertising = 0;
  2912. break;
  2913. }
  2914. if (atl1_phy_setup_autoneg_adv(hw)) {
  2915. ret_val = -EINVAL;
  2916. if (netif_msg_link(adapter))
  2917. dev_warn(&adapter->pdev->dev,
  2918. "invalid ethtool speed/duplex setting\n");
  2919. goto exit_sset;
  2920. }
  2921. if (hw->media_type == MEDIA_TYPE_AUTO_SENSOR ||
  2922. hw->media_type == MEDIA_TYPE_1000M_FULL)
  2923. phy_data = MII_CR_RESET | MII_CR_AUTO_NEG_EN;
  2924. else {
  2925. switch (hw->media_type) {
  2926. case MEDIA_TYPE_100M_FULL:
  2927. phy_data =
  2928. MII_CR_FULL_DUPLEX | MII_CR_SPEED_100 |
  2929. MII_CR_RESET;
  2930. break;
  2931. case MEDIA_TYPE_100M_HALF:
  2932. phy_data = MII_CR_SPEED_100 | MII_CR_RESET;
  2933. break;
  2934. case MEDIA_TYPE_10M_FULL:
  2935. phy_data =
  2936. MII_CR_FULL_DUPLEX | MII_CR_SPEED_10 | MII_CR_RESET;
  2937. break;
  2938. default:
  2939. /* MEDIA_TYPE_10M_HALF: */
  2940. phy_data = MII_CR_SPEED_10 | MII_CR_RESET;
  2941. break;
  2942. }
  2943. }
  2944. atl1_write_phy_reg(hw, MII_BMCR, phy_data);
  2945. exit_sset:
  2946. if (ret_val)
  2947. hw->media_type = old_media_type;
  2948. if (netif_running(adapter->netdev)) {
  2949. if (netif_msg_link(adapter))
  2950. dev_dbg(&adapter->pdev->dev,
  2951. "ethtool starting adapter\n");
  2952. atl1_up(adapter);
  2953. } else if (!ret_val) {
  2954. if (netif_msg_link(adapter))
  2955. dev_dbg(&adapter->pdev->dev,
  2956. "ethtool resetting adapter\n");
  2957. atl1_reset(adapter);
  2958. }
  2959. return ret_val;
  2960. }
  2961. static void atl1_get_drvinfo(struct net_device *netdev,
  2962. struct ethtool_drvinfo *drvinfo)
  2963. {
  2964. struct atl1_adapter *adapter = netdev_priv(netdev);
  2965. strncpy(drvinfo->driver, ATLX_DRIVER_NAME, sizeof(drvinfo->driver));
  2966. strncpy(drvinfo->version, ATLX_DRIVER_VERSION,
  2967. sizeof(drvinfo->version));
  2968. strncpy(drvinfo->fw_version, "N/A", sizeof(drvinfo->fw_version));
  2969. strncpy(drvinfo->bus_info, pci_name(adapter->pdev),
  2970. sizeof(drvinfo->bus_info));
  2971. drvinfo->eedump_len = ATL1_EEDUMP_LEN;
  2972. }
  2973. static void atl1_get_wol(struct net_device *netdev,
  2974. struct ethtool_wolinfo *wol)
  2975. {
  2976. struct atl1_adapter *adapter = netdev_priv(netdev);
  2977. wol->supported = WAKE_MAGIC;
  2978. wol->wolopts = 0;
  2979. if (adapter->wol & ATLX_WUFC_MAG)
  2980. wol->wolopts |= WAKE_MAGIC;
  2981. return;
  2982. }
  2983. static int atl1_set_wol(struct net_device *netdev,
  2984. struct ethtool_wolinfo *wol)
  2985. {
  2986. struct atl1_adapter *adapter = netdev_priv(netdev);
  2987. if (wol->wolopts & (WAKE_PHY | WAKE_UCAST | WAKE_MCAST | WAKE_BCAST |
  2988. WAKE_ARP | WAKE_MAGICSECURE))
  2989. return -EOPNOTSUPP;
  2990. adapter->wol = 0;
  2991. if (wol->wolopts & WAKE_MAGIC)
  2992. adapter->wol |= ATLX_WUFC_MAG;
  2993. return 0;
  2994. }
  2995. static u32 atl1_get_msglevel(struct net_device *netdev)
  2996. {
  2997. struct atl1_adapter *adapter = netdev_priv(netdev);
  2998. return adapter->msg_enable;
  2999. }
  3000. static void atl1_set_msglevel(struct net_device *netdev, u32 value)
  3001. {
  3002. struct atl1_adapter *adapter = netdev_priv(netdev);
  3003. adapter->msg_enable = value;
  3004. }
  3005. static int atl1_get_regs_len(struct net_device *netdev)
  3006. {
  3007. return ATL1_REG_COUNT * sizeof(u32);
  3008. }
  3009. static void atl1_get_regs(struct net_device *netdev, struct ethtool_regs *regs,
  3010. void *p)
  3011. {
  3012. struct atl1_adapter *adapter = netdev_priv(netdev);
  3013. struct atl1_hw *hw = &adapter->hw;
  3014. unsigned int i;
  3015. u32 *regbuf = p;
  3016. for (i = 0; i < ATL1_REG_COUNT; i++) {
  3017. /*
  3018. * This switch statement avoids reserved regions
  3019. * of register space.
  3020. */
  3021. switch (i) {
  3022. case 6 ... 9:
  3023. case 14:
  3024. case 29 ... 31:
  3025. case 34 ... 63:
  3026. case 75 ... 127:
  3027. case 136 ... 1023:
  3028. case 1027 ... 1087:
  3029. case 1091 ... 1151:
  3030. case 1194 ... 1195:
  3031. case 1200 ... 1201:
  3032. case 1206 ... 1213:
  3033. case 1216 ... 1279:
  3034. case 1290 ... 1311:
  3035. case 1323 ... 1343:
  3036. case 1358 ... 1359:
  3037. case 1368 ... 1375:
  3038. case 1378 ... 1383:
  3039. case 1388 ... 1391:
  3040. case 1393 ... 1395:
  3041. case 1402 ... 1403:
  3042. case 1410 ... 1471:
  3043. case 1522 ... 1535:
  3044. /* reserved region; don't read it */
  3045. regbuf[i] = 0;
  3046. break;
  3047. default:
  3048. /* unreserved region */
  3049. regbuf[i] = ioread32(hw->hw_addr + (i * sizeof(u32)));
  3050. }
  3051. }
  3052. }
  3053. static void atl1_get_ringparam(struct net_device *netdev,
  3054. struct ethtool_ringparam *ring)
  3055. {
  3056. struct atl1_adapter *adapter = netdev_priv(netdev);
  3057. struct atl1_tpd_ring *txdr = &adapter->tpd_ring;
  3058. struct atl1_rfd_ring *rxdr = &adapter->rfd_ring;
  3059. ring->rx_max_pending = ATL1_MAX_RFD;
  3060. ring->tx_max_pending = ATL1_MAX_TPD;
  3061. ring->rx_mini_max_pending = 0;
  3062. ring->rx_jumbo_max_pending = 0;
  3063. ring->rx_pending = rxdr->count;
  3064. ring->tx_pending = txdr->count;
  3065. ring->rx_mini_pending = 0;
  3066. ring->rx_jumbo_pending = 0;
  3067. }
  3068. static int atl1_set_ringparam(struct net_device *netdev,
  3069. struct ethtool_ringparam *ring)
  3070. {
  3071. struct atl1_adapter *adapter = netdev_priv(netdev);
  3072. struct atl1_tpd_ring *tpdr = &adapter->tpd_ring;
  3073. struct atl1_rrd_ring *rrdr = &adapter->rrd_ring;
  3074. struct atl1_rfd_ring *rfdr = &adapter->rfd_ring;
  3075. struct atl1_tpd_ring tpd_old, tpd_new;
  3076. struct atl1_rfd_ring rfd_old, rfd_new;
  3077. struct atl1_rrd_ring rrd_old, rrd_new;
  3078. struct atl1_ring_header rhdr_old, rhdr_new;
  3079. int err;
  3080. tpd_old = adapter->tpd_ring;
  3081. rfd_old = adapter->rfd_ring;
  3082. rrd_old = adapter->rrd_ring;
  3083. rhdr_old = adapter->ring_header;
  3084. if (netif_running(adapter->netdev))
  3085. atl1_down(adapter);
  3086. rfdr->count = (u16) max(ring->rx_pending, (u32) ATL1_MIN_RFD);
  3087. rfdr->count = rfdr->count > ATL1_MAX_RFD ? ATL1_MAX_RFD :
  3088. rfdr->count;
  3089. rfdr->count = (rfdr->count + 3) & ~3;
  3090. rrdr->count = rfdr->count;
  3091. tpdr->count = (u16) max(ring->tx_pending, (u32) ATL1_MIN_TPD);
  3092. tpdr->count = tpdr->count > ATL1_MAX_TPD ? ATL1_MAX_TPD :
  3093. tpdr->count;
  3094. tpdr->count = (tpdr->count + 3) & ~3;
  3095. if (netif_running(adapter->netdev)) {
  3096. /* try to get new resources before deleting old */
  3097. err = atl1_setup_ring_resources(adapter);
  3098. if (err)
  3099. goto err_setup_ring;
  3100. /*
  3101. * save the new, restore the old in order to free it,
  3102. * then restore the new back again
  3103. */
  3104. rfd_new = adapter->rfd_ring;
  3105. rrd_new = adapter->rrd_ring;
  3106. tpd_new = adapter->tpd_ring;
  3107. rhdr_new = adapter->ring_header;
  3108. adapter->rfd_ring = rfd_old;
  3109. adapter->rrd_ring = rrd_old;
  3110. adapter->tpd_ring = tpd_old;
  3111. adapter->ring_header = rhdr_old;
  3112. atl1_free_ring_resources(adapter);
  3113. adapter->rfd_ring = rfd_new;
  3114. adapter->rrd_ring = rrd_new;
  3115. adapter->tpd_ring = tpd_new;
  3116. adapter->ring_header = rhdr_new;
  3117. err = atl1_up(adapter);
  3118. if (err)
  3119. return err;
  3120. }
  3121. return 0;
  3122. err_setup_ring:
  3123. adapter->rfd_ring = rfd_old;
  3124. adapter->rrd_ring = rrd_old;
  3125. adapter->tpd_ring = tpd_old;
  3126. adapter->ring_header = rhdr_old;
  3127. atl1_up(adapter);
  3128. return err;
  3129. }
  3130. static void atl1_get_pauseparam(struct net_device *netdev,
  3131. struct ethtool_pauseparam *epause)
  3132. {
  3133. struct atl1_adapter *adapter = netdev_priv(netdev);
  3134. struct atl1_hw *hw = &adapter->hw;
  3135. if (hw->media_type == MEDIA_TYPE_AUTO_SENSOR ||
  3136. hw->media_type == MEDIA_TYPE_1000M_FULL) {
  3137. epause->autoneg = AUTONEG_ENABLE;
  3138. } else {
  3139. epause->autoneg = AUTONEG_DISABLE;
  3140. }
  3141. epause->rx_pause = 1;
  3142. epause->tx_pause = 1;
  3143. }
  3144. static int atl1_set_pauseparam(struct net_device *netdev,
  3145. struct ethtool_pauseparam *epause)
  3146. {
  3147. struct atl1_adapter *adapter = netdev_priv(netdev);
  3148. struct atl1_hw *hw = &adapter->hw;
  3149. if (hw->media_type == MEDIA_TYPE_AUTO_SENSOR ||
  3150. hw->media_type == MEDIA_TYPE_1000M_FULL) {
  3151. epause->autoneg = AUTONEG_ENABLE;
  3152. } else {
  3153. epause->autoneg = AUTONEG_DISABLE;
  3154. }
  3155. epause->rx_pause = 1;
  3156. epause->tx_pause = 1;
  3157. return 0;
  3158. }
  3159. /* FIXME: is this right? -- CHS */
  3160. static u32 atl1_get_rx_csum(struct net_device *netdev)
  3161. {
  3162. return 1;
  3163. }
  3164. static void atl1_get_strings(struct net_device *netdev, u32 stringset,
  3165. u8 *data)
  3166. {
  3167. u8 *p = data;
  3168. int i;
  3169. switch (stringset) {
  3170. case ETH_SS_STATS:
  3171. for (i = 0; i < ARRAY_SIZE(atl1_gstrings_stats); i++) {
  3172. memcpy(p, atl1_gstrings_stats[i].stat_string,
  3173. ETH_GSTRING_LEN);
  3174. p += ETH_GSTRING_LEN;
  3175. }
  3176. break;
  3177. }
  3178. }
  3179. static int atl1_nway_reset(struct net_device *netdev)
  3180. {
  3181. struct atl1_adapter *adapter = netdev_priv(netdev);
  3182. struct atl1_hw *hw = &adapter->hw;
  3183. if (netif_running(netdev)) {
  3184. u16 phy_data;
  3185. atl1_down(adapter);
  3186. if (hw->media_type == MEDIA_TYPE_AUTO_SENSOR ||
  3187. hw->media_type == MEDIA_TYPE_1000M_FULL) {
  3188. phy_data = MII_CR_RESET | MII_CR_AUTO_NEG_EN;
  3189. } else {
  3190. switch (hw->media_type) {
  3191. case MEDIA_TYPE_100M_FULL:
  3192. phy_data = MII_CR_FULL_DUPLEX |
  3193. MII_CR_SPEED_100 | MII_CR_RESET;
  3194. break;
  3195. case MEDIA_TYPE_100M_HALF:
  3196. phy_data = MII_CR_SPEED_100 | MII_CR_RESET;
  3197. break;
  3198. case MEDIA_TYPE_10M_FULL:
  3199. phy_data = MII_CR_FULL_DUPLEX |
  3200. MII_CR_SPEED_10 | MII_CR_RESET;
  3201. break;
  3202. default:
  3203. /* MEDIA_TYPE_10M_HALF */
  3204. phy_data = MII_CR_SPEED_10 | MII_CR_RESET;
  3205. }
  3206. }
  3207. atl1_write_phy_reg(hw, MII_BMCR, phy_data);
  3208. atl1_up(adapter);
  3209. }
  3210. return 0;
  3211. }
  3212. const struct ethtool_ops atl1_ethtool_ops = {
  3213. .get_settings = atl1_get_settings,
  3214. .set_settings = atl1_set_settings,
  3215. .get_drvinfo = atl1_get_drvinfo,
  3216. .get_wol = atl1_get_wol,
  3217. .set_wol = atl1_set_wol,
  3218. .get_msglevel = atl1_get_msglevel,
  3219. .set_msglevel = atl1_set_msglevel,
  3220. .get_regs_len = atl1_get_regs_len,
  3221. .get_regs = atl1_get_regs,
  3222. .get_ringparam = atl1_get_ringparam,
  3223. .set_ringparam = atl1_set_ringparam,
  3224. .get_pauseparam = atl1_get_pauseparam,
  3225. .set_pauseparam = atl1_set_pauseparam,
  3226. .get_rx_csum = atl1_get_rx_csum,
  3227. .set_tx_csum = ethtool_op_set_tx_hw_csum,
  3228. .get_link = ethtool_op_get_link,
  3229. .set_sg = ethtool_op_set_sg,
  3230. .get_strings = atl1_get_strings,
  3231. .nway_reset = atl1_nway_reset,
  3232. .get_ethtool_stats = atl1_get_ethtool_stats,
  3233. .get_sset_count = atl1_get_sset_count,
  3234. .set_tso = ethtool_op_set_tso,
  3235. };