tegra30.dtsi 6.2 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286
  1. /include/ "skeleton.dtsi"
  2. / {
  3. compatible = "nvidia,tegra30";
  4. interrupt-parent = <&intc>;
  5. cache-controller@50043000 {
  6. compatible = "arm,pl310-cache";
  7. reg = <0x50043000 0x1000>;
  8. arm,data-latency = <6 6 2>;
  9. arm,tag-latency = <5 5 2>;
  10. cache-unified;
  11. cache-level = <2>;
  12. };
  13. intc: interrupt-controller {
  14. compatible = "arm,cortex-a9-gic";
  15. reg = <0x50041000 0x1000
  16. 0x50040100 0x0100>;
  17. interrupt-controller;
  18. #interrupt-cells = <3>;
  19. };
  20. apbdma: dma {
  21. compatible = "nvidia,tegra30-apbdma", "nvidia,tegra20-apbdma";
  22. reg = <0x6000a000 0x1400>;
  23. interrupts = <0 104 0x04
  24. 0 105 0x04
  25. 0 106 0x04
  26. 0 107 0x04
  27. 0 108 0x04
  28. 0 109 0x04
  29. 0 110 0x04
  30. 0 111 0x04
  31. 0 112 0x04
  32. 0 113 0x04
  33. 0 114 0x04
  34. 0 115 0x04
  35. 0 116 0x04
  36. 0 117 0x04
  37. 0 118 0x04
  38. 0 119 0x04
  39. 0 128 0x04
  40. 0 129 0x04
  41. 0 130 0x04
  42. 0 131 0x04
  43. 0 132 0x04
  44. 0 133 0x04
  45. 0 134 0x04
  46. 0 135 0x04
  47. 0 136 0x04
  48. 0 137 0x04
  49. 0 138 0x04
  50. 0 139 0x04
  51. 0 140 0x04
  52. 0 141 0x04
  53. 0 142 0x04
  54. 0 143 0x04>;
  55. };
  56. ahb: ahb {
  57. compatible = "nvidia,tegra30-ahb";
  58. reg = <0x6000c004 0x14c>; /* AHB Arbitration + Gizmo Controller */
  59. };
  60. gpio: gpio {
  61. compatible = "nvidia,tegra30-gpio", "nvidia,tegra20-gpio";
  62. reg = <0x6000d000 0x1000>;
  63. interrupts = <0 32 0x04
  64. 0 33 0x04
  65. 0 34 0x04
  66. 0 35 0x04
  67. 0 55 0x04
  68. 0 87 0x04
  69. 0 89 0x04
  70. 0 125 0x04>;
  71. #gpio-cells = <2>;
  72. gpio-controller;
  73. #interrupt-cells = <2>;
  74. interrupt-controller;
  75. };
  76. pinmux: pinmux {
  77. compatible = "nvidia,tegra30-pinmux";
  78. reg = <0x70000868 0xd0 /* Pad control registers */
  79. 0x70003000 0x3e0>; /* Mux registers */
  80. };
  81. serial@70006000 {
  82. compatible = "nvidia,tegra30-uart", "nvidia,tegra20-uart";
  83. reg = <0x70006000 0x40>;
  84. reg-shift = <2>;
  85. interrupts = <0 36 0x04>;
  86. status = "disabled";
  87. };
  88. serial@70006040 {
  89. compatible = "nvidia,tegra30-uart", "nvidia,tegra20-uart";
  90. reg = <0x70006040 0x40>;
  91. reg-shift = <2>;
  92. interrupts = <0 37 0x04>;
  93. status = "disabled";
  94. };
  95. serial@70006200 {
  96. compatible = "nvidia,tegra30-uart", "nvidia,tegra20-uart";
  97. reg = <0x70006200 0x100>;
  98. reg-shift = <2>;
  99. interrupts = <0 46 0x04>;
  100. status = "disabled";
  101. };
  102. serial@70006300 {
  103. compatible = "nvidia,tegra30-uart", "nvidia,tegra20-uart";
  104. reg = <0x70006300 0x100>;
  105. reg-shift = <2>;
  106. interrupts = <0 90 0x04>;
  107. status = "disabled";
  108. };
  109. serial@70006400 {
  110. compatible = "nvidia,tegra30-uart", "nvidia,tegra20-uart";
  111. reg = <0x70006400 0x100>;
  112. reg-shift = <2>;
  113. interrupts = <0 91 0x04>;
  114. status = "disabled";
  115. };
  116. pwm: pwm {
  117. compatible = "nvidia,tegra30-pwm", "nvidia,tegra20-pwm";
  118. reg = <0x7000a000 0x100>;
  119. #pwm-cells = <2>;
  120. };
  121. i2c@7000c000 {
  122. compatible = "nvidia,tegra30-i2c", "nvidia,tegra20-i2c";
  123. reg = <0x7000c000 0x100>;
  124. interrupts = <0 38 0x04>;
  125. #address-cells = <1>;
  126. #size-cells = <0>;
  127. status = "disabled";
  128. };
  129. i2c@7000c400 {
  130. compatible = "nvidia,tegra30-i2c", "nvidia,tegra20-i2c";
  131. reg = <0x7000c400 0x100>;
  132. interrupts = <0 84 0x04>;
  133. #address-cells = <1>;
  134. #size-cells = <0>;
  135. status = "disabled";
  136. };
  137. i2c@7000c500 {
  138. compatible = "nvidia,tegra30-i2c", "nvidia,tegra20-i2c";
  139. reg = <0x7000c500 0x100>;
  140. interrupts = <0 92 0x04>;
  141. #address-cells = <1>;
  142. #size-cells = <0>;
  143. status = "disabled";
  144. };
  145. i2c@7000c700 {
  146. compatible = "nvidia,tegra30-i2c", "nvidia,tegra20-i2c";
  147. reg = <0x7000c700 0x100>;
  148. interrupts = <0 120 0x04>;
  149. #address-cells = <1>;
  150. #size-cells = <0>;
  151. status = "disabled";
  152. };
  153. i2c@7000d000 {
  154. compatible = "nvidia,tegra30-i2c", "nvidia,tegra20-i2c";
  155. reg = <0x7000d000 0x100>;
  156. interrupts = <0 53 0x04>;
  157. #address-cells = <1>;
  158. #size-cells = <0>;
  159. status = "disabled";
  160. };
  161. pmc {
  162. compatible = "nvidia,tegra20-pmc", "nvidia,tegra30-pmc";
  163. reg = <0x7000e400 0x400>;
  164. };
  165. memory-controller {
  166. compatible = "nvidia,tegra30-mc";
  167. reg = <0x7000f000 0x010
  168. 0x7000f03c 0x1b4
  169. 0x7000f200 0x028
  170. 0x7000f284 0x17c>;
  171. interrupts = <0 77 0x04>;
  172. };
  173. smmu {
  174. compatible = "nvidia,tegra30-smmu";
  175. reg = <0x7000f010 0x02c
  176. 0x7000f1f0 0x010
  177. 0x7000f228 0x05c>;
  178. nvidia,#asids = <4>; /* # of ASIDs */
  179. dma-window = <0 0x40000000>; /* IOVA start & length */
  180. nvidia,ahb = <&ahb>;
  181. };
  182. ahub {
  183. compatible = "nvidia,tegra30-ahub";
  184. reg = <0x70080000 0x200
  185. 0x70080200 0x100>;
  186. interrupts = <0 103 0x04>;
  187. nvidia,dma-request-selector = <&apbdma 1>;
  188. ranges;
  189. #address-cells = <1>;
  190. #size-cells = <1>;
  191. tegra_i2s0: i2s@70080300 {
  192. compatible = "nvidia,tegra30-i2s";
  193. reg = <0x70080300 0x100>;
  194. nvidia,ahub-cif-ids = <4 4>;
  195. status = "disabled";
  196. };
  197. tegra_i2s1: i2s@70080400 {
  198. compatible = "nvidia,tegra30-i2s";
  199. reg = <0x70080400 0x100>;
  200. nvidia,ahub-cif-ids = <5 5>;
  201. status = "disabled";
  202. };
  203. tegra_i2s2: i2s@70080500 {
  204. compatible = "nvidia,tegra30-i2s";
  205. reg = <0x70080500 0x100>;
  206. nvidia,ahub-cif-ids = <6 6>;
  207. status = "disabled";
  208. };
  209. tegra_i2s3: i2s@70080600 {
  210. compatible = "nvidia,tegra30-i2s";
  211. reg = <0x70080600 0x100>;
  212. nvidia,ahub-cif-ids = <7 7>;
  213. status = "disabled";
  214. };
  215. tegra_i2s4: i2s@70080700 {
  216. compatible = "nvidia,tegra30-i2s";
  217. reg = <0x70080700 0x100>;
  218. nvidia,ahub-cif-ids = <8 8>;
  219. status = "disabled";
  220. };
  221. };
  222. sdhci@78000000 {
  223. compatible = "nvidia,tegra30-sdhci", "nvidia,tegra20-sdhci";
  224. reg = <0x78000000 0x200>;
  225. interrupts = <0 14 0x04>;
  226. status = "disabled";
  227. };
  228. sdhci@78000200 {
  229. compatible = "nvidia,tegra30-sdhci", "nvidia,tegra20-sdhci";
  230. reg = <0x78000200 0x200>;
  231. interrupts = <0 15 0x04>;
  232. status = "disabled";
  233. };
  234. sdhci@78000400 {
  235. compatible = "nvidia,tegra30-sdhci", "nvidia,tegra20-sdhci";
  236. reg = <0x78000400 0x200>;
  237. interrupts = <0 19 0x04>;
  238. status = "disabled";
  239. };
  240. sdhci@78000600 {
  241. compatible = "nvidia,tegra30-sdhci", "nvidia,tegra20-sdhci";
  242. reg = <0x78000600 0x200>;
  243. interrupts = <0 31 0x04>;
  244. status = "disabled";
  245. };
  246. pmu {
  247. compatible = "arm,cortex-a9-pmu";
  248. interrupts = <0 144 0x04
  249. 0 145 0x04
  250. 0 146 0x04
  251. 0 147 0x04>;
  252. };
  253. };