system.h 9.0 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354
  1. #ifndef __ASM_ARM_SYSTEM_H
  2. #define __ASM_ARM_SYSTEM_H
  3. #ifdef __KERNEL__
  4. #define CPU_ARCH_UNKNOWN 0
  5. #define CPU_ARCH_ARMv3 1
  6. #define CPU_ARCH_ARMv4 2
  7. #define CPU_ARCH_ARMv4T 3
  8. #define CPU_ARCH_ARMv5 4
  9. #define CPU_ARCH_ARMv5T 5
  10. #define CPU_ARCH_ARMv5TE 6
  11. #define CPU_ARCH_ARMv5TEJ 7
  12. #define CPU_ARCH_ARMv6 8
  13. /*
  14. * CR1 bits (CP#15 CR1)
  15. */
  16. #define CR_M (1 << 0) /* MMU enable */
  17. #define CR_A (1 << 1) /* Alignment abort enable */
  18. #define CR_C (1 << 2) /* Dcache enable */
  19. #define CR_W (1 << 3) /* Write buffer enable */
  20. #define CR_P (1 << 4) /* 32-bit exception handler */
  21. #define CR_D (1 << 5) /* 32-bit data address range */
  22. #define CR_L (1 << 6) /* Implementation defined */
  23. #define CR_B (1 << 7) /* Big endian */
  24. #define CR_S (1 << 8) /* System MMU protection */
  25. #define CR_R (1 << 9) /* ROM MMU protection */
  26. #define CR_F (1 << 10) /* Implementation defined */
  27. #define CR_Z (1 << 11) /* Implementation defined */
  28. #define CR_I (1 << 12) /* Icache enable */
  29. #define CR_V (1 << 13) /* Vectors relocated to 0xffff0000 */
  30. #define CR_RR (1 << 14) /* Round Robin cache replacement */
  31. #define CR_L4 (1 << 15) /* LDR pc can set T bit */
  32. #define CR_DT (1 << 16)
  33. #define CR_IT (1 << 18)
  34. #define CR_ST (1 << 19)
  35. #define CR_FI (1 << 21) /* Fast interrupt (lower latency mode) */
  36. #define CR_U (1 << 22) /* Unaligned access operation */
  37. #define CR_XP (1 << 23) /* Extended page tables */
  38. #define CR_VE (1 << 24) /* Vectored interrupts */
  39. #define CPUID_ID 0
  40. #define CPUID_CACHETYPE 1
  41. #define CPUID_TCM 2
  42. #define CPUID_TLBTYPE 3
  43. #ifdef CONFIG_CPU_CP15
  44. #define read_cpuid(reg) \
  45. ({ \
  46. unsigned int __val; \
  47. asm("mrc p15, 0, %0, c0, c0, " __stringify(reg) \
  48. : "=r" (__val) \
  49. : \
  50. : "cc"); \
  51. __val; \
  52. })
  53. #else
  54. #define read_cpuid(reg) (processor_id)
  55. #endif
  56. /*
  57. * This is used to ensure the compiler did actually allocate the register we
  58. * asked it for some inline assembly sequences. Apparently we can't trust
  59. * the compiler from one version to another so a bit of paranoia won't hurt.
  60. * This string is meant to be concatenated with the inline asm string and
  61. * will cause compilation to stop on mismatch.
  62. * (for details, see gcc PR 15089)
  63. */
  64. #define __asmeq(x, y) ".ifnc " x "," y " ; .err ; .endif\n\t"
  65. #ifndef __ASSEMBLY__
  66. #include <linux/linkage.h>
  67. #include <linux/irqflags.h>
  68. struct thread_info;
  69. struct task_struct;
  70. /* information about the system we're running on */
  71. extern unsigned int system_rev;
  72. extern unsigned int system_serial_low;
  73. extern unsigned int system_serial_high;
  74. extern unsigned int mem_fclk_21285;
  75. struct pt_regs;
  76. void die(const char *msg, struct pt_regs *regs, int err)
  77. __attribute__((noreturn));
  78. struct siginfo;
  79. void notify_die(const char *str, struct pt_regs *regs, struct siginfo *info,
  80. unsigned long err, unsigned long trap);
  81. void hook_fault_code(int nr, int (*fn)(unsigned long, unsigned int,
  82. struct pt_regs *),
  83. int sig, const char *name);
  84. #define xchg(ptr,x) \
  85. ((__typeof__(*(ptr)))__xchg((unsigned long)(x),(ptr),sizeof(*(ptr))))
  86. #define tas(ptr) (xchg((ptr),1))
  87. extern asmlinkage void __backtrace(void);
  88. extern asmlinkage void c_backtrace(unsigned long fp, int pmode);
  89. struct mm_struct;
  90. extern void show_pte(struct mm_struct *mm, unsigned long addr);
  91. extern void __show_regs(struct pt_regs *);
  92. extern int cpu_architecture(void);
  93. extern void cpu_init(void);
  94. void arm_machine_restart(char mode);
  95. extern void (*arm_pm_restart)(char str);
  96. /*
  97. * Intel's XScale3 core supports some v6 features (supersections, L2)
  98. * but advertises itself as v5 as it does not support the v6 ISA. For
  99. * this reason, we need a way to explicitly test for this type of CPU.
  100. */
  101. #ifndef CONFIG_CPU_XSC3
  102. #define cpu_is_xsc3() 0
  103. #else
  104. static inline int cpu_is_xsc3(void)
  105. {
  106. extern unsigned int processor_id;
  107. if ((processor_id & 0xffffe000) == 0x69056000)
  108. return 1;
  109. return 0;
  110. }
  111. #endif
  112. #if !defined(CONFIG_CPU_XSCALE) && !defined(CONFIG_CPU_XSC3)
  113. #define cpu_is_xscale() 0
  114. #else
  115. #define cpu_is_xscale() 1
  116. #endif
  117. extern unsigned long cr_no_alignment; /* defined in entry-armv.S */
  118. extern unsigned long cr_alignment; /* defined in entry-armv.S */
  119. static inline unsigned int get_cr(void)
  120. {
  121. unsigned int val;
  122. asm("mrc p15, 0, %0, c1, c0, 0 @ get CR" : "=r" (val) : : "cc");
  123. return val;
  124. }
  125. static inline void set_cr(unsigned int val)
  126. {
  127. asm volatile("mcr p15, 0, %0, c1, c0, 0 @ set CR"
  128. : : "r" (val) : "cc");
  129. }
  130. #ifndef CONFIG_SMP
  131. extern void adjust_cr(unsigned long mask, unsigned long set);
  132. #endif
  133. #define CPACC_FULL(n) (3 << (n * 2))
  134. #define CPACC_SVC(n) (1 << (n * 2))
  135. #define CPACC_DISABLE(n) (0 << (n * 2))
  136. static inline unsigned int get_copro_access(void)
  137. {
  138. unsigned int val;
  139. asm("mrc p15, 0, %0, c1, c0, 2 @ get copro access"
  140. : "=r" (val) : : "cc");
  141. return val;
  142. }
  143. static inline void set_copro_access(unsigned int val)
  144. {
  145. asm volatile("mcr p15, 0, %0, c1, c0, 2 @ set copro access"
  146. : : "r" (val) : "cc");
  147. }
  148. #define UDBG_UNDEFINED (1 << 0)
  149. #define UDBG_SYSCALL (1 << 1)
  150. #define UDBG_BADABORT (1 << 2)
  151. #define UDBG_SEGV (1 << 3)
  152. #define UDBG_BUS (1 << 4)
  153. extern unsigned int user_debug;
  154. #if __LINUX_ARM_ARCH__ >= 4
  155. #define vectors_high() (cr_alignment & CR_V)
  156. #else
  157. #define vectors_high() (0)
  158. #endif
  159. #if __LINUX_ARM_ARCH__ >= 6
  160. #define mb() __asm__ __volatile__ ("mcr p15, 0, %0, c7, c10, 5" \
  161. : : "r" (0) : "memory")
  162. #else
  163. #define mb() __asm__ __volatile__ ("" : : : "memory")
  164. #endif
  165. #define rmb() mb()
  166. #define wmb() mb()
  167. #define read_barrier_depends() do { } while(0)
  168. #define set_mb(var, value) do { var = value; mb(); } while (0)
  169. #define nop() __asm__ __volatile__("mov\tr0,r0\t@ nop\n\t");
  170. /*
  171. * switch_mm() may do a full cache flush over the context switch,
  172. * so enable interrupts over the context switch to avoid high
  173. * latency.
  174. */
  175. #define __ARCH_WANT_INTERRUPTS_ON_CTXSW
  176. /*
  177. * switch_to(prev, next) should switch from task `prev' to `next'
  178. * `prev' will never be the same as `next'. schedule() itself
  179. * contains the memory barrier to tell GCC not to cache `current'.
  180. */
  181. extern struct task_struct *__switch_to(struct task_struct *, struct thread_info *, struct thread_info *);
  182. #define switch_to(prev,next,last) \
  183. do { \
  184. last = __switch_to(prev,task_thread_info(prev), task_thread_info(next)); \
  185. } while (0)
  186. /*
  187. * On SMP systems, when the scheduler does migration-cost autodetection,
  188. * it needs a way to flush as much of the CPU's caches as possible.
  189. *
  190. * TODO: fill this in!
  191. */
  192. static inline void sched_cacheflush(void)
  193. {
  194. }
  195. #ifdef CONFIG_SMP
  196. #define smp_mb() mb()
  197. #define smp_rmb() rmb()
  198. #define smp_wmb() wmb()
  199. #define smp_read_barrier_depends() read_barrier_depends()
  200. #else
  201. #define smp_mb() barrier()
  202. #define smp_rmb() barrier()
  203. #define smp_wmb() barrier()
  204. #define smp_read_barrier_depends() do { } while(0)
  205. #endif /* CONFIG_SMP */
  206. #if defined(CONFIG_CPU_SA1100) || defined(CONFIG_CPU_SA110)
  207. /*
  208. * On the StrongARM, "swp" is terminally broken since it bypasses the
  209. * cache totally. This means that the cache becomes inconsistent, and,
  210. * since we use normal loads/stores as well, this is really bad.
  211. * Typically, this causes oopsen in filp_close, but could have other,
  212. * more disasterous effects. There are two work-arounds:
  213. * 1. Disable interrupts and emulate the atomic swap
  214. * 2. Clean the cache, perform atomic swap, flush the cache
  215. *
  216. * We choose (1) since its the "easiest" to achieve here and is not
  217. * dependent on the processor type.
  218. *
  219. * NOTE that this solution won't work on an SMP system, so explcitly
  220. * forbid it here.
  221. */
  222. #define swp_is_buggy
  223. #endif
  224. static inline unsigned long __xchg(unsigned long x, volatile void *ptr, int size)
  225. {
  226. extern void __bad_xchg(volatile void *, int);
  227. unsigned long ret;
  228. #ifdef swp_is_buggy
  229. unsigned long flags;
  230. #endif
  231. #if __LINUX_ARM_ARCH__ >= 6
  232. unsigned int tmp;
  233. #endif
  234. switch (size) {
  235. #if __LINUX_ARM_ARCH__ >= 6
  236. case 1:
  237. asm volatile("@ __xchg1\n"
  238. "1: ldrexb %0, [%3]\n"
  239. " strexb %1, %2, [%3]\n"
  240. " teq %1, #0\n"
  241. " bne 1b"
  242. : "=&r" (ret), "=&r" (tmp)
  243. : "r" (x), "r" (ptr)
  244. : "memory", "cc");
  245. break;
  246. case 4:
  247. asm volatile("@ __xchg4\n"
  248. "1: ldrex %0, [%3]\n"
  249. " strex %1, %2, [%3]\n"
  250. " teq %1, #0\n"
  251. " bne 1b"
  252. : "=&r" (ret), "=&r" (tmp)
  253. : "r" (x), "r" (ptr)
  254. : "memory", "cc");
  255. break;
  256. #elif defined(swp_is_buggy)
  257. #ifdef CONFIG_SMP
  258. #error SMP is not supported on this platform
  259. #endif
  260. case 1:
  261. raw_local_irq_save(flags);
  262. ret = *(volatile unsigned char *)ptr;
  263. *(volatile unsigned char *)ptr = x;
  264. raw_local_irq_restore(flags);
  265. break;
  266. case 4:
  267. raw_local_irq_save(flags);
  268. ret = *(volatile unsigned long *)ptr;
  269. *(volatile unsigned long *)ptr = x;
  270. raw_local_irq_restore(flags);
  271. break;
  272. #else
  273. case 1:
  274. asm volatile("@ __xchg1\n"
  275. " swpb %0, %1, [%2]"
  276. : "=&r" (ret)
  277. : "r" (x), "r" (ptr)
  278. : "memory", "cc");
  279. break;
  280. case 4:
  281. asm volatile("@ __xchg4\n"
  282. " swp %0, %1, [%2]"
  283. : "=&r" (ret)
  284. : "r" (x), "r" (ptr)
  285. : "memory", "cc");
  286. break;
  287. #endif
  288. default:
  289. __bad_xchg(ptr, size), ret = 0;
  290. break;
  291. }
  292. return ret;
  293. }
  294. extern void disable_hlt(void);
  295. extern void enable_hlt(void);
  296. #endif /* __ASSEMBLY__ */
  297. #define arch_align_stack(x) (x)
  298. #endif /* __KERNEL__ */
  299. #endif