serial_txx9.c 31 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203
  1. /*
  2. * drivers/serial/serial_txx9.c
  3. *
  4. * Derived from many drivers using generic_serial interface,
  5. * especially serial_tx3912.c by Steven J. Hill and r39xx_serial.c
  6. * (was in Linux/VR tree) by Jim Pick.
  7. *
  8. * Copyright (C) 1999 Harald Koerfgen
  9. * Copyright (C) 2000 Jim Pick <jim@jimpick.com>
  10. * Copyright (C) 2001 Steven J. Hill (sjhill@realitydiluted.com)
  11. * Copyright (C) 2000-2002 Toshiba Corporation
  12. *
  13. * This program is free software; you can redistribute it and/or modify
  14. * it under the terms of the GNU General Public License version 2 as
  15. * published by the Free Software Foundation.
  16. *
  17. * Serial driver for TX3927/TX4927/TX4925/TX4938 internal SIO controller
  18. *
  19. * Revision History:
  20. * 0.30 Initial revision. (Renamed from serial_txx927.c)
  21. * 0.31 Use save_flags instead of local_irq_save.
  22. * 0.32 Support SCLK.
  23. * 0.33 Switch TXX9_TTY_NAME by CONFIG_SERIAL_TXX9_STDSERIAL.
  24. * Support TIOCSERGETLSR.
  25. * 0.34 Support slow baudrate.
  26. * 0.40 Merge codes from mainstream kernel (2.4.22).
  27. * 0.41 Fix console checking in rs_shutdown_port().
  28. * Disable flow-control in serial_console_write().
  29. * 0.42 Fix minor compiler warning.
  30. * 1.00 Kernel 2.6. Converted to new serial core (based on 8250.c).
  31. * 1.01 Set fifosize to make tx_empry called properly.
  32. * Use standard uart_get_divisor.
  33. * 1.02 Cleanup. (import 8250.c changes)
  34. * 1.03 Fix low-latency mode. (import 8250.c changes)
  35. * 1.04 Remove usage of deprecated functions, cleanup.
  36. * 1.05 More strict check in verify_port. Cleanup.
  37. * 1.06 Do not insert a char caused previous overrun.
  38. * Fix some spin_locks.
  39. * Do not call uart_add_one_port for absent ports.
  40. * 1.07 Use CONFIG_SERIAL_TXX9_NR_UARTS. Cleanup.
  41. */
  42. #if defined(CONFIG_SERIAL_TXX9_CONSOLE) && defined(CONFIG_MAGIC_SYSRQ)
  43. #define SUPPORT_SYSRQ
  44. #endif
  45. #include <linux/module.h>
  46. #include <linux/ioport.h>
  47. #include <linux/init.h>
  48. #include <linux/console.h>
  49. #include <linux/sysrq.h>
  50. #include <linux/delay.h>
  51. #include <linux/device.h>
  52. #include <linux/pci.h>
  53. #include <linux/tty.h>
  54. #include <linux/tty_flip.h>
  55. #include <linux/serial_core.h>
  56. #include <linux/serial.h>
  57. #include <linux/mutex.h>
  58. #include <asm/io.h>
  59. static char *serial_version = "1.07";
  60. static char *serial_name = "TX39/49 Serial driver";
  61. #define PASS_LIMIT 256
  62. #if !defined(CONFIG_SERIAL_TXX9_STDSERIAL)
  63. /* "ttyS" is used for standard serial driver */
  64. #define TXX9_TTY_NAME "ttyTX"
  65. #define TXX9_TTY_MINOR_START (64 + 64) /* ttyTX0(128), ttyTX1(129) */
  66. #else
  67. /* acts like standard serial driver */
  68. #define TXX9_TTY_NAME "ttyS"
  69. #define TXX9_TTY_MINOR_START 64
  70. #endif
  71. #define TXX9_TTY_MAJOR TTY_MAJOR
  72. /* flag aliases */
  73. #define UPF_TXX9_HAVE_CTS_LINE UPF_BUGGY_UART
  74. #define UPF_TXX9_USE_SCLK UPF_MAGIC_MULTIPLIER
  75. #ifdef CONFIG_PCI
  76. /* support for Toshiba TC86C001 SIO */
  77. #define ENABLE_SERIAL_TXX9_PCI
  78. #endif
  79. /*
  80. * Number of serial ports
  81. */
  82. #define UART_NR CONFIG_SERIAL_TXX9_NR_UARTS
  83. #define HIGH_BITS_OFFSET ((sizeof(long)-sizeof(int))*8)
  84. struct uart_txx9_port {
  85. struct uart_port port;
  86. /*
  87. * We provide a per-port pm hook.
  88. */
  89. void (*pm)(struct uart_port *port,
  90. unsigned int state, unsigned int old);
  91. };
  92. #define TXX9_REGION_SIZE 0x24
  93. /* TXX9 Serial Registers */
  94. #define TXX9_SILCR 0x00
  95. #define TXX9_SIDICR 0x04
  96. #define TXX9_SIDISR 0x08
  97. #define TXX9_SICISR 0x0c
  98. #define TXX9_SIFCR 0x10
  99. #define TXX9_SIFLCR 0x14
  100. #define TXX9_SIBGR 0x18
  101. #define TXX9_SITFIFO 0x1c
  102. #define TXX9_SIRFIFO 0x20
  103. /* SILCR : Line Control */
  104. #define TXX9_SILCR_SCS_MASK 0x00000060
  105. #define TXX9_SILCR_SCS_IMCLK 0x00000000
  106. #define TXX9_SILCR_SCS_IMCLK_BG 0x00000020
  107. #define TXX9_SILCR_SCS_SCLK 0x00000040
  108. #define TXX9_SILCR_SCS_SCLK_BG 0x00000060
  109. #define TXX9_SILCR_UEPS 0x00000010
  110. #define TXX9_SILCR_UPEN 0x00000008
  111. #define TXX9_SILCR_USBL_MASK 0x00000004
  112. #define TXX9_SILCR_USBL_1BIT 0x00000000
  113. #define TXX9_SILCR_USBL_2BIT 0x00000004
  114. #define TXX9_SILCR_UMODE_MASK 0x00000003
  115. #define TXX9_SILCR_UMODE_8BIT 0x00000000
  116. #define TXX9_SILCR_UMODE_7BIT 0x00000001
  117. /* SIDICR : DMA/Int. Control */
  118. #define TXX9_SIDICR_TDE 0x00008000
  119. #define TXX9_SIDICR_RDE 0x00004000
  120. #define TXX9_SIDICR_TIE 0x00002000
  121. #define TXX9_SIDICR_RIE 0x00001000
  122. #define TXX9_SIDICR_SPIE 0x00000800
  123. #define TXX9_SIDICR_CTSAC 0x00000600
  124. #define TXX9_SIDICR_STIE_MASK 0x0000003f
  125. #define TXX9_SIDICR_STIE_OERS 0x00000020
  126. #define TXX9_SIDICR_STIE_CTSS 0x00000010
  127. #define TXX9_SIDICR_STIE_RBRKD 0x00000008
  128. #define TXX9_SIDICR_STIE_TRDY 0x00000004
  129. #define TXX9_SIDICR_STIE_TXALS 0x00000002
  130. #define TXX9_SIDICR_STIE_UBRKD 0x00000001
  131. /* SIDISR : DMA/Int. Status */
  132. #define TXX9_SIDISR_UBRK 0x00008000
  133. #define TXX9_SIDISR_UVALID 0x00004000
  134. #define TXX9_SIDISR_UFER 0x00002000
  135. #define TXX9_SIDISR_UPER 0x00001000
  136. #define TXX9_SIDISR_UOER 0x00000800
  137. #define TXX9_SIDISR_ERI 0x00000400
  138. #define TXX9_SIDISR_TOUT 0x00000200
  139. #define TXX9_SIDISR_TDIS 0x00000100
  140. #define TXX9_SIDISR_RDIS 0x00000080
  141. #define TXX9_SIDISR_STIS 0x00000040
  142. #define TXX9_SIDISR_RFDN_MASK 0x0000001f
  143. /* SICISR : Change Int. Status */
  144. #define TXX9_SICISR_OERS 0x00000020
  145. #define TXX9_SICISR_CTSS 0x00000010
  146. #define TXX9_SICISR_RBRKD 0x00000008
  147. #define TXX9_SICISR_TRDY 0x00000004
  148. #define TXX9_SICISR_TXALS 0x00000002
  149. #define TXX9_SICISR_UBRKD 0x00000001
  150. /* SIFCR : FIFO Control */
  151. #define TXX9_SIFCR_SWRST 0x00008000
  152. #define TXX9_SIFCR_RDIL_MASK 0x00000180
  153. #define TXX9_SIFCR_RDIL_1 0x00000000
  154. #define TXX9_SIFCR_RDIL_4 0x00000080
  155. #define TXX9_SIFCR_RDIL_8 0x00000100
  156. #define TXX9_SIFCR_RDIL_12 0x00000180
  157. #define TXX9_SIFCR_RDIL_MAX 0x00000180
  158. #define TXX9_SIFCR_TDIL_MASK 0x00000018
  159. #define TXX9_SIFCR_TDIL_MASK 0x00000018
  160. #define TXX9_SIFCR_TDIL_1 0x00000000
  161. #define TXX9_SIFCR_TDIL_4 0x00000001
  162. #define TXX9_SIFCR_TDIL_8 0x00000010
  163. #define TXX9_SIFCR_TDIL_MAX 0x00000010
  164. #define TXX9_SIFCR_TFRST 0x00000004
  165. #define TXX9_SIFCR_RFRST 0x00000002
  166. #define TXX9_SIFCR_FRSTE 0x00000001
  167. #define TXX9_SIO_TX_FIFO 8
  168. #define TXX9_SIO_RX_FIFO 16
  169. /* SIFLCR : Flow Control */
  170. #define TXX9_SIFLCR_RCS 0x00001000
  171. #define TXX9_SIFLCR_TES 0x00000800
  172. #define TXX9_SIFLCR_RTSSC 0x00000200
  173. #define TXX9_SIFLCR_RSDE 0x00000100
  174. #define TXX9_SIFLCR_TSDE 0x00000080
  175. #define TXX9_SIFLCR_RTSTL_MASK 0x0000001e
  176. #define TXX9_SIFLCR_RTSTL_MAX 0x0000001e
  177. #define TXX9_SIFLCR_TBRK 0x00000001
  178. /* SIBGR : Baudrate Control */
  179. #define TXX9_SIBGR_BCLK_MASK 0x00000300
  180. #define TXX9_SIBGR_BCLK_T0 0x00000000
  181. #define TXX9_SIBGR_BCLK_T2 0x00000100
  182. #define TXX9_SIBGR_BCLK_T4 0x00000200
  183. #define TXX9_SIBGR_BCLK_T6 0x00000300
  184. #define TXX9_SIBGR_BRD_MASK 0x000000ff
  185. static inline unsigned int sio_in(struct uart_txx9_port *up, int offset)
  186. {
  187. switch (up->port.iotype) {
  188. default:
  189. return __raw_readl(up->port.membase + offset);
  190. case UPIO_PORT:
  191. return inl(up->port.iobase + offset);
  192. }
  193. }
  194. static inline void
  195. sio_out(struct uart_txx9_port *up, int offset, int value)
  196. {
  197. switch (up->port.iotype) {
  198. default:
  199. __raw_writel(value, up->port.membase + offset);
  200. break;
  201. case UPIO_PORT:
  202. outl(value, up->port.iobase + offset);
  203. break;
  204. }
  205. }
  206. static inline void
  207. sio_mask(struct uart_txx9_port *up, int offset, unsigned int value)
  208. {
  209. sio_out(up, offset, sio_in(up, offset) & ~value);
  210. }
  211. static inline void
  212. sio_set(struct uart_txx9_port *up, int offset, unsigned int value)
  213. {
  214. sio_out(up, offset, sio_in(up, offset) | value);
  215. }
  216. static inline void
  217. sio_quot_set(struct uart_txx9_port *up, int quot)
  218. {
  219. quot >>= 1;
  220. if (quot < 256)
  221. sio_out(up, TXX9_SIBGR, quot | TXX9_SIBGR_BCLK_T0);
  222. else if (quot < (256 << 2))
  223. sio_out(up, TXX9_SIBGR, (quot >> 2) | TXX9_SIBGR_BCLK_T2);
  224. else if (quot < (256 << 4))
  225. sio_out(up, TXX9_SIBGR, (quot >> 4) | TXX9_SIBGR_BCLK_T4);
  226. else if (quot < (256 << 6))
  227. sio_out(up, TXX9_SIBGR, (quot >> 6) | TXX9_SIBGR_BCLK_T6);
  228. else
  229. sio_out(up, TXX9_SIBGR, 0xff | TXX9_SIBGR_BCLK_T6);
  230. }
  231. static void serial_txx9_stop_tx(struct uart_port *port)
  232. {
  233. struct uart_txx9_port *up = (struct uart_txx9_port *)port;
  234. sio_mask(up, TXX9_SIDICR, TXX9_SIDICR_TIE);
  235. }
  236. static void serial_txx9_start_tx(struct uart_port *port)
  237. {
  238. struct uart_txx9_port *up = (struct uart_txx9_port *)port;
  239. sio_set(up, TXX9_SIDICR, TXX9_SIDICR_TIE);
  240. }
  241. static void serial_txx9_stop_rx(struct uart_port *port)
  242. {
  243. struct uart_txx9_port *up = (struct uart_txx9_port *)port;
  244. up->port.read_status_mask &= ~TXX9_SIDISR_RDIS;
  245. }
  246. static void serial_txx9_enable_ms(struct uart_port *port)
  247. {
  248. /* TXX9-SIO can not control DTR... */
  249. }
  250. static inline void
  251. receive_chars(struct uart_txx9_port *up, unsigned int *status)
  252. {
  253. struct tty_struct *tty = up->port.info->tty;
  254. unsigned char ch;
  255. unsigned int disr = *status;
  256. int max_count = 256;
  257. char flag;
  258. unsigned int next_ignore_status_mask;
  259. do {
  260. ch = sio_in(up, TXX9_SIRFIFO);
  261. flag = TTY_NORMAL;
  262. up->port.icount.rx++;
  263. /* mask out RFDN_MASK bit added by previous overrun */
  264. next_ignore_status_mask =
  265. up->port.ignore_status_mask & ~TXX9_SIDISR_RFDN_MASK;
  266. if (unlikely(disr & (TXX9_SIDISR_UBRK | TXX9_SIDISR_UPER |
  267. TXX9_SIDISR_UFER | TXX9_SIDISR_UOER))) {
  268. /*
  269. * For statistics only
  270. */
  271. if (disr & TXX9_SIDISR_UBRK) {
  272. disr &= ~(TXX9_SIDISR_UFER | TXX9_SIDISR_UPER);
  273. up->port.icount.brk++;
  274. /*
  275. * We do the SysRQ and SAK checking
  276. * here because otherwise the break
  277. * may get masked by ignore_status_mask
  278. * or read_status_mask.
  279. */
  280. if (uart_handle_break(&up->port))
  281. goto ignore_char;
  282. } else if (disr & TXX9_SIDISR_UPER)
  283. up->port.icount.parity++;
  284. else if (disr & TXX9_SIDISR_UFER)
  285. up->port.icount.frame++;
  286. if (disr & TXX9_SIDISR_UOER) {
  287. up->port.icount.overrun++;
  288. /*
  289. * The receiver read buffer still hold
  290. * a char which caused overrun.
  291. * Ignore next char by adding RFDN_MASK
  292. * to ignore_status_mask temporarily.
  293. */
  294. next_ignore_status_mask |=
  295. TXX9_SIDISR_RFDN_MASK;
  296. }
  297. /*
  298. * Mask off conditions which should be ingored.
  299. */
  300. disr &= up->port.read_status_mask;
  301. if (disr & TXX9_SIDISR_UBRK) {
  302. flag = TTY_BREAK;
  303. } else if (disr & TXX9_SIDISR_UPER)
  304. flag = TTY_PARITY;
  305. else if (disr & TXX9_SIDISR_UFER)
  306. flag = TTY_FRAME;
  307. }
  308. if (uart_handle_sysrq_char(&up->port, ch))
  309. goto ignore_char;
  310. uart_insert_char(&up->port, disr, TXX9_SIDISR_UOER, ch, flag);
  311. ignore_char:
  312. up->port.ignore_status_mask = next_ignore_status_mask;
  313. disr = sio_in(up, TXX9_SIDISR);
  314. } while (!(disr & TXX9_SIDISR_UVALID) && (max_count-- > 0));
  315. spin_unlock(&up->port.lock);
  316. tty_flip_buffer_push(tty);
  317. spin_lock(&up->port.lock);
  318. *status = disr;
  319. }
  320. static inline void transmit_chars(struct uart_txx9_port *up)
  321. {
  322. struct circ_buf *xmit = &up->port.info->xmit;
  323. int count;
  324. if (up->port.x_char) {
  325. sio_out(up, TXX9_SITFIFO, up->port.x_char);
  326. up->port.icount.tx++;
  327. up->port.x_char = 0;
  328. return;
  329. }
  330. if (uart_circ_empty(xmit) || uart_tx_stopped(&up->port)) {
  331. serial_txx9_stop_tx(&up->port);
  332. return;
  333. }
  334. count = TXX9_SIO_TX_FIFO;
  335. do {
  336. sio_out(up, TXX9_SITFIFO, xmit->buf[xmit->tail]);
  337. xmit->tail = (xmit->tail + 1) & (UART_XMIT_SIZE - 1);
  338. up->port.icount.tx++;
  339. if (uart_circ_empty(xmit))
  340. break;
  341. } while (--count > 0);
  342. if (uart_circ_chars_pending(xmit) < WAKEUP_CHARS)
  343. uart_write_wakeup(&up->port);
  344. if (uart_circ_empty(xmit))
  345. serial_txx9_stop_tx(&up->port);
  346. }
  347. static irqreturn_t serial_txx9_interrupt(int irq, void *dev_id)
  348. {
  349. int pass_counter = 0;
  350. struct uart_txx9_port *up = dev_id;
  351. unsigned int status;
  352. while (1) {
  353. spin_lock(&up->port.lock);
  354. status = sio_in(up, TXX9_SIDISR);
  355. if (!(sio_in(up, TXX9_SIDICR) & TXX9_SIDICR_TIE))
  356. status &= ~TXX9_SIDISR_TDIS;
  357. if (!(status & (TXX9_SIDISR_TDIS | TXX9_SIDISR_RDIS |
  358. TXX9_SIDISR_TOUT))) {
  359. spin_unlock(&up->port.lock);
  360. break;
  361. }
  362. if (status & TXX9_SIDISR_RDIS)
  363. receive_chars(up, &status);
  364. if (status & TXX9_SIDISR_TDIS)
  365. transmit_chars(up);
  366. /* Clear TX/RX Int. Status */
  367. sio_mask(up, TXX9_SIDISR,
  368. TXX9_SIDISR_TDIS | TXX9_SIDISR_RDIS |
  369. TXX9_SIDISR_TOUT);
  370. spin_unlock(&up->port.lock);
  371. if (pass_counter++ > PASS_LIMIT)
  372. break;
  373. }
  374. return pass_counter ? IRQ_HANDLED : IRQ_NONE;
  375. }
  376. static unsigned int serial_txx9_tx_empty(struct uart_port *port)
  377. {
  378. struct uart_txx9_port *up = (struct uart_txx9_port *)port;
  379. unsigned long flags;
  380. unsigned int ret;
  381. spin_lock_irqsave(&up->port.lock, flags);
  382. ret = (sio_in(up, TXX9_SICISR) & TXX9_SICISR_TXALS) ? TIOCSER_TEMT : 0;
  383. spin_unlock_irqrestore(&up->port.lock, flags);
  384. return ret;
  385. }
  386. static unsigned int serial_txx9_get_mctrl(struct uart_port *port)
  387. {
  388. struct uart_txx9_port *up = (struct uart_txx9_port *)port;
  389. unsigned int ret;
  390. ret = ((sio_in(up, TXX9_SIFLCR) & TXX9_SIFLCR_RTSSC) ? 0 : TIOCM_RTS)
  391. | ((sio_in(up, TXX9_SICISR) & TXX9_SICISR_CTSS) ? 0 : TIOCM_CTS);
  392. return ret;
  393. }
  394. static void serial_txx9_set_mctrl(struct uart_port *port, unsigned int mctrl)
  395. {
  396. struct uart_txx9_port *up = (struct uart_txx9_port *)port;
  397. if (mctrl & TIOCM_RTS)
  398. sio_mask(up, TXX9_SIFLCR, TXX9_SIFLCR_RTSSC);
  399. else
  400. sio_set(up, TXX9_SIFLCR, TXX9_SIFLCR_RTSSC);
  401. }
  402. static void serial_txx9_break_ctl(struct uart_port *port, int break_state)
  403. {
  404. struct uart_txx9_port *up = (struct uart_txx9_port *)port;
  405. unsigned long flags;
  406. spin_lock_irqsave(&up->port.lock, flags);
  407. if (break_state == -1)
  408. sio_set(up, TXX9_SIFLCR, TXX9_SIFLCR_TBRK);
  409. else
  410. sio_mask(up, TXX9_SIFLCR, TXX9_SIFLCR_TBRK);
  411. spin_unlock_irqrestore(&up->port.lock, flags);
  412. }
  413. static int serial_txx9_startup(struct uart_port *port)
  414. {
  415. struct uart_txx9_port *up = (struct uart_txx9_port *)port;
  416. unsigned long flags;
  417. int retval;
  418. /*
  419. * Clear the FIFO buffers and disable them.
  420. * (they will be reenabled in set_termios())
  421. */
  422. sio_set(up, TXX9_SIFCR,
  423. TXX9_SIFCR_TFRST | TXX9_SIFCR_RFRST | TXX9_SIFCR_FRSTE);
  424. /* clear reset */
  425. sio_mask(up, TXX9_SIFCR,
  426. TXX9_SIFCR_TFRST | TXX9_SIFCR_RFRST | TXX9_SIFCR_FRSTE);
  427. sio_out(up, TXX9_SIDICR, 0);
  428. /*
  429. * Clear the interrupt registers.
  430. */
  431. sio_out(up, TXX9_SIDISR, 0);
  432. retval = request_irq(up->port.irq, serial_txx9_interrupt,
  433. IRQF_SHARED, "serial_txx9", up);
  434. if (retval)
  435. return retval;
  436. /*
  437. * Now, initialize the UART
  438. */
  439. spin_lock_irqsave(&up->port.lock, flags);
  440. serial_txx9_set_mctrl(&up->port, up->port.mctrl);
  441. spin_unlock_irqrestore(&up->port.lock, flags);
  442. /* Enable RX/TX */
  443. sio_mask(up, TXX9_SIFLCR, TXX9_SIFLCR_RSDE | TXX9_SIFLCR_TSDE);
  444. /*
  445. * Finally, enable interrupts.
  446. */
  447. sio_set(up, TXX9_SIDICR, TXX9_SIDICR_RIE);
  448. return 0;
  449. }
  450. static void serial_txx9_shutdown(struct uart_port *port)
  451. {
  452. struct uart_txx9_port *up = (struct uart_txx9_port *)port;
  453. unsigned long flags;
  454. /*
  455. * Disable interrupts from this port
  456. */
  457. sio_out(up, TXX9_SIDICR, 0); /* disable all intrs */
  458. spin_lock_irqsave(&up->port.lock, flags);
  459. serial_txx9_set_mctrl(&up->port, up->port.mctrl);
  460. spin_unlock_irqrestore(&up->port.lock, flags);
  461. /*
  462. * Disable break condition
  463. */
  464. sio_mask(up, TXX9_SIFLCR, TXX9_SIFLCR_TBRK);
  465. #ifdef CONFIG_SERIAL_TXX9_CONSOLE
  466. if (up->port.cons && up->port.line == up->port.cons->index) {
  467. free_irq(up->port.irq, up);
  468. return;
  469. }
  470. #endif
  471. /* reset FIFOs */
  472. sio_set(up, TXX9_SIFCR,
  473. TXX9_SIFCR_TFRST | TXX9_SIFCR_RFRST | TXX9_SIFCR_FRSTE);
  474. /* clear reset */
  475. sio_mask(up, TXX9_SIFCR,
  476. TXX9_SIFCR_TFRST | TXX9_SIFCR_RFRST | TXX9_SIFCR_FRSTE);
  477. /* Disable RX/TX */
  478. sio_set(up, TXX9_SIFLCR, TXX9_SIFLCR_RSDE | TXX9_SIFLCR_TSDE);
  479. free_irq(up->port.irq, up);
  480. }
  481. static void
  482. serial_txx9_set_termios(struct uart_port *port, struct ktermios *termios,
  483. struct ktermios *old)
  484. {
  485. struct uart_txx9_port *up = (struct uart_txx9_port *)port;
  486. unsigned int cval, fcr = 0;
  487. unsigned long flags;
  488. unsigned int baud, quot;
  489. cval = sio_in(up, TXX9_SILCR);
  490. /* byte size and parity */
  491. cval &= ~TXX9_SILCR_UMODE_MASK;
  492. switch (termios->c_cflag & CSIZE) {
  493. case CS7:
  494. cval |= TXX9_SILCR_UMODE_7BIT;
  495. break;
  496. default:
  497. case CS5: /* not supported */
  498. case CS6: /* not supported */
  499. case CS8:
  500. cval |= TXX9_SILCR_UMODE_8BIT;
  501. break;
  502. }
  503. cval &= ~TXX9_SILCR_USBL_MASK;
  504. if (termios->c_cflag & CSTOPB)
  505. cval |= TXX9_SILCR_USBL_2BIT;
  506. else
  507. cval |= TXX9_SILCR_USBL_1BIT;
  508. cval &= ~(TXX9_SILCR_UPEN | TXX9_SILCR_UEPS);
  509. if (termios->c_cflag & PARENB)
  510. cval |= TXX9_SILCR_UPEN;
  511. if (!(termios->c_cflag & PARODD))
  512. cval |= TXX9_SILCR_UEPS;
  513. /*
  514. * Ask the core to calculate the divisor for us.
  515. */
  516. baud = uart_get_baud_rate(port, termios, old, 0, port->uartclk/16/2);
  517. quot = uart_get_divisor(port, baud);
  518. /* Set up FIFOs */
  519. /* TX Int by FIFO Empty, RX Int by Receiving 1 char. */
  520. fcr = TXX9_SIFCR_TDIL_MAX | TXX9_SIFCR_RDIL_1;
  521. /*
  522. * Ok, we're now changing the port state. Do it with
  523. * interrupts disabled.
  524. */
  525. spin_lock_irqsave(&up->port.lock, flags);
  526. /*
  527. * Update the per-port timeout.
  528. */
  529. uart_update_timeout(port, termios->c_cflag, baud);
  530. up->port.read_status_mask = TXX9_SIDISR_UOER |
  531. TXX9_SIDISR_TDIS | TXX9_SIDISR_RDIS;
  532. if (termios->c_iflag & INPCK)
  533. up->port.read_status_mask |= TXX9_SIDISR_UFER | TXX9_SIDISR_UPER;
  534. if (termios->c_iflag & (BRKINT | PARMRK))
  535. up->port.read_status_mask |= TXX9_SIDISR_UBRK;
  536. /*
  537. * Characteres to ignore
  538. */
  539. up->port.ignore_status_mask = 0;
  540. if (termios->c_iflag & IGNPAR)
  541. up->port.ignore_status_mask |= TXX9_SIDISR_UPER | TXX9_SIDISR_UFER;
  542. if (termios->c_iflag & IGNBRK) {
  543. up->port.ignore_status_mask |= TXX9_SIDISR_UBRK;
  544. /*
  545. * If we're ignoring parity and break indicators,
  546. * ignore overruns too (for real raw support).
  547. */
  548. if (termios->c_iflag & IGNPAR)
  549. up->port.ignore_status_mask |= TXX9_SIDISR_UOER;
  550. }
  551. /*
  552. * ignore all characters if CREAD is not set
  553. */
  554. if ((termios->c_cflag & CREAD) == 0)
  555. up->port.ignore_status_mask |= TXX9_SIDISR_RDIS;
  556. /* CTS flow control flag */
  557. if ((termios->c_cflag & CRTSCTS) &&
  558. (up->port.flags & UPF_TXX9_HAVE_CTS_LINE)) {
  559. sio_set(up, TXX9_SIFLCR,
  560. TXX9_SIFLCR_RCS | TXX9_SIFLCR_TES);
  561. } else {
  562. sio_mask(up, TXX9_SIFLCR,
  563. TXX9_SIFLCR_RCS | TXX9_SIFLCR_TES);
  564. }
  565. sio_out(up, TXX9_SILCR, cval);
  566. sio_quot_set(up, quot);
  567. sio_out(up, TXX9_SIFCR, fcr);
  568. serial_txx9_set_mctrl(&up->port, up->port.mctrl);
  569. spin_unlock_irqrestore(&up->port.lock, flags);
  570. }
  571. static void
  572. serial_txx9_pm(struct uart_port *port, unsigned int state,
  573. unsigned int oldstate)
  574. {
  575. struct uart_txx9_port *up = (struct uart_txx9_port *)port;
  576. if (up->pm)
  577. up->pm(port, state, oldstate);
  578. }
  579. static int serial_txx9_request_resource(struct uart_txx9_port *up)
  580. {
  581. unsigned int size = TXX9_REGION_SIZE;
  582. int ret = 0;
  583. switch (up->port.iotype) {
  584. default:
  585. if (!up->port.mapbase)
  586. break;
  587. if (!request_mem_region(up->port.mapbase, size, "serial_txx9")) {
  588. ret = -EBUSY;
  589. break;
  590. }
  591. if (up->port.flags & UPF_IOREMAP) {
  592. up->port.membase = ioremap(up->port.mapbase, size);
  593. if (!up->port.membase) {
  594. release_mem_region(up->port.mapbase, size);
  595. ret = -ENOMEM;
  596. }
  597. }
  598. break;
  599. case UPIO_PORT:
  600. if (!request_region(up->port.iobase, size, "serial_txx9"))
  601. ret = -EBUSY;
  602. break;
  603. }
  604. return ret;
  605. }
  606. static void serial_txx9_release_resource(struct uart_txx9_port *up)
  607. {
  608. unsigned int size = TXX9_REGION_SIZE;
  609. switch (up->port.iotype) {
  610. default:
  611. if (!up->port.mapbase)
  612. break;
  613. if (up->port.flags & UPF_IOREMAP) {
  614. iounmap(up->port.membase);
  615. up->port.membase = NULL;
  616. }
  617. release_mem_region(up->port.mapbase, size);
  618. break;
  619. case UPIO_PORT:
  620. release_region(up->port.iobase, size);
  621. break;
  622. }
  623. }
  624. static void serial_txx9_release_port(struct uart_port *port)
  625. {
  626. struct uart_txx9_port *up = (struct uart_txx9_port *)port;
  627. serial_txx9_release_resource(up);
  628. }
  629. static int serial_txx9_request_port(struct uart_port *port)
  630. {
  631. struct uart_txx9_port *up = (struct uart_txx9_port *)port;
  632. return serial_txx9_request_resource(up);
  633. }
  634. static void serial_txx9_config_port(struct uart_port *port, int uflags)
  635. {
  636. struct uart_txx9_port *up = (struct uart_txx9_port *)port;
  637. unsigned long flags;
  638. int ret;
  639. /*
  640. * Find the region that we can probe for. This in turn
  641. * tells us whether we can probe for the type of port.
  642. */
  643. ret = serial_txx9_request_resource(up);
  644. if (ret < 0)
  645. return;
  646. port->type = PORT_TXX9;
  647. up->port.fifosize = TXX9_SIO_TX_FIFO;
  648. #ifdef CONFIG_SERIAL_TXX9_CONSOLE
  649. if (up->port.line == up->port.cons->index)
  650. return;
  651. #endif
  652. spin_lock_irqsave(&up->port.lock, flags);
  653. /*
  654. * Reset the UART.
  655. */
  656. sio_out(up, TXX9_SIFCR, TXX9_SIFCR_SWRST);
  657. #ifdef CONFIG_CPU_TX49XX
  658. /* TX4925 BUG WORKAROUND. Accessing SIOC register
  659. * immediately after soft reset causes bus error. */
  660. iob();
  661. udelay(1);
  662. #endif
  663. while (sio_in(up, TXX9_SIFCR) & TXX9_SIFCR_SWRST)
  664. ;
  665. /* TX Int by FIFO Empty, RX Int by Receiving 1 char. */
  666. sio_set(up, TXX9_SIFCR,
  667. TXX9_SIFCR_TDIL_MAX | TXX9_SIFCR_RDIL_1);
  668. /* initial settings */
  669. sio_out(up, TXX9_SILCR,
  670. TXX9_SILCR_UMODE_8BIT | TXX9_SILCR_USBL_1BIT |
  671. ((up->port.flags & UPF_TXX9_USE_SCLK) ?
  672. TXX9_SILCR_SCS_SCLK_BG : TXX9_SILCR_SCS_IMCLK_BG));
  673. sio_quot_set(up, uart_get_divisor(port, 9600));
  674. sio_out(up, TXX9_SIFLCR, TXX9_SIFLCR_RTSTL_MAX /* 15 */);
  675. spin_unlock_irqrestore(&up->port.lock, flags);
  676. }
  677. static int
  678. serial_txx9_verify_port(struct uart_port *port, struct serial_struct *ser)
  679. {
  680. unsigned long new_port = ser->port;
  681. if (HIGH_BITS_OFFSET)
  682. new_port += (unsigned long)ser->port_high << HIGH_BITS_OFFSET;
  683. if (ser->type != port->type ||
  684. ser->irq != port->irq ||
  685. ser->io_type != port->iotype ||
  686. new_port != port->iobase ||
  687. (unsigned long)ser->iomem_base != port->mapbase)
  688. return -EINVAL;
  689. return 0;
  690. }
  691. static const char *
  692. serial_txx9_type(struct uart_port *port)
  693. {
  694. return "txx9";
  695. }
  696. static struct uart_ops serial_txx9_pops = {
  697. .tx_empty = serial_txx9_tx_empty,
  698. .set_mctrl = serial_txx9_set_mctrl,
  699. .get_mctrl = serial_txx9_get_mctrl,
  700. .stop_tx = serial_txx9_stop_tx,
  701. .start_tx = serial_txx9_start_tx,
  702. .stop_rx = serial_txx9_stop_rx,
  703. .enable_ms = serial_txx9_enable_ms,
  704. .break_ctl = serial_txx9_break_ctl,
  705. .startup = serial_txx9_startup,
  706. .shutdown = serial_txx9_shutdown,
  707. .set_termios = serial_txx9_set_termios,
  708. .pm = serial_txx9_pm,
  709. .type = serial_txx9_type,
  710. .release_port = serial_txx9_release_port,
  711. .request_port = serial_txx9_request_port,
  712. .config_port = serial_txx9_config_port,
  713. .verify_port = serial_txx9_verify_port,
  714. };
  715. static struct uart_txx9_port serial_txx9_ports[UART_NR];
  716. static void __init serial_txx9_register_ports(struct uart_driver *drv)
  717. {
  718. int i;
  719. for (i = 0; i < UART_NR; i++) {
  720. struct uart_txx9_port *up = &serial_txx9_ports[i];
  721. up->port.line = i;
  722. up->port.ops = &serial_txx9_pops;
  723. if (up->port.iobase || up->port.mapbase)
  724. uart_add_one_port(drv, &up->port);
  725. }
  726. }
  727. #ifdef CONFIG_SERIAL_TXX9_CONSOLE
  728. /*
  729. * Wait for transmitter & holding register to empty
  730. */
  731. static inline void wait_for_xmitr(struct uart_txx9_port *up)
  732. {
  733. unsigned int tmout = 10000;
  734. /* Wait up to 10ms for the character(s) to be sent. */
  735. while (--tmout &&
  736. !(sio_in(up, TXX9_SICISR) & TXX9_SICISR_TXALS))
  737. udelay(1);
  738. /* Wait up to 1s for flow control if necessary */
  739. if (up->port.flags & UPF_CONS_FLOW) {
  740. tmout = 1000000;
  741. while (--tmout &&
  742. (sio_in(up, TXX9_SICISR) & TXX9_SICISR_CTSS))
  743. udelay(1);
  744. }
  745. }
  746. static void serial_txx9_console_putchar(struct uart_port *port, int ch)
  747. {
  748. struct uart_txx9_port *up = (struct uart_txx9_port *)port;
  749. wait_for_xmitr(up);
  750. sio_out(up, TXX9_SITFIFO, ch);
  751. }
  752. /*
  753. * Print a string to the serial port trying not to disturb
  754. * any possible real use of the port...
  755. *
  756. * The console_lock must be held when we get here.
  757. */
  758. static void
  759. serial_txx9_console_write(struct console *co, const char *s, unsigned int count)
  760. {
  761. struct uart_txx9_port *up = &serial_txx9_ports[co->index];
  762. unsigned int ier, flcr;
  763. /*
  764. * First save the UER then disable the interrupts
  765. */
  766. ier = sio_in(up, TXX9_SIDICR);
  767. sio_out(up, TXX9_SIDICR, 0);
  768. /*
  769. * Disable flow-control if enabled (and unnecessary)
  770. */
  771. flcr = sio_in(up, TXX9_SIFLCR);
  772. if (!(up->port.flags & UPF_CONS_FLOW) && (flcr & TXX9_SIFLCR_TES))
  773. sio_out(up, TXX9_SIFLCR, flcr & ~TXX9_SIFLCR_TES);
  774. uart_console_write(&up->port, s, count, serial_txx9_console_putchar);
  775. /*
  776. * Finally, wait for transmitter to become empty
  777. * and restore the IER
  778. */
  779. wait_for_xmitr(up);
  780. sio_out(up, TXX9_SIFLCR, flcr);
  781. sio_out(up, TXX9_SIDICR, ier);
  782. }
  783. static int serial_txx9_console_setup(struct console *co, char *options)
  784. {
  785. struct uart_port *port;
  786. struct uart_txx9_port *up;
  787. int baud = 9600;
  788. int bits = 8;
  789. int parity = 'n';
  790. int flow = 'n';
  791. /*
  792. * Check whether an invalid uart number has been specified, and
  793. * if so, search for the first available port that does have
  794. * console support.
  795. */
  796. if (co->index >= UART_NR)
  797. co->index = 0;
  798. up = &serial_txx9_ports[co->index];
  799. port = &up->port;
  800. if (!port->ops)
  801. return -ENODEV;
  802. /*
  803. * Disable UART interrupts, set DTR and RTS high
  804. * and set speed.
  805. */
  806. sio_out(up, TXX9_SIDICR, 0);
  807. /* initial settings */
  808. sio_out(up, TXX9_SILCR,
  809. TXX9_SILCR_UMODE_8BIT | TXX9_SILCR_USBL_1BIT |
  810. ((port->flags & UPF_TXX9_USE_SCLK) ?
  811. TXX9_SILCR_SCS_SCLK_BG : TXX9_SILCR_SCS_IMCLK_BG));
  812. sio_out(up, TXX9_SIFLCR, TXX9_SIFLCR_RTSTL_MAX /* 15 */);
  813. if (options)
  814. uart_parse_options(options, &baud, &parity, &bits, &flow);
  815. return uart_set_options(port, co, baud, parity, bits, flow);
  816. }
  817. static struct uart_driver serial_txx9_reg;
  818. static struct console serial_txx9_console = {
  819. .name = TXX9_TTY_NAME,
  820. .write = serial_txx9_console_write,
  821. .device = uart_console_device,
  822. .setup = serial_txx9_console_setup,
  823. .flags = CON_PRINTBUFFER,
  824. .index = -1,
  825. .data = &serial_txx9_reg,
  826. };
  827. static int __init serial_txx9_console_init(void)
  828. {
  829. register_console(&serial_txx9_console);
  830. return 0;
  831. }
  832. console_initcall(serial_txx9_console_init);
  833. #define SERIAL_TXX9_CONSOLE &serial_txx9_console
  834. #else
  835. #define SERIAL_TXX9_CONSOLE NULL
  836. #endif
  837. static struct uart_driver serial_txx9_reg = {
  838. .owner = THIS_MODULE,
  839. .driver_name = "serial_txx9",
  840. .dev_name = TXX9_TTY_NAME,
  841. .major = TXX9_TTY_MAJOR,
  842. .minor = TXX9_TTY_MINOR_START,
  843. .nr = UART_NR,
  844. .cons = SERIAL_TXX9_CONSOLE,
  845. };
  846. int __init early_serial_txx9_setup(struct uart_port *port)
  847. {
  848. if (port->line >= ARRAY_SIZE(serial_txx9_ports))
  849. return -ENODEV;
  850. serial_txx9_ports[port->line].port = *port;
  851. serial_txx9_ports[port->line].port.ops = &serial_txx9_pops;
  852. serial_txx9_ports[port->line].port.flags |= UPF_BOOT_AUTOCONF;
  853. return 0;
  854. }
  855. #ifdef ENABLE_SERIAL_TXX9_PCI
  856. #ifdef CONFIG_PM
  857. /**
  858. * serial_txx9_suspend_port - suspend one serial port
  859. * @line: serial line number
  860. *
  861. * Suspend one serial port.
  862. */
  863. static void serial_txx9_suspend_port(int line)
  864. {
  865. uart_suspend_port(&serial_txx9_reg, &serial_txx9_ports[line].port);
  866. }
  867. /**
  868. * serial_txx9_resume_port - resume one serial port
  869. * @line: serial line number
  870. *
  871. * Resume one serial port.
  872. */
  873. static void serial_txx9_resume_port(int line)
  874. {
  875. uart_resume_port(&serial_txx9_reg, &serial_txx9_ports[line].port);
  876. }
  877. #endif
  878. static DEFINE_MUTEX(serial_txx9_mutex);
  879. /**
  880. * serial_txx9_register_port - register a serial port
  881. * @port: serial port template
  882. *
  883. * Configure the serial port specified by the request.
  884. *
  885. * The port is then probed and if necessary the IRQ is autodetected
  886. * If this fails an error is returned.
  887. *
  888. * On success the port is ready to use and the line number is returned.
  889. */
  890. static int __devinit serial_txx9_register_port(struct uart_port *port)
  891. {
  892. int i;
  893. struct uart_txx9_port *uart;
  894. int ret = -ENOSPC;
  895. mutex_lock(&serial_txx9_mutex);
  896. for (i = 0; i < UART_NR; i++) {
  897. uart = &serial_txx9_ports[i];
  898. if (!(uart->port.iobase || uart->port.mapbase))
  899. break;
  900. }
  901. if (i < UART_NR) {
  902. uart->port.iobase = port->iobase;
  903. uart->port.membase = port->membase;
  904. uart->port.irq = port->irq;
  905. uart->port.uartclk = port->uartclk;
  906. uart->port.iotype = port->iotype;
  907. uart->port.flags = port->flags | UPF_BOOT_AUTOCONF;
  908. uart->port.mapbase = port->mapbase;
  909. if (port->dev)
  910. uart->port.dev = port->dev;
  911. ret = uart_add_one_port(&serial_txx9_reg, &uart->port);
  912. if (ret == 0)
  913. ret = uart->port.line;
  914. }
  915. mutex_unlock(&serial_txx9_mutex);
  916. return ret;
  917. }
  918. /**
  919. * serial_txx9_unregister_port - remove a txx9 serial port at runtime
  920. * @line: serial line number
  921. *
  922. * Remove one serial port. This may not be called from interrupt
  923. * context. We hand the port back to the our control.
  924. */
  925. static void __devexit serial_txx9_unregister_port(int line)
  926. {
  927. struct uart_txx9_port *uart = &serial_txx9_ports[line];
  928. mutex_lock(&serial_txx9_mutex);
  929. uart_remove_one_port(&serial_txx9_reg, &uart->port);
  930. uart->port.flags = 0;
  931. uart->port.type = PORT_UNKNOWN;
  932. uart->port.iobase = 0;
  933. uart->port.mapbase = 0;
  934. uart->port.membase = NULL;
  935. uart->port.dev = NULL;
  936. mutex_unlock(&serial_txx9_mutex);
  937. }
  938. /*
  939. * Probe one serial board. Unfortunately, there is no rhyme nor reason
  940. * to the arrangement of serial ports on a PCI card.
  941. */
  942. static int __devinit
  943. pciserial_txx9_init_one(struct pci_dev *dev, const struct pci_device_id *ent)
  944. {
  945. struct uart_port port;
  946. int line;
  947. int rc;
  948. rc = pci_enable_device(dev);
  949. if (rc)
  950. return rc;
  951. memset(&port, 0, sizeof(port));
  952. port.ops = &serial_txx9_pops;
  953. port.flags |= UPF_TXX9_HAVE_CTS_LINE;
  954. port.uartclk = 66670000;
  955. port.irq = dev->irq;
  956. port.iotype = UPIO_PORT;
  957. port.iobase = pci_resource_start(dev, 1);
  958. port.dev = &dev->dev;
  959. line = serial_txx9_register_port(&port);
  960. if (line < 0) {
  961. printk(KERN_WARNING "Couldn't register serial port %s: %d\n", pci_name(dev), line);
  962. }
  963. pci_set_drvdata(dev, (void *)(long)line);
  964. return 0;
  965. }
  966. static void __devexit pciserial_txx9_remove_one(struct pci_dev *dev)
  967. {
  968. int line = (int)(long)pci_get_drvdata(dev);
  969. pci_set_drvdata(dev, NULL);
  970. if (line) {
  971. serial_txx9_unregister_port(line);
  972. pci_disable_device(dev);
  973. }
  974. }
  975. #ifdef CONFIG_PM
  976. static int pciserial_txx9_suspend_one(struct pci_dev *dev, pm_message_t state)
  977. {
  978. int line = (int)(long)pci_get_drvdata(dev);
  979. if (line)
  980. serial_txx9_suspend_port(line);
  981. pci_save_state(dev);
  982. pci_set_power_state(dev, pci_choose_state(dev, state));
  983. return 0;
  984. }
  985. static int pciserial_txx9_resume_one(struct pci_dev *dev)
  986. {
  987. int line = (int)(long)pci_get_drvdata(dev);
  988. pci_set_power_state(dev, PCI_D0);
  989. pci_restore_state(dev);
  990. if (line) {
  991. pci_enable_device(dev);
  992. serial_txx9_resume_port(line);
  993. }
  994. return 0;
  995. }
  996. #endif
  997. static const struct pci_device_id serial_txx9_pci_tbl[] = {
  998. { PCI_DEVICE(PCI_VENDOR_ID_TOSHIBA_2, PCI_DEVICE_ID_TOSHIBA_TC86C001_MISC) },
  999. { 0, }
  1000. };
  1001. static struct pci_driver serial_txx9_pci_driver = {
  1002. .name = "serial_txx9",
  1003. .probe = pciserial_txx9_init_one,
  1004. .remove = __devexit_p(pciserial_txx9_remove_one),
  1005. #ifdef CONFIG_PM
  1006. .suspend = pciserial_txx9_suspend_one,
  1007. .resume = pciserial_txx9_resume_one,
  1008. #endif
  1009. .id_table = serial_txx9_pci_tbl,
  1010. };
  1011. MODULE_DEVICE_TABLE(pci, serial_txx9_pci_tbl);
  1012. #endif /* ENABLE_SERIAL_TXX9_PCI */
  1013. static int __init serial_txx9_init(void)
  1014. {
  1015. int ret;
  1016. printk(KERN_INFO "%s version %s\n", serial_name, serial_version);
  1017. ret = uart_register_driver(&serial_txx9_reg);
  1018. if (ret >= 0) {
  1019. serial_txx9_register_ports(&serial_txx9_reg);
  1020. #ifdef ENABLE_SERIAL_TXX9_PCI
  1021. ret = pci_register_driver(&serial_txx9_pci_driver);
  1022. #endif
  1023. }
  1024. return ret;
  1025. }
  1026. static void __exit serial_txx9_exit(void)
  1027. {
  1028. int i;
  1029. #ifdef ENABLE_SERIAL_TXX9_PCI
  1030. pci_unregister_driver(&serial_txx9_pci_driver);
  1031. #endif
  1032. for (i = 0; i < UART_NR; i++) {
  1033. struct uart_txx9_port *up = &serial_txx9_ports[i];
  1034. if (up->port.iobase || up->port.mapbase)
  1035. uart_remove_one_port(&serial_txx9_reg, &up->port);
  1036. }
  1037. uart_unregister_driver(&serial_txx9_reg);
  1038. }
  1039. module_init(serial_txx9_init);
  1040. module_exit(serial_txx9_exit);
  1041. MODULE_LICENSE("GPL");
  1042. MODULE_DESCRIPTION("TX39/49 serial driver");
  1043. MODULE_ALIAS_CHARDEV_MAJOR(TXX9_TTY_MAJOR);