xgmac.c 13 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409
  1. /*
  2. * Copyright (c) 2005-2007 Chelsio, Inc. All rights reserved.
  3. *
  4. * This software is available to you under a choice of one of two
  5. * licenses. You may choose to be licensed under the terms of the GNU
  6. * General Public License (GPL) Version 2, available from the file
  7. * COPYING in the main directory of this source tree, or the
  8. * OpenIB.org BSD license below:
  9. *
  10. * Redistribution and use in source and binary forms, with or
  11. * without modification, are permitted provided that the following
  12. * conditions are met:
  13. *
  14. * - Redistributions of source code must retain the above
  15. * copyright notice, this list of conditions and the following
  16. * disclaimer.
  17. *
  18. * - Redistributions in binary form must reproduce the above
  19. * copyright notice, this list of conditions and the following
  20. * disclaimer in the documentation and/or other materials
  21. * provided with the distribution.
  22. *
  23. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND,
  24. * EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
  25. * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND
  26. * NONINFRINGEMENT. IN NO EVENT SHALL THE AUTHORS OR COPYRIGHT HOLDERS
  27. * BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN
  28. * ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN
  29. * CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN THE
  30. * SOFTWARE.
  31. */
  32. #include "common.h"
  33. #include "regs.h"
  34. /*
  35. * # of exact address filters. The first one is used for the station address,
  36. * the rest are available for multicast addresses.
  37. */
  38. #define EXACT_ADDR_FILTERS 8
  39. static inline int macidx(const struct cmac *mac)
  40. {
  41. return mac->offset / (XGMAC0_1_BASE_ADDR - XGMAC0_0_BASE_ADDR);
  42. }
  43. static void xaui_serdes_reset(struct cmac *mac)
  44. {
  45. static const unsigned int clear[] = {
  46. F_PWRDN0 | F_PWRDN1, F_RESETPLL01, F_RESET0 | F_RESET1,
  47. F_PWRDN2 | F_PWRDN3, F_RESETPLL23, F_RESET2 | F_RESET3
  48. };
  49. int i;
  50. struct adapter *adap = mac->adapter;
  51. u32 ctrl = A_XGM_SERDES_CTRL0 + mac->offset;
  52. t3_write_reg(adap, ctrl, adap->params.vpd.xauicfg[macidx(mac)] |
  53. F_RESET3 | F_RESET2 | F_RESET1 | F_RESET0 |
  54. F_PWRDN3 | F_PWRDN2 | F_PWRDN1 | F_PWRDN0 |
  55. F_RESETPLL23 | F_RESETPLL01);
  56. t3_read_reg(adap, ctrl);
  57. udelay(15);
  58. for (i = 0; i < ARRAY_SIZE(clear); i++) {
  59. t3_set_reg_field(adap, ctrl, clear[i], 0);
  60. udelay(15);
  61. }
  62. }
  63. void t3b_pcs_reset(struct cmac *mac)
  64. {
  65. t3_set_reg_field(mac->adapter, A_XGM_RESET_CTRL + mac->offset,
  66. F_PCS_RESET_, 0);
  67. udelay(20);
  68. t3_set_reg_field(mac->adapter, A_XGM_RESET_CTRL + mac->offset, 0,
  69. F_PCS_RESET_);
  70. }
  71. int t3_mac_reset(struct cmac *mac)
  72. {
  73. static const struct addr_val_pair mac_reset_avp[] = {
  74. {A_XGM_TX_CTRL, 0},
  75. {A_XGM_RX_CTRL, 0},
  76. {A_XGM_RX_CFG, F_DISPAUSEFRAMES | F_EN1536BFRAMES |
  77. F_RMFCS | F_ENJUMBO | F_ENHASHMCAST},
  78. {A_XGM_RX_HASH_LOW, 0},
  79. {A_XGM_RX_HASH_HIGH, 0},
  80. {A_XGM_RX_EXACT_MATCH_LOW_1, 0},
  81. {A_XGM_RX_EXACT_MATCH_LOW_2, 0},
  82. {A_XGM_RX_EXACT_MATCH_LOW_3, 0},
  83. {A_XGM_RX_EXACT_MATCH_LOW_4, 0},
  84. {A_XGM_RX_EXACT_MATCH_LOW_5, 0},
  85. {A_XGM_RX_EXACT_MATCH_LOW_6, 0},
  86. {A_XGM_RX_EXACT_MATCH_LOW_7, 0},
  87. {A_XGM_RX_EXACT_MATCH_LOW_8, 0},
  88. {A_XGM_STAT_CTRL, F_CLRSTATS}
  89. };
  90. u32 val;
  91. struct adapter *adap = mac->adapter;
  92. unsigned int oft = mac->offset;
  93. t3_write_reg(adap, A_XGM_RESET_CTRL + oft, F_MAC_RESET_);
  94. t3_read_reg(adap, A_XGM_RESET_CTRL + oft); /* flush */
  95. t3_write_regs(adap, mac_reset_avp, ARRAY_SIZE(mac_reset_avp), oft);
  96. t3_set_reg_field(adap, A_XGM_RXFIFO_CFG + oft,
  97. F_RXSTRFRWRD | F_DISERRFRAMES,
  98. uses_xaui(adap) ? 0 : F_RXSTRFRWRD);
  99. if (uses_xaui(adap)) {
  100. if (adap->params.rev == 0) {
  101. t3_set_reg_field(adap, A_XGM_SERDES_CTRL + oft, 0,
  102. F_RXENABLE | F_TXENABLE);
  103. if (t3_wait_op_done(adap, A_XGM_SERDES_STATUS1 + oft,
  104. F_CMULOCK, 1, 5, 2)) {
  105. CH_ERR(adap,
  106. "MAC %d XAUI SERDES CMU lock failed\n",
  107. macidx(mac));
  108. return -1;
  109. }
  110. t3_set_reg_field(adap, A_XGM_SERDES_CTRL + oft, 0,
  111. F_SERDESRESET_);
  112. } else
  113. xaui_serdes_reset(mac);
  114. }
  115. if (adap->params.rev > 0)
  116. t3_write_reg(adap, A_XGM_PAUSE_TIMER + oft, 0xf000);
  117. val = F_MAC_RESET_;
  118. if (is_10G(adap))
  119. val |= F_PCS_RESET_;
  120. else if (uses_xaui(adap))
  121. val |= F_PCS_RESET_ | F_XG2G_RESET_;
  122. else
  123. val |= F_RGMII_RESET_ | F_XG2G_RESET_;
  124. t3_write_reg(adap, A_XGM_RESET_CTRL + oft, val);
  125. t3_read_reg(adap, A_XGM_RESET_CTRL + oft); /* flush */
  126. if ((val & F_PCS_RESET_) && adap->params.rev) {
  127. msleep(1);
  128. t3b_pcs_reset(mac);
  129. }
  130. memset(&mac->stats, 0, sizeof(mac->stats));
  131. return 0;
  132. }
  133. /*
  134. * Set the exact match register 'idx' to recognize the given Ethernet address.
  135. */
  136. static void set_addr_filter(struct cmac *mac, int idx, const u8 * addr)
  137. {
  138. u32 addr_lo, addr_hi;
  139. unsigned int oft = mac->offset + idx * 8;
  140. addr_lo = (addr[3] << 24) | (addr[2] << 16) | (addr[1] << 8) | addr[0];
  141. addr_hi = (addr[5] << 8) | addr[4];
  142. t3_write_reg(mac->adapter, A_XGM_RX_EXACT_MATCH_LOW_1 + oft, addr_lo);
  143. t3_write_reg(mac->adapter, A_XGM_RX_EXACT_MATCH_HIGH_1 + oft, addr_hi);
  144. }
  145. /* Set one of the station's unicast MAC addresses. */
  146. int t3_mac_set_address(struct cmac *mac, unsigned int idx, u8 addr[6])
  147. {
  148. if (idx >= mac->nucast)
  149. return -EINVAL;
  150. set_addr_filter(mac, idx, addr);
  151. return 0;
  152. }
  153. /*
  154. * Specify the number of exact address filters that should be reserved for
  155. * unicast addresses. Caller should reload the unicast and multicast addresses
  156. * after calling this.
  157. */
  158. int t3_mac_set_num_ucast(struct cmac *mac, int n)
  159. {
  160. if (n > EXACT_ADDR_FILTERS)
  161. return -EINVAL;
  162. mac->nucast = n;
  163. return 0;
  164. }
  165. /* Calculate the RX hash filter index of an Ethernet address */
  166. static int hash_hw_addr(const u8 * addr)
  167. {
  168. int hash = 0, octet, bit, i = 0, c;
  169. for (octet = 0; octet < 6; ++octet)
  170. for (c = addr[octet], bit = 0; bit < 8; c >>= 1, ++bit) {
  171. hash ^= (c & 1) << i;
  172. if (++i == 6)
  173. i = 0;
  174. }
  175. return hash;
  176. }
  177. int t3_mac_set_rx_mode(struct cmac *mac, struct t3_rx_mode *rm)
  178. {
  179. u32 val, hash_lo, hash_hi;
  180. struct adapter *adap = mac->adapter;
  181. unsigned int oft = mac->offset;
  182. val = t3_read_reg(adap, A_XGM_RX_CFG + oft) & ~F_COPYALLFRAMES;
  183. if (rm->dev->flags & IFF_PROMISC)
  184. val |= F_COPYALLFRAMES;
  185. t3_write_reg(adap, A_XGM_RX_CFG + oft, val);
  186. if (rm->dev->flags & IFF_ALLMULTI)
  187. hash_lo = hash_hi = 0xffffffff;
  188. else {
  189. u8 *addr;
  190. int exact_addr_idx = mac->nucast;
  191. hash_lo = hash_hi = 0;
  192. while ((addr = t3_get_next_mcaddr(rm)))
  193. if (exact_addr_idx < EXACT_ADDR_FILTERS)
  194. set_addr_filter(mac, exact_addr_idx++, addr);
  195. else {
  196. int hash = hash_hw_addr(addr);
  197. if (hash < 32)
  198. hash_lo |= (1 << hash);
  199. else
  200. hash_hi |= (1 << (hash - 32));
  201. }
  202. }
  203. t3_write_reg(adap, A_XGM_RX_HASH_LOW + oft, hash_lo);
  204. t3_write_reg(adap, A_XGM_RX_HASH_HIGH + oft, hash_hi);
  205. return 0;
  206. }
  207. int t3_mac_set_mtu(struct cmac *mac, unsigned int mtu)
  208. {
  209. int hwm, lwm;
  210. unsigned int thres, v;
  211. struct adapter *adap = mac->adapter;
  212. /*
  213. * MAX_FRAME_SIZE inludes header + FCS, mtu doesn't. The HW max
  214. * packet size register includes header, but not FCS.
  215. */
  216. mtu += 14;
  217. if (mtu > MAX_FRAME_SIZE - 4)
  218. return -EINVAL;
  219. t3_write_reg(adap, A_XGM_RX_MAX_PKT_SIZE + mac->offset, mtu);
  220. /*
  221. * Adjust the PAUSE frame watermarks. We always set the LWM, and the
  222. * HWM only if flow-control is enabled.
  223. */
  224. hwm = max(MAC_RXFIFO_SIZE - 3 * mtu, MAC_RXFIFO_SIZE / 2U);
  225. hwm = min(hwm, 3 * MAC_RXFIFO_SIZE / 4 + 1024);
  226. lwm = hwm - 1024;
  227. v = t3_read_reg(adap, A_XGM_RXFIFO_CFG + mac->offset);
  228. v &= ~V_RXFIFOPAUSELWM(M_RXFIFOPAUSELWM);
  229. v |= V_RXFIFOPAUSELWM(lwm / 8);
  230. if (G_RXFIFOPAUSEHWM(v))
  231. v = (v & ~V_RXFIFOPAUSEHWM(M_RXFIFOPAUSEHWM)) |
  232. V_RXFIFOPAUSEHWM(hwm / 8);
  233. t3_write_reg(adap, A_XGM_RXFIFO_CFG + mac->offset, v);
  234. /* Adjust the TX FIFO threshold based on the MTU */
  235. thres = (adap->params.vpd.cclk * 1000) / 15625;
  236. thres = (thres * mtu) / 1000;
  237. if (is_10G(adap))
  238. thres /= 10;
  239. thres = mtu > thres ? (mtu - thres + 7) / 8 : 0;
  240. thres = max(thres, 8U); /* need at least 8 */
  241. t3_set_reg_field(adap, A_XGM_TXFIFO_CFG + mac->offset,
  242. V_TXFIFOTHRESH(M_TXFIFOTHRESH), V_TXFIFOTHRESH(thres));
  243. return 0;
  244. }
  245. int t3_mac_set_speed_duplex_fc(struct cmac *mac, int speed, int duplex, int fc)
  246. {
  247. u32 val;
  248. struct adapter *adap = mac->adapter;
  249. unsigned int oft = mac->offset;
  250. if (duplex >= 0 && duplex != DUPLEX_FULL)
  251. return -EINVAL;
  252. if (speed >= 0) {
  253. if (speed == SPEED_10)
  254. val = V_PORTSPEED(0);
  255. else if (speed == SPEED_100)
  256. val = V_PORTSPEED(1);
  257. else if (speed == SPEED_1000)
  258. val = V_PORTSPEED(2);
  259. else if (speed == SPEED_10000)
  260. val = V_PORTSPEED(3);
  261. else
  262. return -EINVAL;
  263. t3_set_reg_field(adap, A_XGM_PORT_CFG + oft,
  264. V_PORTSPEED(M_PORTSPEED), val);
  265. }
  266. val = t3_read_reg(adap, A_XGM_RXFIFO_CFG + oft);
  267. val &= ~V_RXFIFOPAUSEHWM(M_RXFIFOPAUSEHWM);
  268. if (fc & PAUSE_TX)
  269. val |= V_RXFIFOPAUSEHWM(G_RXFIFOPAUSELWM(val) + 128); /* +1KB */
  270. t3_write_reg(adap, A_XGM_RXFIFO_CFG + oft, val);
  271. t3_set_reg_field(adap, A_XGM_TX_CFG + oft, F_TXPAUSEEN,
  272. (fc & PAUSE_RX) ? F_TXPAUSEEN : 0);
  273. return 0;
  274. }
  275. int t3_mac_enable(struct cmac *mac, int which)
  276. {
  277. int idx = macidx(mac);
  278. struct adapter *adap = mac->adapter;
  279. unsigned int oft = mac->offset;
  280. if (which & MAC_DIRECTION_TX) {
  281. t3_write_reg(adap, A_XGM_TX_CTRL + oft, F_TXEN);
  282. t3_write_reg(adap, A_TP_PIO_ADDR, A_TP_TX_DROP_CFG_CH0 + idx);
  283. t3_write_reg(adap, A_TP_PIO_DATA, 0xbf000001);
  284. t3_write_reg(adap, A_TP_PIO_ADDR, A_TP_TX_DROP_MODE);
  285. t3_set_reg_field(adap, A_TP_PIO_DATA, 1 << idx, 1 << idx);
  286. }
  287. if (which & MAC_DIRECTION_RX)
  288. t3_write_reg(adap, A_XGM_RX_CTRL + oft, F_RXEN);
  289. return 0;
  290. }
  291. int t3_mac_disable(struct cmac *mac, int which)
  292. {
  293. int idx = macidx(mac);
  294. struct adapter *adap = mac->adapter;
  295. if (which & MAC_DIRECTION_TX) {
  296. t3_write_reg(adap, A_XGM_TX_CTRL + mac->offset, 0);
  297. t3_write_reg(adap, A_TP_PIO_ADDR, A_TP_TX_DROP_CFG_CH0 + idx);
  298. t3_write_reg(adap, A_TP_PIO_DATA, 0xc000001f);
  299. t3_write_reg(adap, A_TP_PIO_ADDR, A_TP_TX_DROP_MODE);
  300. t3_set_reg_field(adap, A_TP_PIO_DATA, 1 << idx, 0);
  301. }
  302. if (which & MAC_DIRECTION_RX)
  303. t3_write_reg(adap, A_XGM_RX_CTRL + mac->offset, 0);
  304. return 0;
  305. }
  306. /*
  307. * This function is called periodically to accumulate the current values of the
  308. * RMON counters into the port statistics. Since the packet counters are only
  309. * 32 bits they can overflow in ~286 secs at 10G, so the function should be
  310. * called more frequently than that. The byte counters are 45-bit wide, they
  311. * would overflow in ~7.8 hours.
  312. */
  313. const struct mac_stats *t3_mac_update_stats(struct cmac *mac)
  314. {
  315. #define RMON_READ(mac, addr) t3_read_reg(mac->adapter, addr + mac->offset)
  316. #define RMON_UPDATE(mac, name, reg) \
  317. (mac)->stats.name += (u64)RMON_READ(mac, A_XGM_STAT_##reg)
  318. #define RMON_UPDATE64(mac, name, reg_lo, reg_hi) \
  319. (mac)->stats.name += RMON_READ(mac, A_XGM_STAT_##reg_lo) + \
  320. ((u64)RMON_READ(mac, A_XGM_STAT_##reg_hi) << 32)
  321. u32 v, lo;
  322. RMON_UPDATE64(mac, rx_octets, RX_BYTES_LOW, RX_BYTES_HIGH);
  323. RMON_UPDATE64(mac, rx_frames, RX_FRAMES_LOW, RX_FRAMES_HIGH);
  324. RMON_UPDATE(mac, rx_mcast_frames, RX_MCAST_FRAMES);
  325. RMON_UPDATE(mac, rx_bcast_frames, RX_BCAST_FRAMES);
  326. RMON_UPDATE(mac, rx_fcs_errs, RX_CRC_ERR_FRAMES);
  327. RMON_UPDATE(mac, rx_pause, RX_PAUSE_FRAMES);
  328. RMON_UPDATE(mac, rx_jabber, RX_JABBER_FRAMES);
  329. RMON_UPDATE(mac, rx_short, RX_SHORT_FRAMES);
  330. RMON_UPDATE(mac, rx_symbol_errs, RX_SYM_CODE_ERR_FRAMES);
  331. RMON_UPDATE(mac, rx_too_long, RX_OVERSIZE_FRAMES);
  332. mac->stats.rx_too_long += RMON_READ(mac, A_XGM_RX_MAX_PKT_SIZE_ERR_CNT);
  333. RMON_UPDATE(mac, rx_frames_64, RX_64B_FRAMES);
  334. RMON_UPDATE(mac, rx_frames_65_127, RX_65_127B_FRAMES);
  335. RMON_UPDATE(mac, rx_frames_128_255, RX_128_255B_FRAMES);
  336. RMON_UPDATE(mac, rx_frames_256_511, RX_256_511B_FRAMES);
  337. RMON_UPDATE(mac, rx_frames_512_1023, RX_512_1023B_FRAMES);
  338. RMON_UPDATE(mac, rx_frames_1024_1518, RX_1024_1518B_FRAMES);
  339. RMON_UPDATE(mac, rx_frames_1519_max, RX_1519_MAXB_FRAMES);
  340. RMON_UPDATE64(mac, tx_octets, TX_BYTE_LOW, TX_BYTE_HIGH);
  341. RMON_UPDATE64(mac, tx_frames, TX_FRAME_LOW, TX_FRAME_HIGH);
  342. RMON_UPDATE(mac, tx_mcast_frames, TX_MCAST);
  343. RMON_UPDATE(mac, tx_bcast_frames, TX_BCAST);
  344. RMON_UPDATE(mac, tx_pause, TX_PAUSE);
  345. /* This counts error frames in general (bad FCS, underrun, etc). */
  346. RMON_UPDATE(mac, tx_underrun, TX_ERR_FRAMES);
  347. RMON_UPDATE(mac, tx_frames_64, TX_64B_FRAMES);
  348. RMON_UPDATE(mac, tx_frames_65_127, TX_65_127B_FRAMES);
  349. RMON_UPDATE(mac, tx_frames_128_255, TX_128_255B_FRAMES);
  350. RMON_UPDATE(mac, tx_frames_256_511, TX_256_511B_FRAMES);
  351. RMON_UPDATE(mac, tx_frames_512_1023, TX_512_1023B_FRAMES);
  352. RMON_UPDATE(mac, tx_frames_1024_1518, TX_1024_1518B_FRAMES);
  353. RMON_UPDATE(mac, tx_frames_1519_max, TX_1519_MAXB_FRAMES);
  354. /* The next stat isn't clear-on-read. */
  355. t3_write_reg(mac->adapter, A_TP_MIB_INDEX, mac->offset ? 51 : 50);
  356. v = t3_read_reg(mac->adapter, A_TP_MIB_RDATA);
  357. lo = (u32) mac->stats.rx_cong_drops;
  358. mac->stats.rx_cong_drops += (u64) (v - lo);
  359. return &mac->stats;
  360. }