mthca_qp.c 62 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826182718281829183018311832183318341835183618371838183918401841184218431844184518461847184818491850185118521853185418551856185718581859186018611862186318641865186618671868186918701871187218731874187518761877187818791880188118821883188418851886188718881889189018911892189318941895189618971898189919001901190219031904190519061907190819091910191119121913191419151916191719181919192019211922192319241925192619271928192919301931193219331934193519361937193819391940194119421943194419451946194719481949195019511952195319541955195619571958195919601961196219631964196519661967196819691970197119721973197419751976197719781979198019811982198319841985198619871988198919901991199219931994199519961997199819992000200120022003200420052006200720082009201020112012201320142015201620172018201920202021202220232024202520262027202820292030203120322033203420352036203720382039204020412042204320442045204620472048204920502051205220532054205520562057205820592060206120622063206420652066206720682069207020712072207320742075207620772078207920802081208220832084208520862087208820892090209120922093209420952096209720982099210021012102210321042105210621072108210921102111211221132114211521162117211821192120212121222123212421252126212721282129213021312132213321342135213621372138213921402141214221432144214521462147214821492150215121522153215421552156215721582159216021612162216321642165216621672168216921702171217221732174217521762177217821792180218121822183218421852186218721882189219021912192219321942195219621972198219922002201220222032204220522062207220822092210221122122213221422152216221722182219222022212222222322242225222622272228222922302231223222332234223522362237223822392240224122422243224422452246224722482249225022512252225322542255225622572258225922602261226222632264226522662267226822692270227122722273227422752276227722782279228022812282228322842285228622872288228922902291229222932294229522962297229822992300230123022303230423052306230723082309231023112312231323142315
  1. /*
  2. * Copyright (c) 2004 Topspin Communications. All rights reserved.
  3. * Copyright (c) 2005 Cisco Systems. All rights reserved.
  4. * Copyright (c) 2005 Mellanox Technologies. All rights reserved.
  5. * Copyright (c) 2004 Voltaire, Inc. All rights reserved.
  6. *
  7. * This software is available to you under a choice of one of two
  8. * licenses. You may choose to be licensed under the terms of the GNU
  9. * General Public License (GPL) Version 2, available from the file
  10. * COPYING in the main directory of this source tree, or the
  11. * OpenIB.org BSD license below:
  12. *
  13. * Redistribution and use in source and binary forms, with or
  14. * without modification, are permitted provided that the following
  15. * conditions are met:
  16. *
  17. * - Redistributions of source code must retain the above
  18. * copyright notice, this list of conditions and the following
  19. * disclaimer.
  20. *
  21. * - Redistributions in binary form must reproduce the above
  22. * copyright notice, this list of conditions and the following
  23. * disclaimer in the documentation and/or other materials
  24. * provided with the distribution.
  25. *
  26. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND,
  27. * EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
  28. * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND
  29. * NONINFRINGEMENT. IN NO EVENT SHALL THE AUTHORS OR COPYRIGHT HOLDERS
  30. * BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN
  31. * ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN
  32. * CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN THE
  33. * SOFTWARE.
  34. *
  35. * $Id: mthca_qp.c 1355 2004-12-17 15:23:43Z roland $
  36. */
  37. #include <linux/string.h>
  38. #include <linux/slab.h>
  39. #include <asm/io.h>
  40. #include <rdma/ib_verbs.h>
  41. #include <rdma/ib_cache.h>
  42. #include <rdma/ib_pack.h>
  43. #include "mthca_dev.h"
  44. #include "mthca_cmd.h"
  45. #include "mthca_memfree.h"
  46. #include "mthca_wqe.h"
  47. enum {
  48. MTHCA_MAX_DIRECT_QP_SIZE = 4 * PAGE_SIZE,
  49. MTHCA_ACK_REQ_FREQ = 10,
  50. MTHCA_FLIGHT_LIMIT = 9,
  51. MTHCA_UD_HEADER_SIZE = 72, /* largest UD header possible */
  52. MTHCA_INLINE_HEADER_SIZE = 4, /* data segment overhead for inline */
  53. MTHCA_INLINE_CHUNK_SIZE = 16 /* inline data segment chunk */
  54. };
  55. enum {
  56. MTHCA_QP_STATE_RST = 0,
  57. MTHCA_QP_STATE_INIT = 1,
  58. MTHCA_QP_STATE_RTR = 2,
  59. MTHCA_QP_STATE_RTS = 3,
  60. MTHCA_QP_STATE_SQE = 4,
  61. MTHCA_QP_STATE_SQD = 5,
  62. MTHCA_QP_STATE_ERR = 6,
  63. MTHCA_QP_STATE_DRAINING = 7
  64. };
  65. enum {
  66. MTHCA_QP_ST_RC = 0x0,
  67. MTHCA_QP_ST_UC = 0x1,
  68. MTHCA_QP_ST_RD = 0x2,
  69. MTHCA_QP_ST_UD = 0x3,
  70. MTHCA_QP_ST_MLX = 0x7
  71. };
  72. enum {
  73. MTHCA_QP_PM_MIGRATED = 0x3,
  74. MTHCA_QP_PM_ARMED = 0x0,
  75. MTHCA_QP_PM_REARM = 0x1
  76. };
  77. enum {
  78. /* qp_context flags */
  79. MTHCA_QP_BIT_DE = 1 << 8,
  80. /* params1 */
  81. MTHCA_QP_BIT_SRE = 1 << 15,
  82. MTHCA_QP_BIT_SWE = 1 << 14,
  83. MTHCA_QP_BIT_SAE = 1 << 13,
  84. MTHCA_QP_BIT_SIC = 1 << 4,
  85. MTHCA_QP_BIT_SSC = 1 << 3,
  86. /* params2 */
  87. MTHCA_QP_BIT_RRE = 1 << 15,
  88. MTHCA_QP_BIT_RWE = 1 << 14,
  89. MTHCA_QP_BIT_RAE = 1 << 13,
  90. MTHCA_QP_BIT_RIC = 1 << 4,
  91. MTHCA_QP_BIT_RSC = 1 << 3
  92. };
  93. enum {
  94. MTHCA_SEND_DOORBELL_FENCE = 1 << 5
  95. };
  96. struct mthca_qp_path {
  97. __be32 port_pkey;
  98. u8 rnr_retry;
  99. u8 g_mylmc;
  100. __be16 rlid;
  101. u8 ackto;
  102. u8 mgid_index;
  103. u8 static_rate;
  104. u8 hop_limit;
  105. __be32 sl_tclass_flowlabel;
  106. u8 rgid[16];
  107. } __attribute__((packed));
  108. struct mthca_qp_context {
  109. __be32 flags;
  110. __be32 tavor_sched_queue; /* Reserved on Arbel */
  111. u8 mtu_msgmax;
  112. u8 rq_size_stride; /* Reserved on Tavor */
  113. u8 sq_size_stride; /* Reserved on Tavor */
  114. u8 rlkey_arbel_sched_queue; /* Reserved on Tavor */
  115. __be32 usr_page;
  116. __be32 local_qpn;
  117. __be32 remote_qpn;
  118. u32 reserved1[2];
  119. struct mthca_qp_path pri_path;
  120. struct mthca_qp_path alt_path;
  121. __be32 rdd;
  122. __be32 pd;
  123. __be32 wqe_base;
  124. __be32 wqe_lkey;
  125. __be32 params1;
  126. __be32 reserved2;
  127. __be32 next_send_psn;
  128. __be32 cqn_snd;
  129. __be32 snd_wqe_base_l; /* Next send WQE on Tavor */
  130. __be32 snd_db_index; /* (debugging only entries) */
  131. __be32 last_acked_psn;
  132. __be32 ssn;
  133. __be32 params2;
  134. __be32 rnr_nextrecvpsn;
  135. __be32 ra_buff_indx;
  136. __be32 cqn_rcv;
  137. __be32 rcv_wqe_base_l; /* Next recv WQE on Tavor */
  138. __be32 rcv_db_index; /* (debugging only entries) */
  139. __be32 qkey;
  140. __be32 srqn;
  141. __be32 rmsn;
  142. __be16 rq_wqe_counter; /* reserved on Tavor */
  143. __be16 sq_wqe_counter; /* reserved on Tavor */
  144. u32 reserved3[18];
  145. } __attribute__((packed));
  146. struct mthca_qp_param {
  147. __be32 opt_param_mask;
  148. u32 reserved1;
  149. struct mthca_qp_context context;
  150. u32 reserved2[62];
  151. } __attribute__((packed));
  152. enum {
  153. MTHCA_QP_OPTPAR_ALT_ADDR_PATH = 1 << 0,
  154. MTHCA_QP_OPTPAR_RRE = 1 << 1,
  155. MTHCA_QP_OPTPAR_RAE = 1 << 2,
  156. MTHCA_QP_OPTPAR_RWE = 1 << 3,
  157. MTHCA_QP_OPTPAR_PKEY_INDEX = 1 << 4,
  158. MTHCA_QP_OPTPAR_Q_KEY = 1 << 5,
  159. MTHCA_QP_OPTPAR_RNR_TIMEOUT = 1 << 6,
  160. MTHCA_QP_OPTPAR_PRIMARY_ADDR_PATH = 1 << 7,
  161. MTHCA_QP_OPTPAR_SRA_MAX = 1 << 8,
  162. MTHCA_QP_OPTPAR_RRA_MAX = 1 << 9,
  163. MTHCA_QP_OPTPAR_PM_STATE = 1 << 10,
  164. MTHCA_QP_OPTPAR_PORT_NUM = 1 << 11,
  165. MTHCA_QP_OPTPAR_RETRY_COUNT = 1 << 12,
  166. MTHCA_QP_OPTPAR_ALT_RNR_RETRY = 1 << 13,
  167. MTHCA_QP_OPTPAR_ACK_TIMEOUT = 1 << 14,
  168. MTHCA_QP_OPTPAR_RNR_RETRY = 1 << 15,
  169. MTHCA_QP_OPTPAR_SCHED_QUEUE = 1 << 16
  170. };
  171. static const u8 mthca_opcode[] = {
  172. [IB_WR_SEND] = MTHCA_OPCODE_SEND,
  173. [IB_WR_SEND_WITH_IMM] = MTHCA_OPCODE_SEND_IMM,
  174. [IB_WR_RDMA_WRITE] = MTHCA_OPCODE_RDMA_WRITE,
  175. [IB_WR_RDMA_WRITE_WITH_IMM] = MTHCA_OPCODE_RDMA_WRITE_IMM,
  176. [IB_WR_RDMA_READ] = MTHCA_OPCODE_RDMA_READ,
  177. [IB_WR_ATOMIC_CMP_AND_SWP] = MTHCA_OPCODE_ATOMIC_CS,
  178. [IB_WR_ATOMIC_FETCH_AND_ADD] = MTHCA_OPCODE_ATOMIC_FA,
  179. };
  180. static int is_sqp(struct mthca_dev *dev, struct mthca_qp *qp)
  181. {
  182. return qp->qpn >= dev->qp_table.sqp_start &&
  183. qp->qpn <= dev->qp_table.sqp_start + 3;
  184. }
  185. static int is_qp0(struct mthca_dev *dev, struct mthca_qp *qp)
  186. {
  187. return qp->qpn >= dev->qp_table.sqp_start &&
  188. qp->qpn <= dev->qp_table.sqp_start + 1;
  189. }
  190. static void *get_recv_wqe(struct mthca_qp *qp, int n)
  191. {
  192. if (qp->is_direct)
  193. return qp->queue.direct.buf + (n << qp->rq.wqe_shift);
  194. else
  195. return qp->queue.page_list[(n << qp->rq.wqe_shift) >> PAGE_SHIFT].buf +
  196. ((n << qp->rq.wqe_shift) & (PAGE_SIZE - 1));
  197. }
  198. static void *get_send_wqe(struct mthca_qp *qp, int n)
  199. {
  200. if (qp->is_direct)
  201. return qp->queue.direct.buf + qp->send_wqe_offset +
  202. (n << qp->sq.wqe_shift);
  203. else
  204. return qp->queue.page_list[(qp->send_wqe_offset +
  205. (n << qp->sq.wqe_shift)) >>
  206. PAGE_SHIFT].buf +
  207. ((qp->send_wqe_offset + (n << qp->sq.wqe_shift)) &
  208. (PAGE_SIZE - 1));
  209. }
  210. static void mthca_wq_reset(struct mthca_wq *wq)
  211. {
  212. wq->next_ind = 0;
  213. wq->last_comp = wq->max - 1;
  214. wq->head = 0;
  215. wq->tail = 0;
  216. }
  217. void mthca_qp_event(struct mthca_dev *dev, u32 qpn,
  218. enum ib_event_type event_type)
  219. {
  220. struct mthca_qp *qp;
  221. struct ib_event event;
  222. spin_lock(&dev->qp_table.lock);
  223. qp = mthca_array_get(&dev->qp_table.qp, qpn & (dev->limits.num_qps - 1));
  224. if (qp)
  225. ++qp->refcount;
  226. spin_unlock(&dev->qp_table.lock);
  227. if (!qp) {
  228. mthca_warn(dev, "Async event for bogus QP %08x\n", qpn);
  229. return;
  230. }
  231. if (event_type == IB_EVENT_PATH_MIG)
  232. qp->port = qp->alt_port;
  233. event.device = &dev->ib_dev;
  234. event.event = event_type;
  235. event.element.qp = &qp->ibqp;
  236. if (qp->ibqp.event_handler)
  237. qp->ibqp.event_handler(&event, qp->ibqp.qp_context);
  238. spin_lock(&dev->qp_table.lock);
  239. if (!--qp->refcount)
  240. wake_up(&qp->wait);
  241. spin_unlock(&dev->qp_table.lock);
  242. }
  243. static int to_mthca_state(enum ib_qp_state ib_state)
  244. {
  245. switch (ib_state) {
  246. case IB_QPS_RESET: return MTHCA_QP_STATE_RST;
  247. case IB_QPS_INIT: return MTHCA_QP_STATE_INIT;
  248. case IB_QPS_RTR: return MTHCA_QP_STATE_RTR;
  249. case IB_QPS_RTS: return MTHCA_QP_STATE_RTS;
  250. case IB_QPS_SQD: return MTHCA_QP_STATE_SQD;
  251. case IB_QPS_SQE: return MTHCA_QP_STATE_SQE;
  252. case IB_QPS_ERR: return MTHCA_QP_STATE_ERR;
  253. default: return -1;
  254. }
  255. }
  256. enum { RC, UC, UD, RD, RDEE, MLX, NUM_TRANS };
  257. static int to_mthca_st(int transport)
  258. {
  259. switch (transport) {
  260. case RC: return MTHCA_QP_ST_RC;
  261. case UC: return MTHCA_QP_ST_UC;
  262. case UD: return MTHCA_QP_ST_UD;
  263. case RD: return MTHCA_QP_ST_RD;
  264. case MLX: return MTHCA_QP_ST_MLX;
  265. default: return -1;
  266. }
  267. }
  268. static void store_attrs(struct mthca_sqp *sqp, struct ib_qp_attr *attr,
  269. int attr_mask)
  270. {
  271. if (attr_mask & IB_QP_PKEY_INDEX)
  272. sqp->pkey_index = attr->pkey_index;
  273. if (attr_mask & IB_QP_QKEY)
  274. sqp->qkey = attr->qkey;
  275. if (attr_mask & IB_QP_SQ_PSN)
  276. sqp->send_psn = attr->sq_psn;
  277. }
  278. static void init_port(struct mthca_dev *dev, int port)
  279. {
  280. int err;
  281. u8 status;
  282. struct mthca_init_ib_param param;
  283. memset(&param, 0, sizeof param);
  284. param.port_width = dev->limits.port_width_cap;
  285. param.vl_cap = dev->limits.vl_cap;
  286. param.mtu_cap = dev->limits.mtu_cap;
  287. param.gid_cap = dev->limits.gid_table_len;
  288. param.pkey_cap = dev->limits.pkey_table_len;
  289. err = mthca_INIT_IB(dev, &param, port, &status);
  290. if (err)
  291. mthca_warn(dev, "INIT_IB failed, return code %d.\n", err);
  292. if (status)
  293. mthca_warn(dev, "INIT_IB returned status %02x.\n", status);
  294. }
  295. static __be32 get_hw_access_flags(struct mthca_qp *qp, struct ib_qp_attr *attr,
  296. int attr_mask)
  297. {
  298. u8 dest_rd_atomic;
  299. u32 access_flags;
  300. u32 hw_access_flags = 0;
  301. if (attr_mask & IB_QP_MAX_DEST_RD_ATOMIC)
  302. dest_rd_atomic = attr->max_dest_rd_atomic;
  303. else
  304. dest_rd_atomic = qp->resp_depth;
  305. if (attr_mask & IB_QP_ACCESS_FLAGS)
  306. access_flags = attr->qp_access_flags;
  307. else
  308. access_flags = qp->atomic_rd_en;
  309. if (!dest_rd_atomic)
  310. access_flags &= IB_ACCESS_REMOTE_WRITE;
  311. if (access_flags & IB_ACCESS_REMOTE_READ)
  312. hw_access_flags |= MTHCA_QP_BIT_RRE;
  313. if (access_flags & IB_ACCESS_REMOTE_ATOMIC)
  314. hw_access_flags |= MTHCA_QP_BIT_RAE;
  315. if (access_flags & IB_ACCESS_REMOTE_WRITE)
  316. hw_access_flags |= MTHCA_QP_BIT_RWE;
  317. return cpu_to_be32(hw_access_flags);
  318. }
  319. static inline enum ib_qp_state to_ib_qp_state(int mthca_state)
  320. {
  321. switch (mthca_state) {
  322. case MTHCA_QP_STATE_RST: return IB_QPS_RESET;
  323. case MTHCA_QP_STATE_INIT: return IB_QPS_INIT;
  324. case MTHCA_QP_STATE_RTR: return IB_QPS_RTR;
  325. case MTHCA_QP_STATE_RTS: return IB_QPS_RTS;
  326. case MTHCA_QP_STATE_DRAINING:
  327. case MTHCA_QP_STATE_SQD: return IB_QPS_SQD;
  328. case MTHCA_QP_STATE_SQE: return IB_QPS_SQE;
  329. case MTHCA_QP_STATE_ERR: return IB_QPS_ERR;
  330. default: return -1;
  331. }
  332. }
  333. static inline enum ib_mig_state to_ib_mig_state(int mthca_mig_state)
  334. {
  335. switch (mthca_mig_state) {
  336. case 0: return IB_MIG_ARMED;
  337. case 1: return IB_MIG_REARM;
  338. case 3: return IB_MIG_MIGRATED;
  339. default: return -1;
  340. }
  341. }
  342. static int to_ib_qp_access_flags(int mthca_flags)
  343. {
  344. int ib_flags = 0;
  345. if (mthca_flags & MTHCA_QP_BIT_RRE)
  346. ib_flags |= IB_ACCESS_REMOTE_READ;
  347. if (mthca_flags & MTHCA_QP_BIT_RWE)
  348. ib_flags |= IB_ACCESS_REMOTE_WRITE;
  349. if (mthca_flags & MTHCA_QP_BIT_RAE)
  350. ib_flags |= IB_ACCESS_REMOTE_ATOMIC;
  351. return ib_flags;
  352. }
  353. static void to_ib_ah_attr(struct mthca_dev *dev, struct ib_ah_attr *ib_ah_attr,
  354. struct mthca_qp_path *path)
  355. {
  356. memset(ib_ah_attr, 0, sizeof *path);
  357. ib_ah_attr->port_num = (be32_to_cpu(path->port_pkey) >> 24) & 0x3;
  358. if (ib_ah_attr->port_num == 0 || ib_ah_attr->port_num > dev->limits.num_ports)
  359. return;
  360. ib_ah_attr->dlid = be16_to_cpu(path->rlid);
  361. ib_ah_attr->sl = be32_to_cpu(path->sl_tclass_flowlabel) >> 28;
  362. ib_ah_attr->src_path_bits = path->g_mylmc & 0x7f;
  363. ib_ah_attr->static_rate = mthca_rate_to_ib(dev,
  364. path->static_rate & 0xf,
  365. ib_ah_attr->port_num);
  366. ib_ah_attr->ah_flags = (path->g_mylmc & (1 << 7)) ? IB_AH_GRH : 0;
  367. if (ib_ah_attr->ah_flags) {
  368. ib_ah_attr->grh.sgid_index = path->mgid_index & (dev->limits.gid_table_len - 1);
  369. ib_ah_attr->grh.hop_limit = path->hop_limit;
  370. ib_ah_attr->grh.traffic_class =
  371. (be32_to_cpu(path->sl_tclass_flowlabel) >> 20) & 0xff;
  372. ib_ah_attr->grh.flow_label =
  373. be32_to_cpu(path->sl_tclass_flowlabel) & 0xfffff;
  374. memcpy(ib_ah_attr->grh.dgid.raw,
  375. path->rgid, sizeof ib_ah_attr->grh.dgid.raw);
  376. }
  377. }
  378. int mthca_query_qp(struct ib_qp *ibqp, struct ib_qp_attr *qp_attr, int qp_attr_mask,
  379. struct ib_qp_init_attr *qp_init_attr)
  380. {
  381. struct mthca_dev *dev = to_mdev(ibqp->device);
  382. struct mthca_qp *qp = to_mqp(ibqp);
  383. int err = 0;
  384. struct mthca_mailbox *mailbox = NULL;
  385. struct mthca_qp_param *qp_param;
  386. struct mthca_qp_context *context;
  387. int mthca_state;
  388. u8 status;
  389. if (qp->state == IB_QPS_RESET) {
  390. qp_attr->qp_state = IB_QPS_RESET;
  391. goto done;
  392. }
  393. mailbox = mthca_alloc_mailbox(dev, GFP_KERNEL);
  394. if (IS_ERR(mailbox))
  395. return PTR_ERR(mailbox);
  396. err = mthca_QUERY_QP(dev, qp->qpn, 0, mailbox, &status);
  397. if (err)
  398. goto out;
  399. if (status) {
  400. mthca_warn(dev, "QUERY_QP returned status %02x\n", status);
  401. err = -EINVAL;
  402. goto out;
  403. }
  404. qp_param = mailbox->buf;
  405. context = &qp_param->context;
  406. mthca_state = be32_to_cpu(context->flags) >> 28;
  407. qp_attr->qp_state = to_ib_qp_state(mthca_state);
  408. qp_attr->path_mtu = context->mtu_msgmax >> 5;
  409. qp_attr->path_mig_state =
  410. to_ib_mig_state((be32_to_cpu(context->flags) >> 11) & 0x3);
  411. qp_attr->qkey = be32_to_cpu(context->qkey);
  412. qp_attr->rq_psn = be32_to_cpu(context->rnr_nextrecvpsn) & 0xffffff;
  413. qp_attr->sq_psn = be32_to_cpu(context->next_send_psn) & 0xffffff;
  414. qp_attr->dest_qp_num = be32_to_cpu(context->remote_qpn) & 0xffffff;
  415. qp_attr->qp_access_flags =
  416. to_ib_qp_access_flags(be32_to_cpu(context->params2));
  417. if (qp->transport == RC || qp->transport == UC) {
  418. to_ib_ah_attr(dev, &qp_attr->ah_attr, &context->pri_path);
  419. to_ib_ah_attr(dev, &qp_attr->alt_ah_attr, &context->alt_path);
  420. qp_attr->alt_pkey_index =
  421. be32_to_cpu(context->alt_path.port_pkey) & 0x7f;
  422. qp_attr->alt_port_num = qp_attr->alt_ah_attr.port_num;
  423. }
  424. qp_attr->pkey_index = be32_to_cpu(context->pri_path.port_pkey) & 0x7f;
  425. qp_attr->port_num =
  426. (be32_to_cpu(context->pri_path.port_pkey) >> 24) & 0x3;
  427. /* qp_attr->en_sqd_async_notify is only applicable in modify qp */
  428. qp_attr->sq_draining = mthca_state == MTHCA_QP_STATE_DRAINING;
  429. qp_attr->max_rd_atomic = 1 << ((be32_to_cpu(context->params1) >> 21) & 0x7);
  430. qp_attr->max_dest_rd_atomic =
  431. 1 << ((be32_to_cpu(context->params2) >> 21) & 0x7);
  432. qp_attr->min_rnr_timer =
  433. (be32_to_cpu(context->rnr_nextrecvpsn) >> 24) & 0x1f;
  434. qp_attr->timeout = context->pri_path.ackto >> 3;
  435. qp_attr->retry_cnt = (be32_to_cpu(context->params1) >> 16) & 0x7;
  436. qp_attr->rnr_retry = context->pri_path.rnr_retry >> 5;
  437. qp_attr->alt_timeout = context->alt_path.ackto >> 3;
  438. done:
  439. qp_attr->cur_qp_state = qp_attr->qp_state;
  440. qp_attr->cap.max_send_wr = qp->sq.max;
  441. qp_attr->cap.max_recv_wr = qp->rq.max;
  442. qp_attr->cap.max_send_sge = qp->sq.max_gs;
  443. qp_attr->cap.max_recv_sge = qp->rq.max_gs;
  444. qp_attr->cap.max_inline_data = qp->max_inline_data;
  445. qp_init_attr->cap = qp_attr->cap;
  446. out:
  447. mthca_free_mailbox(dev, mailbox);
  448. return err;
  449. }
  450. static int mthca_path_set(struct mthca_dev *dev, struct ib_ah_attr *ah,
  451. struct mthca_qp_path *path, u8 port)
  452. {
  453. path->g_mylmc = ah->src_path_bits & 0x7f;
  454. path->rlid = cpu_to_be16(ah->dlid);
  455. path->static_rate = mthca_get_rate(dev, ah->static_rate, port);
  456. if (ah->ah_flags & IB_AH_GRH) {
  457. if (ah->grh.sgid_index >= dev->limits.gid_table_len) {
  458. mthca_dbg(dev, "sgid_index (%u) too large. max is %d\n",
  459. ah->grh.sgid_index, dev->limits.gid_table_len-1);
  460. return -1;
  461. }
  462. path->g_mylmc |= 1 << 7;
  463. path->mgid_index = ah->grh.sgid_index;
  464. path->hop_limit = ah->grh.hop_limit;
  465. path->sl_tclass_flowlabel =
  466. cpu_to_be32((ah->sl << 28) |
  467. (ah->grh.traffic_class << 20) |
  468. (ah->grh.flow_label));
  469. memcpy(path->rgid, ah->grh.dgid.raw, 16);
  470. } else
  471. path->sl_tclass_flowlabel = cpu_to_be32(ah->sl << 28);
  472. return 0;
  473. }
  474. int mthca_modify_qp(struct ib_qp *ibqp, struct ib_qp_attr *attr, int attr_mask,
  475. struct ib_udata *udata)
  476. {
  477. struct mthca_dev *dev = to_mdev(ibqp->device);
  478. struct mthca_qp *qp = to_mqp(ibqp);
  479. enum ib_qp_state cur_state, new_state;
  480. struct mthca_mailbox *mailbox;
  481. struct mthca_qp_param *qp_param;
  482. struct mthca_qp_context *qp_context;
  483. u32 sqd_event = 0;
  484. u8 status;
  485. int err = -EINVAL;
  486. mutex_lock(&qp->mutex);
  487. if (attr_mask & IB_QP_CUR_STATE) {
  488. cur_state = attr->cur_qp_state;
  489. } else {
  490. spin_lock_irq(&qp->sq.lock);
  491. spin_lock(&qp->rq.lock);
  492. cur_state = qp->state;
  493. spin_unlock(&qp->rq.lock);
  494. spin_unlock_irq(&qp->sq.lock);
  495. }
  496. new_state = attr_mask & IB_QP_STATE ? attr->qp_state : cur_state;
  497. if (!ib_modify_qp_is_ok(cur_state, new_state, ibqp->qp_type, attr_mask)) {
  498. mthca_dbg(dev, "Bad QP transition (transport %d) "
  499. "%d->%d with attr 0x%08x\n",
  500. qp->transport, cur_state, new_state,
  501. attr_mask);
  502. goto out;
  503. }
  504. if ((attr_mask & IB_QP_PKEY_INDEX) &&
  505. attr->pkey_index >= dev->limits.pkey_table_len) {
  506. mthca_dbg(dev, "P_Key index (%u) too large. max is %d\n",
  507. attr->pkey_index, dev->limits.pkey_table_len-1);
  508. goto out;
  509. }
  510. if ((attr_mask & IB_QP_PORT) &&
  511. (attr->port_num == 0 || attr->port_num > dev->limits.num_ports)) {
  512. mthca_dbg(dev, "Port number (%u) is invalid\n", attr->port_num);
  513. goto out;
  514. }
  515. if (attr_mask & IB_QP_MAX_QP_RD_ATOMIC &&
  516. attr->max_rd_atomic > dev->limits.max_qp_init_rdma) {
  517. mthca_dbg(dev, "Max rdma_atomic as initiator %u too large (max is %d)\n",
  518. attr->max_rd_atomic, dev->limits.max_qp_init_rdma);
  519. goto out;
  520. }
  521. if (attr_mask & IB_QP_MAX_DEST_RD_ATOMIC &&
  522. attr->max_dest_rd_atomic > 1 << dev->qp_table.rdb_shift) {
  523. mthca_dbg(dev, "Max rdma_atomic as responder %u too large (max %d)\n",
  524. attr->max_dest_rd_atomic, 1 << dev->qp_table.rdb_shift);
  525. goto out;
  526. }
  527. mailbox = mthca_alloc_mailbox(dev, GFP_KERNEL);
  528. if (IS_ERR(mailbox)) {
  529. err = PTR_ERR(mailbox);
  530. goto out;
  531. }
  532. qp_param = mailbox->buf;
  533. qp_context = &qp_param->context;
  534. memset(qp_param, 0, sizeof *qp_param);
  535. qp_context->flags = cpu_to_be32((to_mthca_state(new_state) << 28) |
  536. (to_mthca_st(qp->transport) << 16));
  537. qp_context->flags |= cpu_to_be32(MTHCA_QP_BIT_DE);
  538. if (!(attr_mask & IB_QP_PATH_MIG_STATE))
  539. qp_context->flags |= cpu_to_be32(MTHCA_QP_PM_MIGRATED << 11);
  540. else {
  541. qp_param->opt_param_mask |= cpu_to_be32(MTHCA_QP_OPTPAR_PM_STATE);
  542. switch (attr->path_mig_state) {
  543. case IB_MIG_MIGRATED:
  544. qp_context->flags |= cpu_to_be32(MTHCA_QP_PM_MIGRATED << 11);
  545. break;
  546. case IB_MIG_REARM:
  547. qp_context->flags |= cpu_to_be32(MTHCA_QP_PM_REARM << 11);
  548. break;
  549. case IB_MIG_ARMED:
  550. qp_context->flags |= cpu_to_be32(MTHCA_QP_PM_ARMED << 11);
  551. break;
  552. }
  553. }
  554. /* leave tavor_sched_queue as 0 */
  555. if (qp->transport == MLX || qp->transport == UD)
  556. qp_context->mtu_msgmax = (IB_MTU_2048 << 5) | 11;
  557. else if (attr_mask & IB_QP_PATH_MTU) {
  558. if (attr->path_mtu < IB_MTU_256 || attr->path_mtu > IB_MTU_2048) {
  559. mthca_dbg(dev, "path MTU (%u) is invalid\n",
  560. attr->path_mtu);
  561. goto out_mailbox;
  562. }
  563. qp_context->mtu_msgmax = (attr->path_mtu << 5) | 31;
  564. }
  565. if (mthca_is_memfree(dev)) {
  566. if (qp->rq.max)
  567. qp_context->rq_size_stride = ilog2(qp->rq.max) << 3;
  568. qp_context->rq_size_stride |= qp->rq.wqe_shift - 4;
  569. if (qp->sq.max)
  570. qp_context->sq_size_stride = ilog2(qp->sq.max) << 3;
  571. qp_context->sq_size_stride |= qp->sq.wqe_shift - 4;
  572. }
  573. /* leave arbel_sched_queue as 0 */
  574. if (qp->ibqp.uobject)
  575. qp_context->usr_page =
  576. cpu_to_be32(to_mucontext(qp->ibqp.uobject->context)->uar.index);
  577. else
  578. qp_context->usr_page = cpu_to_be32(dev->driver_uar.index);
  579. qp_context->local_qpn = cpu_to_be32(qp->qpn);
  580. if (attr_mask & IB_QP_DEST_QPN) {
  581. qp_context->remote_qpn = cpu_to_be32(attr->dest_qp_num);
  582. }
  583. if (qp->transport == MLX)
  584. qp_context->pri_path.port_pkey |=
  585. cpu_to_be32(qp->port << 24);
  586. else {
  587. if (attr_mask & IB_QP_PORT) {
  588. qp_context->pri_path.port_pkey |=
  589. cpu_to_be32(attr->port_num << 24);
  590. qp_param->opt_param_mask |= cpu_to_be32(MTHCA_QP_OPTPAR_PORT_NUM);
  591. }
  592. }
  593. if (attr_mask & IB_QP_PKEY_INDEX) {
  594. qp_context->pri_path.port_pkey |=
  595. cpu_to_be32(attr->pkey_index);
  596. qp_param->opt_param_mask |= cpu_to_be32(MTHCA_QP_OPTPAR_PKEY_INDEX);
  597. }
  598. if (attr_mask & IB_QP_RNR_RETRY) {
  599. qp_context->alt_path.rnr_retry = qp_context->pri_path.rnr_retry =
  600. attr->rnr_retry << 5;
  601. qp_param->opt_param_mask |= cpu_to_be32(MTHCA_QP_OPTPAR_RNR_RETRY |
  602. MTHCA_QP_OPTPAR_ALT_RNR_RETRY);
  603. }
  604. if (attr_mask & IB_QP_AV) {
  605. if (mthca_path_set(dev, &attr->ah_attr, &qp_context->pri_path,
  606. attr_mask & IB_QP_PORT ? attr->port_num : qp->port))
  607. goto out_mailbox;
  608. qp_param->opt_param_mask |= cpu_to_be32(MTHCA_QP_OPTPAR_PRIMARY_ADDR_PATH);
  609. }
  610. if (attr_mask & IB_QP_TIMEOUT) {
  611. qp_context->pri_path.ackto = attr->timeout << 3;
  612. qp_param->opt_param_mask |= cpu_to_be32(MTHCA_QP_OPTPAR_ACK_TIMEOUT);
  613. }
  614. if (attr_mask & IB_QP_ALT_PATH) {
  615. if (attr->alt_pkey_index >= dev->limits.pkey_table_len) {
  616. mthca_dbg(dev, "Alternate P_Key index (%u) too large. max is %d\n",
  617. attr->alt_pkey_index, dev->limits.pkey_table_len-1);
  618. goto out_mailbox;
  619. }
  620. if (attr->alt_port_num == 0 || attr->alt_port_num > dev->limits.num_ports) {
  621. mthca_dbg(dev, "Alternate port number (%u) is invalid\n",
  622. attr->alt_port_num);
  623. goto out_mailbox;
  624. }
  625. if (mthca_path_set(dev, &attr->alt_ah_attr, &qp_context->alt_path,
  626. attr->alt_ah_attr.port_num))
  627. goto out_mailbox;
  628. qp_context->alt_path.port_pkey |= cpu_to_be32(attr->alt_pkey_index |
  629. attr->alt_port_num << 24);
  630. qp_context->alt_path.ackto = attr->alt_timeout << 3;
  631. qp_param->opt_param_mask |= cpu_to_be32(MTHCA_QP_OPTPAR_ALT_ADDR_PATH);
  632. }
  633. /* leave rdd as 0 */
  634. qp_context->pd = cpu_to_be32(to_mpd(ibqp->pd)->pd_num);
  635. /* leave wqe_base as 0 (we always create an MR based at 0 for WQs) */
  636. qp_context->wqe_lkey = cpu_to_be32(qp->mr.ibmr.lkey);
  637. qp_context->params1 = cpu_to_be32((MTHCA_ACK_REQ_FREQ << 28) |
  638. (MTHCA_FLIGHT_LIMIT << 24) |
  639. MTHCA_QP_BIT_SWE);
  640. if (qp->sq_policy == IB_SIGNAL_ALL_WR)
  641. qp_context->params1 |= cpu_to_be32(MTHCA_QP_BIT_SSC);
  642. if (attr_mask & IB_QP_RETRY_CNT) {
  643. qp_context->params1 |= cpu_to_be32(attr->retry_cnt << 16);
  644. qp_param->opt_param_mask |= cpu_to_be32(MTHCA_QP_OPTPAR_RETRY_COUNT);
  645. }
  646. if (attr_mask & IB_QP_MAX_QP_RD_ATOMIC) {
  647. if (attr->max_rd_atomic) {
  648. qp_context->params1 |=
  649. cpu_to_be32(MTHCA_QP_BIT_SRE |
  650. MTHCA_QP_BIT_SAE);
  651. qp_context->params1 |=
  652. cpu_to_be32(fls(attr->max_rd_atomic - 1) << 21);
  653. }
  654. qp_param->opt_param_mask |= cpu_to_be32(MTHCA_QP_OPTPAR_SRA_MAX);
  655. }
  656. if (attr_mask & IB_QP_SQ_PSN)
  657. qp_context->next_send_psn = cpu_to_be32(attr->sq_psn);
  658. qp_context->cqn_snd = cpu_to_be32(to_mcq(ibqp->send_cq)->cqn);
  659. if (mthca_is_memfree(dev)) {
  660. qp_context->snd_wqe_base_l = cpu_to_be32(qp->send_wqe_offset);
  661. qp_context->snd_db_index = cpu_to_be32(qp->sq.db_index);
  662. }
  663. if (attr_mask & IB_QP_MAX_DEST_RD_ATOMIC) {
  664. if (attr->max_dest_rd_atomic)
  665. qp_context->params2 |=
  666. cpu_to_be32(fls(attr->max_dest_rd_atomic - 1) << 21);
  667. qp_param->opt_param_mask |= cpu_to_be32(MTHCA_QP_OPTPAR_RRA_MAX);
  668. }
  669. if (attr_mask & (IB_QP_ACCESS_FLAGS | IB_QP_MAX_DEST_RD_ATOMIC)) {
  670. qp_context->params2 |= get_hw_access_flags(qp, attr, attr_mask);
  671. qp_param->opt_param_mask |= cpu_to_be32(MTHCA_QP_OPTPAR_RWE |
  672. MTHCA_QP_OPTPAR_RRE |
  673. MTHCA_QP_OPTPAR_RAE);
  674. }
  675. qp_context->params2 |= cpu_to_be32(MTHCA_QP_BIT_RSC);
  676. if (ibqp->srq)
  677. qp_context->params2 |= cpu_to_be32(MTHCA_QP_BIT_RIC);
  678. if (attr_mask & IB_QP_MIN_RNR_TIMER) {
  679. qp_context->rnr_nextrecvpsn |= cpu_to_be32(attr->min_rnr_timer << 24);
  680. qp_param->opt_param_mask |= cpu_to_be32(MTHCA_QP_OPTPAR_RNR_TIMEOUT);
  681. }
  682. if (attr_mask & IB_QP_RQ_PSN)
  683. qp_context->rnr_nextrecvpsn |= cpu_to_be32(attr->rq_psn);
  684. qp_context->ra_buff_indx =
  685. cpu_to_be32(dev->qp_table.rdb_base +
  686. ((qp->qpn & (dev->limits.num_qps - 1)) * MTHCA_RDB_ENTRY_SIZE <<
  687. dev->qp_table.rdb_shift));
  688. qp_context->cqn_rcv = cpu_to_be32(to_mcq(ibqp->recv_cq)->cqn);
  689. if (mthca_is_memfree(dev))
  690. qp_context->rcv_db_index = cpu_to_be32(qp->rq.db_index);
  691. if (attr_mask & IB_QP_QKEY) {
  692. qp_context->qkey = cpu_to_be32(attr->qkey);
  693. qp_param->opt_param_mask |= cpu_to_be32(MTHCA_QP_OPTPAR_Q_KEY);
  694. }
  695. if (ibqp->srq)
  696. qp_context->srqn = cpu_to_be32(1 << 24 |
  697. to_msrq(ibqp->srq)->srqn);
  698. if (cur_state == IB_QPS_RTS && new_state == IB_QPS_SQD &&
  699. attr_mask & IB_QP_EN_SQD_ASYNC_NOTIFY &&
  700. attr->en_sqd_async_notify)
  701. sqd_event = 1 << 31;
  702. err = mthca_MODIFY_QP(dev, cur_state, new_state, qp->qpn, 0,
  703. mailbox, sqd_event, &status);
  704. if (err)
  705. goto out_mailbox;
  706. if (status) {
  707. mthca_warn(dev, "modify QP %d->%d returned status %02x.\n",
  708. cur_state, new_state, status);
  709. err = -EINVAL;
  710. goto out_mailbox;
  711. }
  712. qp->state = new_state;
  713. if (attr_mask & IB_QP_ACCESS_FLAGS)
  714. qp->atomic_rd_en = attr->qp_access_flags;
  715. if (attr_mask & IB_QP_MAX_DEST_RD_ATOMIC)
  716. qp->resp_depth = attr->max_dest_rd_atomic;
  717. if (attr_mask & IB_QP_PORT)
  718. qp->port = attr->port_num;
  719. if (attr_mask & IB_QP_ALT_PATH)
  720. qp->alt_port = attr->alt_port_num;
  721. if (is_sqp(dev, qp))
  722. store_attrs(to_msqp(qp), attr, attr_mask);
  723. /*
  724. * If we moved QP0 to RTR, bring the IB link up; if we moved
  725. * QP0 to RESET or ERROR, bring the link back down.
  726. */
  727. if (is_qp0(dev, qp)) {
  728. if (cur_state != IB_QPS_RTR &&
  729. new_state == IB_QPS_RTR)
  730. init_port(dev, qp->port);
  731. if (cur_state != IB_QPS_RESET &&
  732. cur_state != IB_QPS_ERR &&
  733. (new_state == IB_QPS_RESET ||
  734. new_state == IB_QPS_ERR))
  735. mthca_CLOSE_IB(dev, qp->port, &status);
  736. }
  737. /*
  738. * If we moved a kernel QP to RESET, clean up all old CQ
  739. * entries and reinitialize the QP.
  740. */
  741. if (new_state == IB_QPS_RESET && !qp->ibqp.uobject) {
  742. mthca_cq_clean(dev, to_mcq(qp->ibqp.recv_cq), qp->qpn,
  743. qp->ibqp.srq ? to_msrq(qp->ibqp.srq) : NULL);
  744. if (qp->ibqp.send_cq != qp->ibqp.recv_cq)
  745. mthca_cq_clean(dev, to_mcq(qp->ibqp.send_cq), qp->qpn, NULL);
  746. mthca_wq_reset(&qp->sq);
  747. qp->sq.last = get_send_wqe(qp, qp->sq.max - 1);
  748. mthca_wq_reset(&qp->rq);
  749. qp->rq.last = get_recv_wqe(qp, qp->rq.max - 1);
  750. if (mthca_is_memfree(dev)) {
  751. *qp->sq.db = 0;
  752. *qp->rq.db = 0;
  753. }
  754. }
  755. out_mailbox:
  756. mthca_free_mailbox(dev, mailbox);
  757. out:
  758. mutex_unlock(&qp->mutex);
  759. return err;
  760. }
  761. static int mthca_max_data_size(struct mthca_dev *dev, struct mthca_qp *qp, int desc_sz)
  762. {
  763. /*
  764. * Calculate the maximum size of WQE s/g segments, excluding
  765. * the next segment and other non-data segments.
  766. */
  767. int max_data_size = desc_sz - sizeof (struct mthca_next_seg);
  768. switch (qp->transport) {
  769. case MLX:
  770. max_data_size -= 2 * sizeof (struct mthca_data_seg);
  771. break;
  772. case UD:
  773. if (mthca_is_memfree(dev))
  774. max_data_size -= sizeof (struct mthca_arbel_ud_seg);
  775. else
  776. max_data_size -= sizeof (struct mthca_tavor_ud_seg);
  777. break;
  778. default:
  779. max_data_size -= sizeof (struct mthca_raddr_seg);
  780. break;
  781. }
  782. return max_data_size;
  783. }
  784. static inline int mthca_max_inline_data(struct mthca_pd *pd, int max_data_size)
  785. {
  786. /* We don't support inline data for kernel QPs (yet). */
  787. return pd->ibpd.uobject ? max_data_size - MTHCA_INLINE_HEADER_SIZE : 0;
  788. }
  789. static void mthca_adjust_qp_caps(struct mthca_dev *dev,
  790. struct mthca_pd *pd,
  791. struct mthca_qp *qp)
  792. {
  793. int max_data_size = mthca_max_data_size(dev, qp,
  794. min(dev->limits.max_desc_sz,
  795. 1 << qp->sq.wqe_shift));
  796. qp->max_inline_data = mthca_max_inline_data(pd, max_data_size);
  797. qp->sq.max_gs = min_t(int, dev->limits.max_sg,
  798. max_data_size / sizeof (struct mthca_data_seg));
  799. qp->rq.max_gs = min_t(int, dev->limits.max_sg,
  800. (min(dev->limits.max_desc_sz, 1 << qp->rq.wqe_shift) -
  801. sizeof (struct mthca_next_seg)) /
  802. sizeof (struct mthca_data_seg));
  803. }
  804. /*
  805. * Allocate and register buffer for WQEs. qp->rq.max, sq.max,
  806. * rq.max_gs and sq.max_gs must all be assigned.
  807. * mthca_alloc_wqe_buf will calculate rq.wqe_shift and
  808. * sq.wqe_shift (as well as send_wqe_offset, is_direct, and
  809. * queue)
  810. */
  811. static int mthca_alloc_wqe_buf(struct mthca_dev *dev,
  812. struct mthca_pd *pd,
  813. struct mthca_qp *qp)
  814. {
  815. int size;
  816. int err = -ENOMEM;
  817. size = sizeof (struct mthca_next_seg) +
  818. qp->rq.max_gs * sizeof (struct mthca_data_seg);
  819. if (size > dev->limits.max_desc_sz)
  820. return -EINVAL;
  821. for (qp->rq.wqe_shift = 6; 1 << qp->rq.wqe_shift < size;
  822. qp->rq.wqe_shift++)
  823. ; /* nothing */
  824. size = qp->sq.max_gs * sizeof (struct mthca_data_seg);
  825. switch (qp->transport) {
  826. case MLX:
  827. size += 2 * sizeof (struct mthca_data_seg);
  828. break;
  829. case UD:
  830. size += mthca_is_memfree(dev) ?
  831. sizeof (struct mthca_arbel_ud_seg) :
  832. sizeof (struct mthca_tavor_ud_seg);
  833. break;
  834. case UC:
  835. size += sizeof (struct mthca_raddr_seg);
  836. break;
  837. case RC:
  838. size += sizeof (struct mthca_raddr_seg);
  839. /*
  840. * An atomic op will require an atomic segment, a
  841. * remote address segment and one scatter entry.
  842. */
  843. size = max_t(int, size,
  844. sizeof (struct mthca_atomic_seg) +
  845. sizeof (struct mthca_raddr_seg) +
  846. sizeof (struct mthca_data_seg));
  847. break;
  848. default:
  849. break;
  850. }
  851. /* Make sure that we have enough space for a bind request */
  852. size = max_t(int, size, sizeof (struct mthca_bind_seg));
  853. size += sizeof (struct mthca_next_seg);
  854. if (size > dev->limits.max_desc_sz)
  855. return -EINVAL;
  856. for (qp->sq.wqe_shift = 6; 1 << qp->sq.wqe_shift < size;
  857. qp->sq.wqe_shift++)
  858. ; /* nothing */
  859. qp->send_wqe_offset = ALIGN(qp->rq.max << qp->rq.wqe_shift,
  860. 1 << qp->sq.wqe_shift);
  861. /*
  862. * If this is a userspace QP, we don't actually have to
  863. * allocate anything. All we need is to calculate the WQE
  864. * sizes and the send_wqe_offset, so we're done now.
  865. */
  866. if (pd->ibpd.uobject)
  867. return 0;
  868. size = PAGE_ALIGN(qp->send_wqe_offset +
  869. (qp->sq.max << qp->sq.wqe_shift));
  870. qp->wrid = kmalloc((qp->rq.max + qp->sq.max) * sizeof (u64),
  871. GFP_KERNEL);
  872. if (!qp->wrid)
  873. goto err_out;
  874. err = mthca_buf_alloc(dev, size, MTHCA_MAX_DIRECT_QP_SIZE,
  875. &qp->queue, &qp->is_direct, pd, 0, &qp->mr);
  876. if (err)
  877. goto err_out;
  878. return 0;
  879. err_out:
  880. kfree(qp->wrid);
  881. return err;
  882. }
  883. static void mthca_free_wqe_buf(struct mthca_dev *dev,
  884. struct mthca_qp *qp)
  885. {
  886. mthca_buf_free(dev, PAGE_ALIGN(qp->send_wqe_offset +
  887. (qp->sq.max << qp->sq.wqe_shift)),
  888. &qp->queue, qp->is_direct, &qp->mr);
  889. kfree(qp->wrid);
  890. }
  891. static int mthca_map_memfree(struct mthca_dev *dev,
  892. struct mthca_qp *qp)
  893. {
  894. int ret;
  895. if (mthca_is_memfree(dev)) {
  896. ret = mthca_table_get(dev, dev->qp_table.qp_table, qp->qpn);
  897. if (ret)
  898. return ret;
  899. ret = mthca_table_get(dev, dev->qp_table.eqp_table, qp->qpn);
  900. if (ret)
  901. goto err_qpc;
  902. ret = mthca_table_get(dev, dev->qp_table.rdb_table,
  903. qp->qpn << dev->qp_table.rdb_shift);
  904. if (ret)
  905. goto err_eqpc;
  906. }
  907. return 0;
  908. err_eqpc:
  909. mthca_table_put(dev, dev->qp_table.eqp_table, qp->qpn);
  910. err_qpc:
  911. mthca_table_put(dev, dev->qp_table.qp_table, qp->qpn);
  912. return ret;
  913. }
  914. static void mthca_unmap_memfree(struct mthca_dev *dev,
  915. struct mthca_qp *qp)
  916. {
  917. mthca_table_put(dev, dev->qp_table.rdb_table,
  918. qp->qpn << dev->qp_table.rdb_shift);
  919. mthca_table_put(dev, dev->qp_table.eqp_table, qp->qpn);
  920. mthca_table_put(dev, dev->qp_table.qp_table, qp->qpn);
  921. }
  922. static int mthca_alloc_memfree(struct mthca_dev *dev,
  923. struct mthca_qp *qp)
  924. {
  925. int ret = 0;
  926. if (mthca_is_memfree(dev)) {
  927. qp->rq.db_index = mthca_alloc_db(dev, MTHCA_DB_TYPE_RQ,
  928. qp->qpn, &qp->rq.db);
  929. if (qp->rq.db_index < 0)
  930. return ret;
  931. qp->sq.db_index = mthca_alloc_db(dev, MTHCA_DB_TYPE_SQ,
  932. qp->qpn, &qp->sq.db);
  933. if (qp->sq.db_index < 0)
  934. mthca_free_db(dev, MTHCA_DB_TYPE_RQ, qp->rq.db_index);
  935. }
  936. return ret;
  937. }
  938. static void mthca_free_memfree(struct mthca_dev *dev,
  939. struct mthca_qp *qp)
  940. {
  941. if (mthca_is_memfree(dev)) {
  942. mthca_free_db(dev, MTHCA_DB_TYPE_SQ, qp->sq.db_index);
  943. mthca_free_db(dev, MTHCA_DB_TYPE_RQ, qp->rq.db_index);
  944. }
  945. }
  946. static int mthca_alloc_qp_common(struct mthca_dev *dev,
  947. struct mthca_pd *pd,
  948. struct mthca_cq *send_cq,
  949. struct mthca_cq *recv_cq,
  950. enum ib_sig_type send_policy,
  951. struct mthca_qp *qp)
  952. {
  953. int ret;
  954. int i;
  955. qp->refcount = 1;
  956. init_waitqueue_head(&qp->wait);
  957. mutex_init(&qp->mutex);
  958. qp->state = IB_QPS_RESET;
  959. qp->atomic_rd_en = 0;
  960. qp->resp_depth = 0;
  961. qp->sq_policy = send_policy;
  962. mthca_wq_reset(&qp->sq);
  963. mthca_wq_reset(&qp->rq);
  964. spin_lock_init(&qp->sq.lock);
  965. spin_lock_init(&qp->rq.lock);
  966. ret = mthca_map_memfree(dev, qp);
  967. if (ret)
  968. return ret;
  969. ret = mthca_alloc_wqe_buf(dev, pd, qp);
  970. if (ret) {
  971. mthca_unmap_memfree(dev, qp);
  972. return ret;
  973. }
  974. mthca_adjust_qp_caps(dev, pd, qp);
  975. /*
  976. * If this is a userspace QP, we're done now. The doorbells
  977. * will be allocated and buffers will be initialized in
  978. * userspace.
  979. */
  980. if (pd->ibpd.uobject)
  981. return 0;
  982. ret = mthca_alloc_memfree(dev, qp);
  983. if (ret) {
  984. mthca_free_wqe_buf(dev, qp);
  985. mthca_unmap_memfree(dev, qp);
  986. return ret;
  987. }
  988. if (mthca_is_memfree(dev)) {
  989. struct mthca_next_seg *next;
  990. struct mthca_data_seg *scatter;
  991. int size = (sizeof (struct mthca_next_seg) +
  992. qp->rq.max_gs * sizeof (struct mthca_data_seg)) / 16;
  993. for (i = 0; i < qp->rq.max; ++i) {
  994. next = get_recv_wqe(qp, i);
  995. next->nda_op = cpu_to_be32(((i + 1) & (qp->rq.max - 1)) <<
  996. qp->rq.wqe_shift);
  997. next->ee_nds = cpu_to_be32(size);
  998. for (scatter = (void *) (next + 1);
  999. (void *) scatter < (void *) next + (1 << qp->rq.wqe_shift);
  1000. ++scatter)
  1001. scatter->lkey = cpu_to_be32(MTHCA_INVAL_LKEY);
  1002. }
  1003. for (i = 0; i < qp->sq.max; ++i) {
  1004. next = get_send_wqe(qp, i);
  1005. next->nda_op = cpu_to_be32((((i + 1) & (qp->sq.max - 1)) <<
  1006. qp->sq.wqe_shift) +
  1007. qp->send_wqe_offset);
  1008. }
  1009. }
  1010. qp->sq.last = get_send_wqe(qp, qp->sq.max - 1);
  1011. qp->rq.last = get_recv_wqe(qp, qp->rq.max - 1);
  1012. return 0;
  1013. }
  1014. static int mthca_set_qp_size(struct mthca_dev *dev, struct ib_qp_cap *cap,
  1015. struct mthca_pd *pd, struct mthca_qp *qp)
  1016. {
  1017. int max_data_size = mthca_max_data_size(dev, qp, dev->limits.max_desc_sz);
  1018. /* Sanity check QP size before proceeding */
  1019. if (cap->max_send_wr > dev->limits.max_wqes ||
  1020. cap->max_recv_wr > dev->limits.max_wqes ||
  1021. cap->max_send_sge > dev->limits.max_sg ||
  1022. cap->max_recv_sge > dev->limits.max_sg ||
  1023. cap->max_inline_data > mthca_max_inline_data(pd, max_data_size))
  1024. return -EINVAL;
  1025. /*
  1026. * For MLX transport we need 2 extra S/G entries:
  1027. * one for the header and one for the checksum at the end
  1028. */
  1029. if (qp->transport == MLX && cap->max_recv_sge + 2 > dev->limits.max_sg)
  1030. return -EINVAL;
  1031. if (mthca_is_memfree(dev)) {
  1032. qp->rq.max = cap->max_recv_wr ?
  1033. roundup_pow_of_two(cap->max_recv_wr) : 0;
  1034. qp->sq.max = cap->max_send_wr ?
  1035. roundup_pow_of_two(cap->max_send_wr) : 0;
  1036. } else {
  1037. qp->rq.max = cap->max_recv_wr;
  1038. qp->sq.max = cap->max_send_wr;
  1039. }
  1040. qp->rq.max_gs = cap->max_recv_sge;
  1041. qp->sq.max_gs = max_t(int, cap->max_send_sge,
  1042. ALIGN(cap->max_inline_data + MTHCA_INLINE_HEADER_SIZE,
  1043. MTHCA_INLINE_CHUNK_SIZE) /
  1044. sizeof (struct mthca_data_seg));
  1045. return 0;
  1046. }
  1047. int mthca_alloc_qp(struct mthca_dev *dev,
  1048. struct mthca_pd *pd,
  1049. struct mthca_cq *send_cq,
  1050. struct mthca_cq *recv_cq,
  1051. enum ib_qp_type type,
  1052. enum ib_sig_type send_policy,
  1053. struct ib_qp_cap *cap,
  1054. struct mthca_qp *qp)
  1055. {
  1056. int err;
  1057. switch (type) {
  1058. case IB_QPT_RC: qp->transport = RC; break;
  1059. case IB_QPT_UC: qp->transport = UC; break;
  1060. case IB_QPT_UD: qp->transport = UD; break;
  1061. default: return -EINVAL;
  1062. }
  1063. err = mthca_set_qp_size(dev, cap, pd, qp);
  1064. if (err)
  1065. return err;
  1066. qp->qpn = mthca_alloc(&dev->qp_table.alloc);
  1067. if (qp->qpn == -1)
  1068. return -ENOMEM;
  1069. /* initialize port to zero for error-catching. */
  1070. qp->port = 0;
  1071. err = mthca_alloc_qp_common(dev, pd, send_cq, recv_cq,
  1072. send_policy, qp);
  1073. if (err) {
  1074. mthca_free(&dev->qp_table.alloc, qp->qpn);
  1075. return err;
  1076. }
  1077. spin_lock_irq(&dev->qp_table.lock);
  1078. mthca_array_set(&dev->qp_table.qp,
  1079. qp->qpn & (dev->limits.num_qps - 1), qp);
  1080. spin_unlock_irq(&dev->qp_table.lock);
  1081. return 0;
  1082. }
  1083. static void mthca_lock_cqs(struct mthca_cq *send_cq, struct mthca_cq *recv_cq)
  1084. {
  1085. if (send_cq == recv_cq)
  1086. spin_lock_irq(&send_cq->lock);
  1087. else if (send_cq->cqn < recv_cq->cqn) {
  1088. spin_lock_irq(&send_cq->lock);
  1089. spin_lock_nested(&recv_cq->lock, SINGLE_DEPTH_NESTING);
  1090. } else {
  1091. spin_lock_irq(&recv_cq->lock);
  1092. spin_lock_nested(&send_cq->lock, SINGLE_DEPTH_NESTING);
  1093. }
  1094. }
  1095. static void mthca_unlock_cqs(struct mthca_cq *send_cq, struct mthca_cq *recv_cq)
  1096. {
  1097. if (send_cq == recv_cq)
  1098. spin_unlock_irq(&send_cq->lock);
  1099. else if (send_cq->cqn < recv_cq->cqn) {
  1100. spin_unlock(&recv_cq->lock);
  1101. spin_unlock_irq(&send_cq->lock);
  1102. } else {
  1103. spin_unlock(&send_cq->lock);
  1104. spin_unlock_irq(&recv_cq->lock);
  1105. }
  1106. }
  1107. int mthca_alloc_sqp(struct mthca_dev *dev,
  1108. struct mthca_pd *pd,
  1109. struct mthca_cq *send_cq,
  1110. struct mthca_cq *recv_cq,
  1111. enum ib_sig_type send_policy,
  1112. struct ib_qp_cap *cap,
  1113. int qpn,
  1114. int port,
  1115. struct mthca_sqp *sqp)
  1116. {
  1117. u32 mqpn = qpn * 2 + dev->qp_table.sqp_start + port - 1;
  1118. int err;
  1119. sqp->qp.transport = MLX;
  1120. err = mthca_set_qp_size(dev, cap, pd, &sqp->qp);
  1121. if (err)
  1122. return err;
  1123. sqp->header_buf_size = sqp->qp.sq.max * MTHCA_UD_HEADER_SIZE;
  1124. sqp->header_buf = dma_alloc_coherent(&dev->pdev->dev, sqp->header_buf_size,
  1125. &sqp->header_dma, GFP_KERNEL);
  1126. if (!sqp->header_buf)
  1127. return -ENOMEM;
  1128. spin_lock_irq(&dev->qp_table.lock);
  1129. if (mthca_array_get(&dev->qp_table.qp, mqpn))
  1130. err = -EBUSY;
  1131. else
  1132. mthca_array_set(&dev->qp_table.qp, mqpn, sqp);
  1133. spin_unlock_irq(&dev->qp_table.lock);
  1134. if (err)
  1135. goto err_out;
  1136. sqp->qp.port = port;
  1137. sqp->qp.qpn = mqpn;
  1138. sqp->qp.transport = MLX;
  1139. err = mthca_alloc_qp_common(dev, pd, send_cq, recv_cq,
  1140. send_policy, &sqp->qp);
  1141. if (err)
  1142. goto err_out_free;
  1143. atomic_inc(&pd->sqp_count);
  1144. return 0;
  1145. err_out_free:
  1146. /*
  1147. * Lock CQs here, so that CQ polling code can do QP lookup
  1148. * without taking a lock.
  1149. */
  1150. mthca_lock_cqs(send_cq, recv_cq);
  1151. spin_lock(&dev->qp_table.lock);
  1152. mthca_array_clear(&dev->qp_table.qp, mqpn);
  1153. spin_unlock(&dev->qp_table.lock);
  1154. mthca_unlock_cqs(send_cq, recv_cq);
  1155. err_out:
  1156. dma_free_coherent(&dev->pdev->dev, sqp->header_buf_size,
  1157. sqp->header_buf, sqp->header_dma);
  1158. return err;
  1159. }
  1160. static inline int get_qp_refcount(struct mthca_dev *dev, struct mthca_qp *qp)
  1161. {
  1162. int c;
  1163. spin_lock_irq(&dev->qp_table.lock);
  1164. c = qp->refcount;
  1165. spin_unlock_irq(&dev->qp_table.lock);
  1166. return c;
  1167. }
  1168. void mthca_free_qp(struct mthca_dev *dev,
  1169. struct mthca_qp *qp)
  1170. {
  1171. u8 status;
  1172. struct mthca_cq *send_cq;
  1173. struct mthca_cq *recv_cq;
  1174. send_cq = to_mcq(qp->ibqp.send_cq);
  1175. recv_cq = to_mcq(qp->ibqp.recv_cq);
  1176. /*
  1177. * Lock CQs here, so that CQ polling code can do QP lookup
  1178. * without taking a lock.
  1179. */
  1180. mthca_lock_cqs(send_cq, recv_cq);
  1181. spin_lock(&dev->qp_table.lock);
  1182. mthca_array_clear(&dev->qp_table.qp,
  1183. qp->qpn & (dev->limits.num_qps - 1));
  1184. --qp->refcount;
  1185. spin_unlock(&dev->qp_table.lock);
  1186. mthca_unlock_cqs(send_cq, recv_cq);
  1187. wait_event(qp->wait, !get_qp_refcount(dev, qp));
  1188. if (qp->state != IB_QPS_RESET)
  1189. mthca_MODIFY_QP(dev, qp->state, IB_QPS_RESET, qp->qpn, 0,
  1190. NULL, 0, &status);
  1191. /*
  1192. * If this is a userspace QP, the buffers, MR, CQs and so on
  1193. * will be cleaned up in userspace, so all we have to do is
  1194. * unref the mem-free tables and free the QPN in our table.
  1195. */
  1196. if (!qp->ibqp.uobject) {
  1197. mthca_cq_clean(dev, to_mcq(qp->ibqp.send_cq), qp->qpn,
  1198. qp->ibqp.srq ? to_msrq(qp->ibqp.srq) : NULL);
  1199. if (qp->ibqp.send_cq != qp->ibqp.recv_cq)
  1200. mthca_cq_clean(dev, to_mcq(qp->ibqp.recv_cq), qp->qpn,
  1201. qp->ibqp.srq ? to_msrq(qp->ibqp.srq) : NULL);
  1202. mthca_free_memfree(dev, qp);
  1203. mthca_free_wqe_buf(dev, qp);
  1204. }
  1205. mthca_unmap_memfree(dev, qp);
  1206. if (is_sqp(dev, qp)) {
  1207. atomic_dec(&(to_mpd(qp->ibqp.pd)->sqp_count));
  1208. dma_free_coherent(&dev->pdev->dev,
  1209. to_msqp(qp)->header_buf_size,
  1210. to_msqp(qp)->header_buf,
  1211. to_msqp(qp)->header_dma);
  1212. } else
  1213. mthca_free(&dev->qp_table.alloc, qp->qpn);
  1214. }
  1215. /* Create UD header for an MLX send and build a data segment for it */
  1216. static int build_mlx_header(struct mthca_dev *dev, struct mthca_sqp *sqp,
  1217. int ind, struct ib_send_wr *wr,
  1218. struct mthca_mlx_seg *mlx,
  1219. struct mthca_data_seg *data)
  1220. {
  1221. int header_size;
  1222. int err;
  1223. u16 pkey;
  1224. ib_ud_header_init(256, /* assume a MAD */
  1225. mthca_ah_grh_present(to_mah(wr->wr.ud.ah)),
  1226. &sqp->ud_header);
  1227. err = mthca_read_ah(dev, to_mah(wr->wr.ud.ah), &sqp->ud_header);
  1228. if (err)
  1229. return err;
  1230. mlx->flags &= ~cpu_to_be32(MTHCA_NEXT_SOLICIT | 1);
  1231. mlx->flags |= cpu_to_be32((!sqp->qp.ibqp.qp_num ? MTHCA_MLX_VL15 : 0) |
  1232. (sqp->ud_header.lrh.destination_lid ==
  1233. IB_LID_PERMISSIVE ? MTHCA_MLX_SLR : 0) |
  1234. (sqp->ud_header.lrh.service_level << 8));
  1235. mlx->rlid = sqp->ud_header.lrh.destination_lid;
  1236. mlx->vcrc = 0;
  1237. switch (wr->opcode) {
  1238. case IB_WR_SEND:
  1239. sqp->ud_header.bth.opcode = IB_OPCODE_UD_SEND_ONLY;
  1240. sqp->ud_header.immediate_present = 0;
  1241. break;
  1242. case IB_WR_SEND_WITH_IMM:
  1243. sqp->ud_header.bth.opcode = IB_OPCODE_UD_SEND_ONLY_WITH_IMMEDIATE;
  1244. sqp->ud_header.immediate_present = 1;
  1245. sqp->ud_header.immediate_data = wr->imm_data;
  1246. break;
  1247. default:
  1248. return -EINVAL;
  1249. }
  1250. sqp->ud_header.lrh.virtual_lane = !sqp->qp.ibqp.qp_num ? 15 : 0;
  1251. if (sqp->ud_header.lrh.destination_lid == IB_LID_PERMISSIVE)
  1252. sqp->ud_header.lrh.source_lid = IB_LID_PERMISSIVE;
  1253. sqp->ud_header.bth.solicited_event = !!(wr->send_flags & IB_SEND_SOLICITED);
  1254. if (!sqp->qp.ibqp.qp_num)
  1255. ib_get_cached_pkey(&dev->ib_dev, sqp->qp.port,
  1256. sqp->pkey_index, &pkey);
  1257. else
  1258. ib_get_cached_pkey(&dev->ib_dev, sqp->qp.port,
  1259. wr->wr.ud.pkey_index, &pkey);
  1260. sqp->ud_header.bth.pkey = cpu_to_be16(pkey);
  1261. sqp->ud_header.bth.destination_qpn = cpu_to_be32(wr->wr.ud.remote_qpn);
  1262. sqp->ud_header.bth.psn = cpu_to_be32((sqp->send_psn++) & ((1 << 24) - 1));
  1263. sqp->ud_header.deth.qkey = cpu_to_be32(wr->wr.ud.remote_qkey & 0x80000000 ?
  1264. sqp->qkey : wr->wr.ud.remote_qkey);
  1265. sqp->ud_header.deth.source_qpn = cpu_to_be32(sqp->qp.ibqp.qp_num);
  1266. header_size = ib_ud_header_pack(&sqp->ud_header,
  1267. sqp->header_buf +
  1268. ind * MTHCA_UD_HEADER_SIZE);
  1269. data->byte_count = cpu_to_be32(header_size);
  1270. data->lkey = cpu_to_be32(to_mpd(sqp->qp.ibqp.pd)->ntmr.ibmr.lkey);
  1271. data->addr = cpu_to_be64(sqp->header_dma +
  1272. ind * MTHCA_UD_HEADER_SIZE);
  1273. return 0;
  1274. }
  1275. static inline int mthca_wq_overflow(struct mthca_wq *wq, int nreq,
  1276. struct ib_cq *ib_cq)
  1277. {
  1278. unsigned cur;
  1279. struct mthca_cq *cq;
  1280. cur = wq->head - wq->tail;
  1281. if (likely(cur + nreq < wq->max))
  1282. return 0;
  1283. cq = to_mcq(ib_cq);
  1284. spin_lock(&cq->lock);
  1285. cur = wq->head - wq->tail;
  1286. spin_unlock(&cq->lock);
  1287. return cur + nreq >= wq->max;
  1288. }
  1289. int mthca_tavor_post_send(struct ib_qp *ibqp, struct ib_send_wr *wr,
  1290. struct ib_send_wr **bad_wr)
  1291. {
  1292. struct mthca_dev *dev = to_mdev(ibqp->device);
  1293. struct mthca_qp *qp = to_mqp(ibqp);
  1294. void *wqe;
  1295. void *prev_wqe;
  1296. unsigned long flags;
  1297. int err = 0;
  1298. int nreq;
  1299. int i;
  1300. int size;
  1301. int size0 = 0;
  1302. u32 f0;
  1303. int ind;
  1304. u8 op0 = 0;
  1305. spin_lock_irqsave(&qp->sq.lock, flags);
  1306. /* XXX check that state is OK to post send */
  1307. ind = qp->sq.next_ind;
  1308. for (nreq = 0; wr; ++nreq, wr = wr->next) {
  1309. if (mthca_wq_overflow(&qp->sq, nreq, qp->ibqp.send_cq)) {
  1310. mthca_err(dev, "SQ %06x full (%u head, %u tail,"
  1311. " %d max, %d nreq)\n", qp->qpn,
  1312. qp->sq.head, qp->sq.tail,
  1313. qp->sq.max, nreq);
  1314. err = -ENOMEM;
  1315. *bad_wr = wr;
  1316. goto out;
  1317. }
  1318. wqe = get_send_wqe(qp, ind);
  1319. prev_wqe = qp->sq.last;
  1320. qp->sq.last = wqe;
  1321. ((struct mthca_next_seg *) wqe)->nda_op = 0;
  1322. ((struct mthca_next_seg *) wqe)->ee_nds = 0;
  1323. ((struct mthca_next_seg *) wqe)->flags =
  1324. ((wr->send_flags & IB_SEND_SIGNALED) ?
  1325. cpu_to_be32(MTHCA_NEXT_CQ_UPDATE) : 0) |
  1326. ((wr->send_flags & IB_SEND_SOLICITED) ?
  1327. cpu_to_be32(MTHCA_NEXT_SOLICIT) : 0) |
  1328. cpu_to_be32(1);
  1329. if (wr->opcode == IB_WR_SEND_WITH_IMM ||
  1330. wr->opcode == IB_WR_RDMA_WRITE_WITH_IMM)
  1331. ((struct mthca_next_seg *) wqe)->imm = wr->imm_data;
  1332. wqe += sizeof (struct mthca_next_seg);
  1333. size = sizeof (struct mthca_next_seg) / 16;
  1334. switch (qp->transport) {
  1335. case RC:
  1336. switch (wr->opcode) {
  1337. case IB_WR_ATOMIC_CMP_AND_SWP:
  1338. case IB_WR_ATOMIC_FETCH_AND_ADD:
  1339. ((struct mthca_raddr_seg *) wqe)->raddr =
  1340. cpu_to_be64(wr->wr.atomic.remote_addr);
  1341. ((struct mthca_raddr_seg *) wqe)->rkey =
  1342. cpu_to_be32(wr->wr.atomic.rkey);
  1343. ((struct mthca_raddr_seg *) wqe)->reserved = 0;
  1344. wqe += sizeof (struct mthca_raddr_seg);
  1345. if (wr->opcode == IB_WR_ATOMIC_CMP_AND_SWP) {
  1346. ((struct mthca_atomic_seg *) wqe)->swap_add =
  1347. cpu_to_be64(wr->wr.atomic.swap);
  1348. ((struct mthca_atomic_seg *) wqe)->compare =
  1349. cpu_to_be64(wr->wr.atomic.compare_add);
  1350. } else {
  1351. ((struct mthca_atomic_seg *) wqe)->swap_add =
  1352. cpu_to_be64(wr->wr.atomic.compare_add);
  1353. ((struct mthca_atomic_seg *) wqe)->compare = 0;
  1354. }
  1355. wqe += sizeof (struct mthca_atomic_seg);
  1356. size += (sizeof (struct mthca_raddr_seg) +
  1357. sizeof (struct mthca_atomic_seg)) / 16;
  1358. break;
  1359. case IB_WR_RDMA_WRITE:
  1360. case IB_WR_RDMA_WRITE_WITH_IMM:
  1361. case IB_WR_RDMA_READ:
  1362. ((struct mthca_raddr_seg *) wqe)->raddr =
  1363. cpu_to_be64(wr->wr.rdma.remote_addr);
  1364. ((struct mthca_raddr_seg *) wqe)->rkey =
  1365. cpu_to_be32(wr->wr.rdma.rkey);
  1366. ((struct mthca_raddr_seg *) wqe)->reserved = 0;
  1367. wqe += sizeof (struct mthca_raddr_seg);
  1368. size += sizeof (struct mthca_raddr_seg) / 16;
  1369. break;
  1370. default:
  1371. /* No extra segments required for sends */
  1372. break;
  1373. }
  1374. break;
  1375. case UC:
  1376. switch (wr->opcode) {
  1377. case IB_WR_RDMA_WRITE:
  1378. case IB_WR_RDMA_WRITE_WITH_IMM:
  1379. ((struct mthca_raddr_seg *) wqe)->raddr =
  1380. cpu_to_be64(wr->wr.rdma.remote_addr);
  1381. ((struct mthca_raddr_seg *) wqe)->rkey =
  1382. cpu_to_be32(wr->wr.rdma.rkey);
  1383. ((struct mthca_raddr_seg *) wqe)->reserved = 0;
  1384. wqe += sizeof (struct mthca_raddr_seg);
  1385. size += sizeof (struct mthca_raddr_seg) / 16;
  1386. break;
  1387. default:
  1388. /* No extra segments required for sends */
  1389. break;
  1390. }
  1391. break;
  1392. case UD:
  1393. ((struct mthca_tavor_ud_seg *) wqe)->lkey =
  1394. cpu_to_be32(to_mah(wr->wr.ud.ah)->key);
  1395. ((struct mthca_tavor_ud_seg *) wqe)->av_addr =
  1396. cpu_to_be64(to_mah(wr->wr.ud.ah)->avdma);
  1397. ((struct mthca_tavor_ud_seg *) wqe)->dqpn =
  1398. cpu_to_be32(wr->wr.ud.remote_qpn);
  1399. ((struct mthca_tavor_ud_seg *) wqe)->qkey =
  1400. cpu_to_be32(wr->wr.ud.remote_qkey);
  1401. wqe += sizeof (struct mthca_tavor_ud_seg);
  1402. size += sizeof (struct mthca_tavor_ud_seg) / 16;
  1403. break;
  1404. case MLX:
  1405. err = build_mlx_header(dev, to_msqp(qp), ind, wr,
  1406. wqe - sizeof (struct mthca_next_seg),
  1407. wqe);
  1408. if (err) {
  1409. *bad_wr = wr;
  1410. goto out;
  1411. }
  1412. wqe += sizeof (struct mthca_data_seg);
  1413. size += sizeof (struct mthca_data_seg) / 16;
  1414. break;
  1415. }
  1416. if (wr->num_sge > qp->sq.max_gs) {
  1417. mthca_err(dev, "too many gathers\n");
  1418. err = -EINVAL;
  1419. *bad_wr = wr;
  1420. goto out;
  1421. }
  1422. for (i = 0; i < wr->num_sge; ++i) {
  1423. ((struct mthca_data_seg *) wqe)->byte_count =
  1424. cpu_to_be32(wr->sg_list[i].length);
  1425. ((struct mthca_data_seg *) wqe)->lkey =
  1426. cpu_to_be32(wr->sg_list[i].lkey);
  1427. ((struct mthca_data_seg *) wqe)->addr =
  1428. cpu_to_be64(wr->sg_list[i].addr);
  1429. wqe += sizeof (struct mthca_data_seg);
  1430. size += sizeof (struct mthca_data_seg) / 16;
  1431. }
  1432. /* Add one more inline data segment for ICRC */
  1433. if (qp->transport == MLX) {
  1434. ((struct mthca_data_seg *) wqe)->byte_count =
  1435. cpu_to_be32((1 << 31) | 4);
  1436. ((u32 *) wqe)[1] = 0;
  1437. wqe += sizeof (struct mthca_data_seg);
  1438. size += sizeof (struct mthca_data_seg) / 16;
  1439. }
  1440. qp->wrid[ind + qp->rq.max] = wr->wr_id;
  1441. if (wr->opcode >= ARRAY_SIZE(mthca_opcode)) {
  1442. mthca_err(dev, "opcode invalid\n");
  1443. err = -EINVAL;
  1444. *bad_wr = wr;
  1445. goto out;
  1446. }
  1447. ((struct mthca_next_seg *) prev_wqe)->nda_op =
  1448. cpu_to_be32(((ind << qp->sq.wqe_shift) +
  1449. qp->send_wqe_offset) |
  1450. mthca_opcode[wr->opcode]);
  1451. wmb();
  1452. ((struct mthca_next_seg *) prev_wqe)->ee_nds =
  1453. cpu_to_be32((size0 ? 0 : MTHCA_NEXT_DBD) | size |
  1454. ((wr->send_flags & IB_SEND_FENCE) ?
  1455. MTHCA_NEXT_FENCE : 0));
  1456. if (!size0) {
  1457. size0 = size;
  1458. op0 = mthca_opcode[wr->opcode];
  1459. f0 = wr->send_flags & IB_SEND_FENCE ?
  1460. MTHCA_SEND_DOORBELL_FENCE : 0;
  1461. }
  1462. ++ind;
  1463. if (unlikely(ind >= qp->sq.max))
  1464. ind -= qp->sq.max;
  1465. }
  1466. out:
  1467. if (likely(nreq)) {
  1468. __be32 doorbell[2];
  1469. doorbell[0] = cpu_to_be32(((qp->sq.next_ind << qp->sq.wqe_shift) +
  1470. qp->send_wqe_offset) | f0 | op0);
  1471. doorbell[1] = cpu_to_be32((qp->qpn << 8) | size0);
  1472. wmb();
  1473. mthca_write64(doorbell,
  1474. dev->kar + MTHCA_SEND_DOORBELL,
  1475. MTHCA_GET_DOORBELL_LOCK(&dev->doorbell_lock));
  1476. /*
  1477. * Make sure doorbells don't leak out of SQ spinlock
  1478. * and reach the HCA out of order:
  1479. */
  1480. mmiowb();
  1481. }
  1482. qp->sq.next_ind = ind;
  1483. qp->sq.head += nreq;
  1484. spin_unlock_irqrestore(&qp->sq.lock, flags);
  1485. return err;
  1486. }
  1487. int mthca_tavor_post_receive(struct ib_qp *ibqp, struct ib_recv_wr *wr,
  1488. struct ib_recv_wr **bad_wr)
  1489. {
  1490. struct mthca_dev *dev = to_mdev(ibqp->device);
  1491. struct mthca_qp *qp = to_mqp(ibqp);
  1492. __be32 doorbell[2];
  1493. unsigned long flags;
  1494. int err = 0;
  1495. int nreq;
  1496. int i;
  1497. int size;
  1498. int size0 = 0;
  1499. int ind;
  1500. void *wqe;
  1501. void *prev_wqe;
  1502. spin_lock_irqsave(&qp->rq.lock, flags);
  1503. /* XXX check that state is OK to post receive */
  1504. ind = qp->rq.next_ind;
  1505. for (nreq = 0; wr; wr = wr->next) {
  1506. if (mthca_wq_overflow(&qp->rq, nreq, qp->ibqp.recv_cq)) {
  1507. mthca_err(dev, "RQ %06x full (%u head, %u tail,"
  1508. " %d max, %d nreq)\n", qp->qpn,
  1509. qp->rq.head, qp->rq.tail,
  1510. qp->rq.max, nreq);
  1511. err = -ENOMEM;
  1512. *bad_wr = wr;
  1513. goto out;
  1514. }
  1515. wqe = get_recv_wqe(qp, ind);
  1516. prev_wqe = qp->rq.last;
  1517. qp->rq.last = wqe;
  1518. ((struct mthca_next_seg *) wqe)->nda_op = 0;
  1519. ((struct mthca_next_seg *) wqe)->ee_nds =
  1520. cpu_to_be32(MTHCA_NEXT_DBD);
  1521. ((struct mthca_next_seg *) wqe)->flags = 0;
  1522. wqe += sizeof (struct mthca_next_seg);
  1523. size = sizeof (struct mthca_next_seg) / 16;
  1524. if (unlikely(wr->num_sge > qp->rq.max_gs)) {
  1525. err = -EINVAL;
  1526. *bad_wr = wr;
  1527. goto out;
  1528. }
  1529. for (i = 0; i < wr->num_sge; ++i) {
  1530. ((struct mthca_data_seg *) wqe)->byte_count =
  1531. cpu_to_be32(wr->sg_list[i].length);
  1532. ((struct mthca_data_seg *) wqe)->lkey =
  1533. cpu_to_be32(wr->sg_list[i].lkey);
  1534. ((struct mthca_data_seg *) wqe)->addr =
  1535. cpu_to_be64(wr->sg_list[i].addr);
  1536. wqe += sizeof (struct mthca_data_seg);
  1537. size += sizeof (struct mthca_data_seg) / 16;
  1538. }
  1539. qp->wrid[ind] = wr->wr_id;
  1540. ((struct mthca_next_seg *) prev_wqe)->nda_op =
  1541. cpu_to_be32((ind << qp->rq.wqe_shift) | 1);
  1542. wmb();
  1543. ((struct mthca_next_seg *) prev_wqe)->ee_nds =
  1544. cpu_to_be32(MTHCA_NEXT_DBD | size);
  1545. if (!size0)
  1546. size0 = size;
  1547. ++ind;
  1548. if (unlikely(ind >= qp->rq.max))
  1549. ind -= qp->rq.max;
  1550. ++nreq;
  1551. if (unlikely(nreq == MTHCA_TAVOR_MAX_WQES_PER_RECV_DB)) {
  1552. nreq = 0;
  1553. doorbell[0] = cpu_to_be32((qp->rq.next_ind << qp->rq.wqe_shift) | size0);
  1554. doorbell[1] = cpu_to_be32(qp->qpn << 8);
  1555. wmb();
  1556. mthca_write64(doorbell,
  1557. dev->kar + MTHCA_RECEIVE_DOORBELL,
  1558. MTHCA_GET_DOORBELL_LOCK(&dev->doorbell_lock));
  1559. qp->rq.head += MTHCA_TAVOR_MAX_WQES_PER_RECV_DB;
  1560. size0 = 0;
  1561. }
  1562. }
  1563. out:
  1564. if (likely(nreq)) {
  1565. doorbell[0] = cpu_to_be32((qp->rq.next_ind << qp->rq.wqe_shift) | size0);
  1566. doorbell[1] = cpu_to_be32((qp->qpn << 8) | nreq);
  1567. wmb();
  1568. mthca_write64(doorbell,
  1569. dev->kar + MTHCA_RECEIVE_DOORBELL,
  1570. MTHCA_GET_DOORBELL_LOCK(&dev->doorbell_lock));
  1571. }
  1572. qp->rq.next_ind = ind;
  1573. qp->rq.head += nreq;
  1574. /*
  1575. * Make sure doorbells don't leak out of RQ spinlock and reach
  1576. * the HCA out of order:
  1577. */
  1578. mmiowb();
  1579. spin_unlock_irqrestore(&qp->rq.lock, flags);
  1580. return err;
  1581. }
  1582. int mthca_arbel_post_send(struct ib_qp *ibqp, struct ib_send_wr *wr,
  1583. struct ib_send_wr **bad_wr)
  1584. {
  1585. struct mthca_dev *dev = to_mdev(ibqp->device);
  1586. struct mthca_qp *qp = to_mqp(ibqp);
  1587. __be32 doorbell[2];
  1588. void *wqe;
  1589. void *prev_wqe;
  1590. unsigned long flags;
  1591. int err = 0;
  1592. int nreq;
  1593. int i;
  1594. int size;
  1595. int size0 = 0;
  1596. u32 f0;
  1597. int ind;
  1598. u8 op0 = 0;
  1599. spin_lock_irqsave(&qp->sq.lock, flags);
  1600. /* XXX check that state is OK to post send */
  1601. ind = qp->sq.head & (qp->sq.max - 1);
  1602. for (nreq = 0; wr; ++nreq, wr = wr->next) {
  1603. if (unlikely(nreq == MTHCA_ARBEL_MAX_WQES_PER_SEND_DB)) {
  1604. nreq = 0;
  1605. doorbell[0] = cpu_to_be32((MTHCA_ARBEL_MAX_WQES_PER_SEND_DB << 24) |
  1606. ((qp->sq.head & 0xffff) << 8) |
  1607. f0 | op0);
  1608. doorbell[1] = cpu_to_be32((qp->qpn << 8) | size0);
  1609. qp->sq.head += MTHCA_ARBEL_MAX_WQES_PER_SEND_DB;
  1610. size0 = 0;
  1611. /*
  1612. * Make sure that descriptors are written before
  1613. * doorbell record.
  1614. */
  1615. wmb();
  1616. *qp->sq.db = cpu_to_be32(qp->sq.head & 0xffff);
  1617. /*
  1618. * Make sure doorbell record is written before we
  1619. * write MMIO send doorbell.
  1620. */
  1621. wmb();
  1622. mthca_write64(doorbell,
  1623. dev->kar + MTHCA_SEND_DOORBELL,
  1624. MTHCA_GET_DOORBELL_LOCK(&dev->doorbell_lock));
  1625. }
  1626. if (mthca_wq_overflow(&qp->sq, nreq, qp->ibqp.send_cq)) {
  1627. mthca_err(dev, "SQ %06x full (%u head, %u tail,"
  1628. " %d max, %d nreq)\n", qp->qpn,
  1629. qp->sq.head, qp->sq.tail,
  1630. qp->sq.max, nreq);
  1631. err = -ENOMEM;
  1632. *bad_wr = wr;
  1633. goto out;
  1634. }
  1635. wqe = get_send_wqe(qp, ind);
  1636. prev_wqe = qp->sq.last;
  1637. qp->sq.last = wqe;
  1638. ((struct mthca_next_seg *) wqe)->flags =
  1639. ((wr->send_flags & IB_SEND_SIGNALED) ?
  1640. cpu_to_be32(MTHCA_NEXT_CQ_UPDATE) : 0) |
  1641. ((wr->send_flags & IB_SEND_SOLICITED) ?
  1642. cpu_to_be32(MTHCA_NEXT_SOLICIT) : 0) |
  1643. cpu_to_be32(1);
  1644. if (wr->opcode == IB_WR_SEND_WITH_IMM ||
  1645. wr->opcode == IB_WR_RDMA_WRITE_WITH_IMM)
  1646. ((struct mthca_next_seg *) wqe)->imm = wr->imm_data;
  1647. wqe += sizeof (struct mthca_next_seg);
  1648. size = sizeof (struct mthca_next_seg) / 16;
  1649. switch (qp->transport) {
  1650. case RC:
  1651. switch (wr->opcode) {
  1652. case IB_WR_ATOMIC_CMP_AND_SWP:
  1653. case IB_WR_ATOMIC_FETCH_AND_ADD:
  1654. ((struct mthca_raddr_seg *) wqe)->raddr =
  1655. cpu_to_be64(wr->wr.atomic.remote_addr);
  1656. ((struct mthca_raddr_seg *) wqe)->rkey =
  1657. cpu_to_be32(wr->wr.atomic.rkey);
  1658. ((struct mthca_raddr_seg *) wqe)->reserved = 0;
  1659. wqe += sizeof (struct mthca_raddr_seg);
  1660. if (wr->opcode == IB_WR_ATOMIC_CMP_AND_SWP) {
  1661. ((struct mthca_atomic_seg *) wqe)->swap_add =
  1662. cpu_to_be64(wr->wr.atomic.swap);
  1663. ((struct mthca_atomic_seg *) wqe)->compare =
  1664. cpu_to_be64(wr->wr.atomic.compare_add);
  1665. } else {
  1666. ((struct mthca_atomic_seg *) wqe)->swap_add =
  1667. cpu_to_be64(wr->wr.atomic.compare_add);
  1668. ((struct mthca_atomic_seg *) wqe)->compare = 0;
  1669. }
  1670. wqe += sizeof (struct mthca_atomic_seg);
  1671. size += (sizeof (struct mthca_raddr_seg) +
  1672. sizeof (struct mthca_atomic_seg)) / 16;
  1673. break;
  1674. case IB_WR_RDMA_READ:
  1675. case IB_WR_RDMA_WRITE:
  1676. case IB_WR_RDMA_WRITE_WITH_IMM:
  1677. ((struct mthca_raddr_seg *) wqe)->raddr =
  1678. cpu_to_be64(wr->wr.rdma.remote_addr);
  1679. ((struct mthca_raddr_seg *) wqe)->rkey =
  1680. cpu_to_be32(wr->wr.rdma.rkey);
  1681. ((struct mthca_raddr_seg *) wqe)->reserved = 0;
  1682. wqe += sizeof (struct mthca_raddr_seg);
  1683. size += sizeof (struct mthca_raddr_seg) / 16;
  1684. break;
  1685. default:
  1686. /* No extra segments required for sends */
  1687. break;
  1688. }
  1689. break;
  1690. case UC:
  1691. switch (wr->opcode) {
  1692. case IB_WR_RDMA_WRITE:
  1693. case IB_WR_RDMA_WRITE_WITH_IMM:
  1694. ((struct mthca_raddr_seg *) wqe)->raddr =
  1695. cpu_to_be64(wr->wr.rdma.remote_addr);
  1696. ((struct mthca_raddr_seg *) wqe)->rkey =
  1697. cpu_to_be32(wr->wr.rdma.rkey);
  1698. ((struct mthca_raddr_seg *) wqe)->reserved = 0;
  1699. wqe += sizeof (struct mthca_raddr_seg);
  1700. size += sizeof (struct mthca_raddr_seg) / 16;
  1701. break;
  1702. default:
  1703. /* No extra segments required for sends */
  1704. break;
  1705. }
  1706. break;
  1707. case UD:
  1708. memcpy(((struct mthca_arbel_ud_seg *) wqe)->av,
  1709. to_mah(wr->wr.ud.ah)->av, MTHCA_AV_SIZE);
  1710. ((struct mthca_arbel_ud_seg *) wqe)->dqpn =
  1711. cpu_to_be32(wr->wr.ud.remote_qpn);
  1712. ((struct mthca_arbel_ud_seg *) wqe)->qkey =
  1713. cpu_to_be32(wr->wr.ud.remote_qkey);
  1714. wqe += sizeof (struct mthca_arbel_ud_seg);
  1715. size += sizeof (struct mthca_arbel_ud_seg) / 16;
  1716. break;
  1717. case MLX:
  1718. err = build_mlx_header(dev, to_msqp(qp), ind, wr,
  1719. wqe - sizeof (struct mthca_next_seg),
  1720. wqe);
  1721. if (err) {
  1722. *bad_wr = wr;
  1723. goto out;
  1724. }
  1725. wqe += sizeof (struct mthca_data_seg);
  1726. size += sizeof (struct mthca_data_seg) / 16;
  1727. break;
  1728. }
  1729. if (wr->num_sge > qp->sq.max_gs) {
  1730. mthca_err(dev, "too many gathers\n");
  1731. err = -EINVAL;
  1732. *bad_wr = wr;
  1733. goto out;
  1734. }
  1735. for (i = 0; i < wr->num_sge; ++i) {
  1736. ((struct mthca_data_seg *) wqe)->byte_count =
  1737. cpu_to_be32(wr->sg_list[i].length);
  1738. ((struct mthca_data_seg *) wqe)->lkey =
  1739. cpu_to_be32(wr->sg_list[i].lkey);
  1740. ((struct mthca_data_seg *) wqe)->addr =
  1741. cpu_to_be64(wr->sg_list[i].addr);
  1742. wqe += sizeof (struct mthca_data_seg);
  1743. size += sizeof (struct mthca_data_seg) / 16;
  1744. }
  1745. /* Add one more inline data segment for ICRC */
  1746. if (qp->transport == MLX) {
  1747. ((struct mthca_data_seg *) wqe)->byte_count =
  1748. cpu_to_be32((1 << 31) | 4);
  1749. ((u32 *) wqe)[1] = 0;
  1750. wqe += sizeof (struct mthca_data_seg);
  1751. size += sizeof (struct mthca_data_seg) / 16;
  1752. }
  1753. qp->wrid[ind + qp->rq.max] = wr->wr_id;
  1754. if (wr->opcode >= ARRAY_SIZE(mthca_opcode)) {
  1755. mthca_err(dev, "opcode invalid\n");
  1756. err = -EINVAL;
  1757. *bad_wr = wr;
  1758. goto out;
  1759. }
  1760. ((struct mthca_next_seg *) prev_wqe)->nda_op =
  1761. cpu_to_be32(((ind << qp->sq.wqe_shift) +
  1762. qp->send_wqe_offset) |
  1763. mthca_opcode[wr->opcode]);
  1764. wmb();
  1765. ((struct mthca_next_seg *) prev_wqe)->ee_nds =
  1766. cpu_to_be32(MTHCA_NEXT_DBD | size |
  1767. ((wr->send_flags & IB_SEND_FENCE) ?
  1768. MTHCA_NEXT_FENCE : 0));
  1769. if (!size0) {
  1770. size0 = size;
  1771. op0 = mthca_opcode[wr->opcode];
  1772. f0 = wr->send_flags & IB_SEND_FENCE ?
  1773. MTHCA_SEND_DOORBELL_FENCE : 0;
  1774. }
  1775. ++ind;
  1776. if (unlikely(ind >= qp->sq.max))
  1777. ind -= qp->sq.max;
  1778. }
  1779. out:
  1780. if (likely(nreq)) {
  1781. doorbell[0] = cpu_to_be32((nreq << 24) |
  1782. ((qp->sq.head & 0xffff) << 8) |
  1783. f0 | op0);
  1784. doorbell[1] = cpu_to_be32((qp->qpn << 8) | size0);
  1785. qp->sq.head += nreq;
  1786. /*
  1787. * Make sure that descriptors are written before
  1788. * doorbell record.
  1789. */
  1790. wmb();
  1791. *qp->sq.db = cpu_to_be32(qp->sq.head & 0xffff);
  1792. /*
  1793. * Make sure doorbell record is written before we
  1794. * write MMIO send doorbell.
  1795. */
  1796. wmb();
  1797. mthca_write64(doorbell,
  1798. dev->kar + MTHCA_SEND_DOORBELL,
  1799. MTHCA_GET_DOORBELL_LOCK(&dev->doorbell_lock));
  1800. }
  1801. /*
  1802. * Make sure doorbells don't leak out of SQ spinlock and reach
  1803. * the HCA out of order:
  1804. */
  1805. mmiowb();
  1806. spin_unlock_irqrestore(&qp->sq.lock, flags);
  1807. return err;
  1808. }
  1809. int mthca_arbel_post_receive(struct ib_qp *ibqp, struct ib_recv_wr *wr,
  1810. struct ib_recv_wr **bad_wr)
  1811. {
  1812. struct mthca_dev *dev = to_mdev(ibqp->device);
  1813. struct mthca_qp *qp = to_mqp(ibqp);
  1814. unsigned long flags;
  1815. int err = 0;
  1816. int nreq;
  1817. int ind;
  1818. int i;
  1819. void *wqe;
  1820. spin_lock_irqsave(&qp->rq.lock, flags);
  1821. /* XXX check that state is OK to post receive */
  1822. ind = qp->rq.head & (qp->rq.max - 1);
  1823. for (nreq = 0; wr; ++nreq, wr = wr->next) {
  1824. if (mthca_wq_overflow(&qp->rq, nreq, qp->ibqp.recv_cq)) {
  1825. mthca_err(dev, "RQ %06x full (%u head, %u tail,"
  1826. " %d max, %d nreq)\n", qp->qpn,
  1827. qp->rq.head, qp->rq.tail,
  1828. qp->rq.max, nreq);
  1829. err = -ENOMEM;
  1830. *bad_wr = wr;
  1831. goto out;
  1832. }
  1833. wqe = get_recv_wqe(qp, ind);
  1834. ((struct mthca_next_seg *) wqe)->flags = 0;
  1835. wqe += sizeof (struct mthca_next_seg);
  1836. if (unlikely(wr->num_sge > qp->rq.max_gs)) {
  1837. err = -EINVAL;
  1838. *bad_wr = wr;
  1839. goto out;
  1840. }
  1841. for (i = 0; i < wr->num_sge; ++i) {
  1842. ((struct mthca_data_seg *) wqe)->byte_count =
  1843. cpu_to_be32(wr->sg_list[i].length);
  1844. ((struct mthca_data_seg *) wqe)->lkey =
  1845. cpu_to_be32(wr->sg_list[i].lkey);
  1846. ((struct mthca_data_seg *) wqe)->addr =
  1847. cpu_to_be64(wr->sg_list[i].addr);
  1848. wqe += sizeof (struct mthca_data_seg);
  1849. }
  1850. if (i < qp->rq.max_gs) {
  1851. ((struct mthca_data_seg *) wqe)->byte_count = 0;
  1852. ((struct mthca_data_seg *) wqe)->lkey = cpu_to_be32(MTHCA_INVAL_LKEY);
  1853. ((struct mthca_data_seg *) wqe)->addr = 0;
  1854. }
  1855. qp->wrid[ind] = wr->wr_id;
  1856. ++ind;
  1857. if (unlikely(ind >= qp->rq.max))
  1858. ind -= qp->rq.max;
  1859. }
  1860. out:
  1861. if (likely(nreq)) {
  1862. qp->rq.head += nreq;
  1863. /*
  1864. * Make sure that descriptors are written before
  1865. * doorbell record.
  1866. */
  1867. wmb();
  1868. *qp->rq.db = cpu_to_be32(qp->rq.head & 0xffff);
  1869. }
  1870. spin_unlock_irqrestore(&qp->rq.lock, flags);
  1871. return err;
  1872. }
  1873. void mthca_free_err_wqe(struct mthca_dev *dev, struct mthca_qp *qp, int is_send,
  1874. int index, int *dbd, __be32 *new_wqe)
  1875. {
  1876. struct mthca_next_seg *next;
  1877. /*
  1878. * For SRQs, all WQEs generate a CQE, so we're always at the
  1879. * end of the doorbell chain.
  1880. */
  1881. if (qp->ibqp.srq) {
  1882. *new_wqe = 0;
  1883. return;
  1884. }
  1885. if (is_send)
  1886. next = get_send_wqe(qp, index);
  1887. else
  1888. next = get_recv_wqe(qp, index);
  1889. *dbd = !!(next->ee_nds & cpu_to_be32(MTHCA_NEXT_DBD));
  1890. if (next->ee_nds & cpu_to_be32(0x3f))
  1891. *new_wqe = (next->nda_op & cpu_to_be32(~0x3f)) |
  1892. (next->ee_nds & cpu_to_be32(0x3f));
  1893. else
  1894. *new_wqe = 0;
  1895. }
  1896. int mthca_init_qp_table(struct mthca_dev *dev)
  1897. {
  1898. int err;
  1899. u8 status;
  1900. int i;
  1901. spin_lock_init(&dev->qp_table.lock);
  1902. /*
  1903. * We reserve 2 extra QPs per port for the special QPs. The
  1904. * special QP for port 1 has to be even, so round up.
  1905. */
  1906. dev->qp_table.sqp_start = (dev->limits.reserved_qps + 1) & ~1UL;
  1907. err = mthca_alloc_init(&dev->qp_table.alloc,
  1908. dev->limits.num_qps,
  1909. (1 << 24) - 1,
  1910. dev->qp_table.sqp_start +
  1911. MTHCA_MAX_PORTS * 2);
  1912. if (err)
  1913. return err;
  1914. err = mthca_array_init(&dev->qp_table.qp,
  1915. dev->limits.num_qps);
  1916. if (err) {
  1917. mthca_alloc_cleanup(&dev->qp_table.alloc);
  1918. return err;
  1919. }
  1920. for (i = 0; i < 2; ++i) {
  1921. err = mthca_CONF_SPECIAL_QP(dev, i ? IB_QPT_GSI : IB_QPT_SMI,
  1922. dev->qp_table.sqp_start + i * 2,
  1923. &status);
  1924. if (err)
  1925. goto err_out;
  1926. if (status) {
  1927. mthca_warn(dev, "CONF_SPECIAL_QP returned "
  1928. "status %02x, aborting.\n",
  1929. status);
  1930. err = -EINVAL;
  1931. goto err_out;
  1932. }
  1933. }
  1934. return 0;
  1935. err_out:
  1936. for (i = 0; i < 2; ++i)
  1937. mthca_CONF_SPECIAL_QP(dev, i, 0, &status);
  1938. mthca_array_cleanup(&dev->qp_table.qp, dev->limits.num_qps);
  1939. mthca_alloc_cleanup(&dev->qp_table.alloc);
  1940. return err;
  1941. }
  1942. void mthca_cleanup_qp_table(struct mthca_dev *dev)
  1943. {
  1944. int i;
  1945. u8 status;
  1946. for (i = 0; i < 2; ++i)
  1947. mthca_CONF_SPECIAL_QP(dev, i, 0, &status);
  1948. mthca_array_cleanup(&dev->qp_table.qp, dev->limits.num_qps);
  1949. mthca_alloc_cleanup(&dev->qp_table.alloc);
  1950. }