proc-v6.S 6.6 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279
  1. /*
  2. * linux/arch/arm/mm/proc-v6.S
  3. *
  4. * Copyright (C) 2001 Deep Blue Solutions Ltd.
  5. * Modified by Catalin Marinas for noMMU support
  6. *
  7. * This program is free software; you can redistribute it and/or modify
  8. * it under the terms of the GNU General Public License version 2 as
  9. * published by the Free Software Foundation.
  10. *
  11. * This is the "shell" of the ARMv6 processor support.
  12. */
  13. #include <linux/linkage.h>
  14. #include <asm/assembler.h>
  15. #include <asm/asm-offsets.h>
  16. #include <asm/elf.h>
  17. #include <asm/hardware/arm_scu.h>
  18. #include <asm/pgtable-hwdef.h>
  19. #include <asm/pgtable.h>
  20. #include "proc-macros.S"
  21. #define D_CACHE_LINE_SIZE 32
  22. #define TTB_C (1 << 0)
  23. #define TTB_S (1 << 1)
  24. #define TTB_IMP (1 << 2)
  25. #define TTB_RGN_NC (0 << 3)
  26. #define TTB_RGN_WBWA (1 << 3)
  27. #define TTB_RGN_WT (2 << 3)
  28. #define TTB_RGN_WB (3 << 3)
  29. ENTRY(cpu_v6_proc_init)
  30. mov pc, lr
  31. ENTRY(cpu_v6_proc_fin)
  32. stmfd sp!, {lr}
  33. cpsid if @ disable interrupts
  34. bl v6_flush_kern_cache_all
  35. mrc p15, 0, r0, c1, c0, 0 @ ctrl register
  36. bic r0, r0, #0x1000 @ ...i............
  37. bic r0, r0, #0x0006 @ .............ca.
  38. mcr p15, 0, r0, c1, c0, 0 @ disable caches
  39. ldmfd sp!, {pc}
  40. /*
  41. * cpu_v6_reset(loc)
  42. *
  43. * Perform a soft reset of the system. Put the CPU into the
  44. * same state as it would be if it had been reset, and branch
  45. * to what would be the reset vector.
  46. *
  47. * - loc - location to jump to for soft reset
  48. *
  49. * It is assumed that:
  50. */
  51. .align 5
  52. ENTRY(cpu_v6_reset)
  53. mov pc, r0
  54. /*
  55. * cpu_v6_do_idle()
  56. *
  57. * Idle the processor (eg, wait for interrupt).
  58. *
  59. * IRQs are already disabled.
  60. */
  61. ENTRY(cpu_v6_do_idle)
  62. mcr p15, 0, r1, c7, c0, 4 @ wait for interrupt
  63. mov pc, lr
  64. ENTRY(cpu_v6_dcache_clean_area)
  65. #ifndef TLB_CAN_READ_FROM_L1_CACHE
  66. 1: mcr p15, 0, r0, c7, c10, 1 @ clean D entry
  67. add r0, r0, #D_CACHE_LINE_SIZE
  68. subs r1, r1, #D_CACHE_LINE_SIZE
  69. bhi 1b
  70. #endif
  71. mov pc, lr
  72. /*
  73. * cpu_arm926_switch_mm(pgd_phys, tsk)
  74. *
  75. * Set the translation table base pointer to be pgd_phys
  76. *
  77. * - pgd_phys - physical address of new TTB
  78. *
  79. * It is assumed that:
  80. * - we are not using split page tables
  81. */
  82. ENTRY(cpu_v6_switch_mm)
  83. #ifdef CONFIG_MMU
  84. mov r2, #0
  85. ldr r1, [r1, #MM_CONTEXT_ID] @ get mm->context.id
  86. #ifdef CONFIG_SMP
  87. orr r0, r0, #TTB_RGN_WBWA|TTB_S @ mark PTWs shared, outer cacheable
  88. #endif
  89. mcr p15, 0, r2, c7, c5, 6 @ flush BTAC/BTB
  90. mcr p15, 0, r2, c7, c10, 4 @ drain write buffer
  91. mcr p15, 0, r0, c2, c0, 0 @ set TTB 0
  92. mcr p15, 0, r1, c13, c0, 1 @ set context ID
  93. #endif
  94. mov pc, lr
  95. /*
  96. * cpu_v6_set_pte_ext(ptep, pte, ext)
  97. *
  98. * Set a level 2 translation table entry.
  99. *
  100. * - ptep - pointer to level 2 translation table entry
  101. * (hardware version is stored at -1024 bytes)
  102. * - pte - PTE value to store
  103. * - ext - value for extended PTE bits
  104. *
  105. * Permissions:
  106. * YUWD APX AP1 AP0 SVC User
  107. * 0xxx 0 0 0 no acc no acc
  108. * 100x 1 0 1 r/o no acc
  109. * 10x0 1 0 1 r/o no acc
  110. * 1011 0 0 1 r/w no acc
  111. * 110x 0 1 0 r/w r/o
  112. * 11x0 0 1 0 r/w r/o
  113. * 1111 0 1 1 r/w r/w
  114. */
  115. ENTRY(cpu_v6_set_pte_ext)
  116. #ifdef CONFIG_MMU
  117. str r1, [r0], #-2048 @ linux version
  118. bic r3, r1, #0x000003f0
  119. bic r3, r3, #0x00000003
  120. orr r3, r3, r2
  121. orr r3, r3, #PTE_EXT_AP0 | 2
  122. tst r1, #L_PTE_WRITE
  123. tstne r1, #L_PTE_DIRTY
  124. orreq r3, r3, #PTE_EXT_APX
  125. tst r1, #L_PTE_USER
  126. orrne r3, r3, #PTE_EXT_AP1
  127. tstne r3, #PTE_EXT_APX
  128. bicne r3, r3, #PTE_EXT_APX | PTE_EXT_AP0
  129. tst r1, #L_PTE_YOUNG
  130. biceq r3, r3, #PTE_EXT_APX | PTE_EXT_AP_MASK
  131. tst r1, #L_PTE_EXEC
  132. orreq r3, r3, #PTE_EXT_XN
  133. tst r1, #L_PTE_PRESENT
  134. moveq r3, #0
  135. str r3, [r0]
  136. mcr p15, 0, r0, c7, c10, 1 @ flush_pte
  137. #endif
  138. mov pc, lr
  139. cpu_v6_name:
  140. .asciz "ARMv6-compatible processor"
  141. .align
  142. .section ".text.init", #alloc, #execinstr
  143. /*
  144. * __v6_setup
  145. *
  146. * Initialise TLB, Caches, and MMU state ready to switch the MMU
  147. * on. Return in r0 the new CP15 C1 control register setting.
  148. *
  149. * We automatically detect if we have a Harvard cache, and use the
  150. * Harvard cache control instructions insead of the unified cache
  151. * control instructions.
  152. *
  153. * This should be able to cover all ARMv6 cores.
  154. *
  155. * It is assumed that:
  156. * - cache type register is implemented
  157. */
  158. __v6_setup:
  159. #ifdef CONFIG_SMP
  160. /* Set up the SCU on core 0 only */
  161. mrc p15, 0, r0, c0, c0, 5 @ CPU core number
  162. ands r0, r0, #15
  163. moveq r0, #0x10000000 @ SCU_BASE
  164. orreq r0, r0, #0x00100000
  165. ldreq r5, [r0, #SCU_CTRL]
  166. orreq r5, r5, #1
  167. streq r5, [r0, #SCU_CTRL]
  168. #ifndef CONFIG_CPU_DCACHE_DISABLE
  169. mrc p15, 0, r0, c1, c0, 1 @ Enable SMP/nAMP mode
  170. orr r0, r0, #0x20
  171. mcr p15, 0, r0, c1, c0, 1
  172. #endif
  173. #endif
  174. mov r0, #0
  175. mcr p15, 0, r0, c7, c14, 0 @ clean+invalidate D cache
  176. mcr p15, 0, r0, c7, c5, 0 @ invalidate I cache
  177. mcr p15, 0, r0, c7, c15, 0 @ clean+invalidate cache
  178. mcr p15, 0, r0, c7, c10, 4 @ drain write buffer
  179. #ifdef CONFIG_MMU
  180. mcr p15, 0, r0, c8, c7, 0 @ invalidate I + D TLBs
  181. mcr p15, 0, r0, c2, c0, 2 @ TTB control register
  182. #ifdef CONFIG_SMP
  183. orr r4, r4, #TTB_RGN_WBWA|TTB_S @ mark PTWs shared, outer cacheable
  184. #endif
  185. mcr p15, 0, r4, c2, c0, 1 @ load TTB1
  186. #endif /* CONFIG_MMU */
  187. adr r5, v6_crval
  188. ldmia r5, {r5, r6}
  189. mrc p15, 0, r0, c1, c0, 0 @ read control register
  190. bic r0, r0, r5 @ clear bits them
  191. orr r0, r0, r6 @ set them
  192. mov pc, lr @ return to head.S:__ret
  193. /*
  194. * V X F I D LR
  195. * .... ...E PUI. .T.T 4RVI ZFRS BLDP WCAM
  196. * rrrr rrrx xxx0 0101 xxxx xxxx x111 xxxx < forced
  197. * 0 110 0011 1.00 .111 1101 < we want
  198. */
  199. .type v6_crval, #object
  200. v6_crval:
  201. crval clear=0x01e0fb7f, mmuset=0x00c0387d, ucset=0x00c0187c
  202. .type v6_processor_functions, #object
  203. ENTRY(v6_processor_functions)
  204. .word v6_early_abort
  205. .word cpu_v6_proc_init
  206. .word cpu_v6_proc_fin
  207. .word cpu_v6_reset
  208. .word cpu_v6_do_idle
  209. .word cpu_v6_dcache_clean_area
  210. .word cpu_v6_switch_mm
  211. .word cpu_v6_set_pte_ext
  212. .size v6_processor_functions, . - v6_processor_functions
  213. .type cpu_arch_name, #object
  214. cpu_arch_name:
  215. .asciz "armv6"
  216. .size cpu_arch_name, . - cpu_arch_name
  217. .type cpu_elf_name, #object
  218. cpu_elf_name:
  219. .asciz "v6"
  220. .size cpu_elf_name, . - cpu_elf_name
  221. .align
  222. .section ".proc.info.init", #alloc, #execinstr
  223. /*
  224. * Match any ARMv6 processor core.
  225. */
  226. .type __v6_proc_info, #object
  227. __v6_proc_info:
  228. .long 0x0007b000
  229. .long 0x0007f000
  230. .long PMD_TYPE_SECT | \
  231. PMD_SECT_BUFFERABLE | \
  232. PMD_SECT_CACHEABLE | \
  233. PMD_SECT_AP_WRITE | \
  234. PMD_SECT_AP_READ
  235. .long PMD_TYPE_SECT | \
  236. PMD_SECT_XN | \
  237. PMD_SECT_AP_WRITE | \
  238. PMD_SECT_AP_READ
  239. b __v6_setup
  240. .long cpu_arch_name
  241. .long cpu_elf_name
  242. .long HWCAP_SWP|HWCAP_HALF|HWCAP_THUMB|HWCAP_FAST_MULT|HWCAP_EDSP|HWCAP_JAVA
  243. .long cpu_v6_name
  244. .long v6_processor_functions
  245. .long v6wbi_tlb_fns
  246. .long v6_user_fns
  247. .long v6_cache_fns
  248. .size __v6_proc_info, . - __v6_proc_info