dss.c 25 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174
  1. /*
  2. * linux/drivers/video/omap2/dss/dss.c
  3. *
  4. * Copyright (C) 2009 Nokia Corporation
  5. * Author: Tomi Valkeinen <tomi.valkeinen@nokia.com>
  6. *
  7. * Some code and ideas taken from drivers/video/omap/ driver
  8. * by Imre Deak.
  9. *
  10. * This program is free software; you can redistribute it and/or modify it
  11. * under the terms of the GNU General Public License version 2 as published by
  12. * the Free Software Foundation.
  13. *
  14. * This program is distributed in the hope that it will be useful, but WITHOUT
  15. * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
  16. * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
  17. * more details.
  18. *
  19. * You should have received a copy of the GNU General Public License along with
  20. * this program. If not, see <http://www.gnu.org/licenses/>.
  21. */
  22. #define DSS_SUBSYS_NAME "DSS"
  23. #include <linux/kernel.h>
  24. #include <linux/io.h>
  25. #include <linux/err.h>
  26. #include <linux/delay.h>
  27. #include <linux/seq_file.h>
  28. #include <linux/clk.h>
  29. #include <video/omapdss.h>
  30. #include <plat/clock.h>
  31. #include "dss.h"
  32. #include "dss_features.h"
  33. #define DSS_SZ_REGS SZ_512
  34. struct dss_reg {
  35. u16 idx;
  36. };
  37. #define DSS_REG(idx) ((const struct dss_reg) { idx })
  38. #define DSS_REVISION DSS_REG(0x0000)
  39. #define DSS_SYSCONFIG DSS_REG(0x0010)
  40. #define DSS_SYSSTATUS DSS_REG(0x0014)
  41. #define DSS_CONTROL DSS_REG(0x0040)
  42. #define DSS_SDI_CONTROL DSS_REG(0x0044)
  43. #define DSS_PLL_CONTROL DSS_REG(0x0048)
  44. #define DSS_SDI_STATUS DSS_REG(0x005C)
  45. #define REG_GET(idx, start, end) \
  46. FLD_GET(dss_read_reg(idx), start, end)
  47. #define REG_FLD_MOD(idx, val, start, end) \
  48. dss_write_reg(idx, FLD_MOD(dss_read_reg(idx), val, start, end))
  49. static struct {
  50. struct platform_device *pdev;
  51. void __iomem *base;
  52. int ctx_id;
  53. struct clk *dpll4_m4_ck;
  54. struct clk *dss_ick;
  55. struct clk *dss_fck;
  56. struct clk *dss_sys_clk;
  57. struct clk *dss_tv_fck;
  58. struct clk *dss_video_fck;
  59. unsigned num_clks_enabled;
  60. unsigned long cache_req_pck;
  61. unsigned long cache_prate;
  62. struct dss_clock_info cache_dss_cinfo;
  63. struct dispc_clock_info cache_dispc_cinfo;
  64. enum omap_dss_clk_source dsi_clk_source[MAX_NUM_DSI];
  65. enum omap_dss_clk_source dispc_clk_source;
  66. enum omap_dss_clk_source lcd_clk_source[MAX_DSS_LCD_MANAGERS];
  67. u32 ctx[DSS_SZ_REGS / sizeof(u32)];
  68. } dss;
  69. static const char * const dss_generic_clk_source_names[] = {
  70. [OMAP_DSS_CLK_SRC_DSI_PLL_HSDIV_DISPC] = "DSI_PLL_HSDIV_DISPC",
  71. [OMAP_DSS_CLK_SRC_DSI_PLL_HSDIV_DSI] = "DSI_PLL_HSDIV_DSI",
  72. [OMAP_DSS_CLK_SRC_FCK] = "DSS_FCK",
  73. };
  74. static void dss_clk_enable_all_no_ctx(void);
  75. static void dss_clk_disable_all_no_ctx(void);
  76. static void dss_clk_enable_no_ctx(enum dss_clock clks);
  77. static void dss_clk_disable_no_ctx(enum dss_clock clks);
  78. static int _omap_dss_wait_reset(void);
  79. static inline void dss_write_reg(const struct dss_reg idx, u32 val)
  80. {
  81. __raw_writel(val, dss.base + idx.idx);
  82. }
  83. static inline u32 dss_read_reg(const struct dss_reg idx)
  84. {
  85. return __raw_readl(dss.base + idx.idx);
  86. }
  87. #define SR(reg) \
  88. dss.ctx[(DSS_##reg).idx / sizeof(u32)] = dss_read_reg(DSS_##reg)
  89. #define RR(reg) \
  90. dss_write_reg(DSS_##reg, dss.ctx[(DSS_##reg).idx / sizeof(u32)])
  91. void dss_save_context(void)
  92. {
  93. if (cpu_is_omap24xx())
  94. return;
  95. SR(SYSCONFIG);
  96. SR(CONTROL);
  97. if (dss_feat_get_supported_displays(OMAP_DSS_CHANNEL_LCD) &
  98. OMAP_DISPLAY_TYPE_SDI) {
  99. SR(SDI_CONTROL);
  100. SR(PLL_CONTROL);
  101. }
  102. }
  103. void dss_restore_context(void)
  104. {
  105. if (_omap_dss_wait_reset())
  106. DSSERR("DSS not coming out of reset after sleep\n");
  107. RR(SYSCONFIG);
  108. RR(CONTROL);
  109. if (dss_feat_get_supported_displays(OMAP_DSS_CHANNEL_LCD) &
  110. OMAP_DISPLAY_TYPE_SDI) {
  111. RR(SDI_CONTROL);
  112. RR(PLL_CONTROL);
  113. }
  114. }
  115. #undef SR
  116. #undef RR
  117. void dss_sdi_init(u8 datapairs)
  118. {
  119. u32 l;
  120. BUG_ON(datapairs > 3 || datapairs < 1);
  121. l = dss_read_reg(DSS_SDI_CONTROL);
  122. l = FLD_MOD(l, 0xf, 19, 15); /* SDI_PDIV */
  123. l = FLD_MOD(l, datapairs-1, 3, 2); /* SDI_PRSEL */
  124. l = FLD_MOD(l, 2, 1, 0); /* SDI_BWSEL */
  125. dss_write_reg(DSS_SDI_CONTROL, l);
  126. l = dss_read_reg(DSS_PLL_CONTROL);
  127. l = FLD_MOD(l, 0x7, 25, 22); /* SDI_PLL_FREQSEL */
  128. l = FLD_MOD(l, 0xb, 16, 11); /* SDI_PLL_REGN */
  129. l = FLD_MOD(l, 0xb4, 10, 1); /* SDI_PLL_REGM */
  130. dss_write_reg(DSS_PLL_CONTROL, l);
  131. }
  132. int dss_sdi_enable(void)
  133. {
  134. unsigned long timeout;
  135. dispc_pck_free_enable(1);
  136. /* Reset SDI PLL */
  137. REG_FLD_MOD(DSS_PLL_CONTROL, 1, 18, 18); /* SDI_PLL_SYSRESET */
  138. udelay(1); /* wait 2x PCLK */
  139. /* Lock SDI PLL */
  140. REG_FLD_MOD(DSS_PLL_CONTROL, 1, 28, 28); /* SDI_PLL_GOBIT */
  141. /* Waiting for PLL lock request to complete */
  142. timeout = jiffies + msecs_to_jiffies(500);
  143. while (dss_read_reg(DSS_SDI_STATUS) & (1 << 6)) {
  144. if (time_after_eq(jiffies, timeout)) {
  145. DSSERR("PLL lock request timed out\n");
  146. goto err1;
  147. }
  148. }
  149. /* Clearing PLL_GO bit */
  150. REG_FLD_MOD(DSS_PLL_CONTROL, 0, 28, 28);
  151. /* Waiting for PLL to lock */
  152. timeout = jiffies + msecs_to_jiffies(500);
  153. while (!(dss_read_reg(DSS_SDI_STATUS) & (1 << 5))) {
  154. if (time_after_eq(jiffies, timeout)) {
  155. DSSERR("PLL lock timed out\n");
  156. goto err1;
  157. }
  158. }
  159. dispc_lcd_enable_signal(1);
  160. /* Waiting for SDI reset to complete */
  161. timeout = jiffies + msecs_to_jiffies(500);
  162. while (!(dss_read_reg(DSS_SDI_STATUS) & (1 << 2))) {
  163. if (time_after_eq(jiffies, timeout)) {
  164. DSSERR("SDI reset timed out\n");
  165. goto err2;
  166. }
  167. }
  168. return 0;
  169. err2:
  170. dispc_lcd_enable_signal(0);
  171. err1:
  172. /* Reset SDI PLL */
  173. REG_FLD_MOD(DSS_PLL_CONTROL, 0, 18, 18); /* SDI_PLL_SYSRESET */
  174. dispc_pck_free_enable(0);
  175. return -ETIMEDOUT;
  176. }
  177. void dss_sdi_disable(void)
  178. {
  179. dispc_lcd_enable_signal(0);
  180. dispc_pck_free_enable(0);
  181. /* Reset SDI PLL */
  182. REG_FLD_MOD(DSS_PLL_CONTROL, 0, 18, 18); /* SDI_PLL_SYSRESET */
  183. }
  184. const char *dss_get_generic_clk_source_name(enum omap_dss_clk_source clk_src)
  185. {
  186. return dss_generic_clk_source_names[clk_src];
  187. }
  188. void dss_dump_clocks(struct seq_file *s)
  189. {
  190. unsigned long dpll4_ck_rate;
  191. unsigned long dpll4_m4_ck_rate;
  192. const char *fclk_name, *fclk_real_name;
  193. unsigned long fclk_rate;
  194. dss_clk_enable(DSS_CLK_ICK | DSS_CLK_FCK);
  195. seq_printf(s, "- DSS -\n");
  196. fclk_name = dss_get_generic_clk_source_name(OMAP_DSS_CLK_SRC_FCK);
  197. fclk_real_name = dss_feat_get_clk_source_name(OMAP_DSS_CLK_SRC_FCK);
  198. fclk_rate = dss_clk_get_rate(DSS_CLK_FCK);
  199. if (dss.dpll4_m4_ck) {
  200. dpll4_ck_rate = clk_get_rate(clk_get_parent(dss.dpll4_m4_ck));
  201. dpll4_m4_ck_rate = clk_get_rate(dss.dpll4_m4_ck);
  202. seq_printf(s, "dpll4_ck %lu\n", dpll4_ck_rate);
  203. if (cpu_is_omap3630() || cpu_is_omap44xx())
  204. seq_printf(s, "%s (%s) = %lu / %lu = %lu\n",
  205. fclk_name, fclk_real_name,
  206. dpll4_ck_rate,
  207. dpll4_ck_rate / dpll4_m4_ck_rate,
  208. fclk_rate);
  209. else
  210. seq_printf(s, "%s (%s) = %lu / %lu * 2 = %lu\n",
  211. fclk_name, fclk_real_name,
  212. dpll4_ck_rate,
  213. dpll4_ck_rate / dpll4_m4_ck_rate,
  214. fclk_rate);
  215. } else {
  216. seq_printf(s, "%s (%s) = %lu\n",
  217. fclk_name, fclk_real_name,
  218. fclk_rate);
  219. }
  220. dss_clk_disable(DSS_CLK_ICK | DSS_CLK_FCK);
  221. }
  222. void dss_dump_regs(struct seq_file *s)
  223. {
  224. #define DUMPREG(r) seq_printf(s, "%-35s %08x\n", #r, dss_read_reg(r))
  225. dss_clk_enable(DSS_CLK_ICK | DSS_CLK_FCK);
  226. DUMPREG(DSS_REVISION);
  227. DUMPREG(DSS_SYSCONFIG);
  228. DUMPREG(DSS_SYSSTATUS);
  229. DUMPREG(DSS_CONTROL);
  230. if (dss_feat_get_supported_displays(OMAP_DSS_CHANNEL_LCD) &
  231. OMAP_DISPLAY_TYPE_SDI) {
  232. DUMPREG(DSS_SDI_CONTROL);
  233. DUMPREG(DSS_PLL_CONTROL);
  234. DUMPREG(DSS_SDI_STATUS);
  235. }
  236. dss_clk_disable(DSS_CLK_ICK | DSS_CLK_FCK);
  237. #undef DUMPREG
  238. }
  239. void dss_select_dispc_clk_source(enum omap_dss_clk_source clk_src)
  240. {
  241. struct platform_device *dsidev;
  242. int b;
  243. u8 start, end;
  244. switch (clk_src) {
  245. case OMAP_DSS_CLK_SRC_FCK:
  246. b = 0;
  247. break;
  248. case OMAP_DSS_CLK_SRC_DSI_PLL_HSDIV_DISPC:
  249. b = 1;
  250. dsidev = dsi_get_dsidev_from_id(0);
  251. dsi_wait_pll_hsdiv_dispc_active(dsidev);
  252. break;
  253. case OMAP_DSS_CLK_SRC_DSI2_PLL_HSDIV_DISPC:
  254. b = 2;
  255. dsidev = dsi_get_dsidev_from_id(1);
  256. dsi_wait_pll_hsdiv_dispc_active(dsidev);
  257. break;
  258. default:
  259. BUG();
  260. }
  261. dss_feat_get_reg_field(FEAT_REG_DISPC_CLK_SWITCH, &start, &end);
  262. REG_FLD_MOD(DSS_CONTROL, b, start, end); /* DISPC_CLK_SWITCH */
  263. dss.dispc_clk_source = clk_src;
  264. }
  265. void dss_select_dsi_clk_source(int dsi_module,
  266. enum omap_dss_clk_source clk_src)
  267. {
  268. struct platform_device *dsidev;
  269. int b;
  270. switch (clk_src) {
  271. case OMAP_DSS_CLK_SRC_FCK:
  272. b = 0;
  273. break;
  274. case OMAP_DSS_CLK_SRC_DSI_PLL_HSDIV_DSI:
  275. BUG_ON(dsi_module != 0);
  276. b = 1;
  277. dsidev = dsi_get_dsidev_from_id(0);
  278. dsi_wait_pll_hsdiv_dsi_active(dsidev);
  279. break;
  280. case OMAP_DSS_CLK_SRC_DSI2_PLL_HSDIV_DSI:
  281. BUG_ON(dsi_module != 1);
  282. b = 1;
  283. dsidev = dsi_get_dsidev_from_id(1);
  284. dsi_wait_pll_hsdiv_dsi_active(dsidev);
  285. break;
  286. default:
  287. BUG();
  288. }
  289. REG_FLD_MOD(DSS_CONTROL, b, 1, 1); /* DSI_CLK_SWITCH */
  290. dss.dsi_clk_source[dsi_module] = clk_src;
  291. }
  292. void dss_select_lcd_clk_source(enum omap_channel channel,
  293. enum omap_dss_clk_source clk_src)
  294. {
  295. struct platform_device *dsidev;
  296. int b, ix, pos;
  297. if (!dss_has_feature(FEAT_LCD_CLK_SRC))
  298. return;
  299. switch (clk_src) {
  300. case OMAP_DSS_CLK_SRC_FCK:
  301. b = 0;
  302. break;
  303. case OMAP_DSS_CLK_SRC_DSI_PLL_HSDIV_DISPC:
  304. BUG_ON(channel != OMAP_DSS_CHANNEL_LCD);
  305. b = 1;
  306. dsidev = dsi_get_dsidev_from_id(0);
  307. dsi_wait_pll_hsdiv_dispc_active(dsidev);
  308. break;
  309. case OMAP_DSS_CLK_SRC_DSI2_PLL_HSDIV_DISPC:
  310. BUG_ON(channel != OMAP_DSS_CHANNEL_LCD2);
  311. b = 1;
  312. dsidev = dsi_get_dsidev_from_id(1);
  313. dsi_wait_pll_hsdiv_dispc_active(dsidev);
  314. break;
  315. default:
  316. BUG();
  317. }
  318. pos = channel == OMAP_DSS_CHANNEL_LCD ? 0 : 12;
  319. REG_FLD_MOD(DSS_CONTROL, b, pos, pos); /* LCDx_CLK_SWITCH */
  320. ix = channel == OMAP_DSS_CHANNEL_LCD ? 0 : 1;
  321. dss.lcd_clk_source[ix] = clk_src;
  322. }
  323. enum omap_dss_clk_source dss_get_dispc_clk_source(void)
  324. {
  325. return dss.dispc_clk_source;
  326. }
  327. enum omap_dss_clk_source dss_get_dsi_clk_source(int dsi_module)
  328. {
  329. return dss.dsi_clk_source[dsi_module];
  330. }
  331. enum omap_dss_clk_source dss_get_lcd_clk_source(enum omap_channel channel)
  332. {
  333. if (dss_has_feature(FEAT_LCD_CLK_SRC)) {
  334. int ix = channel == OMAP_DSS_CHANNEL_LCD ? 0 : 1;
  335. return dss.lcd_clk_source[ix];
  336. } else {
  337. /* LCD_CLK source is the same as DISPC_FCLK source for
  338. * OMAP2 and OMAP3 */
  339. return dss.dispc_clk_source;
  340. }
  341. }
  342. /* calculate clock rates using dividers in cinfo */
  343. int dss_calc_clock_rates(struct dss_clock_info *cinfo)
  344. {
  345. if (dss.dpll4_m4_ck) {
  346. unsigned long prate;
  347. u16 fck_div_max = 16;
  348. if (cpu_is_omap3630() || cpu_is_omap44xx())
  349. fck_div_max = 32;
  350. if (cinfo->fck_div > fck_div_max || cinfo->fck_div == 0)
  351. return -EINVAL;
  352. prate = clk_get_rate(clk_get_parent(dss.dpll4_m4_ck));
  353. cinfo->fck = prate / cinfo->fck_div;
  354. } else {
  355. if (cinfo->fck_div != 0)
  356. return -EINVAL;
  357. cinfo->fck = dss_clk_get_rate(DSS_CLK_FCK);
  358. }
  359. return 0;
  360. }
  361. int dss_set_clock_div(struct dss_clock_info *cinfo)
  362. {
  363. if (dss.dpll4_m4_ck) {
  364. unsigned long prate;
  365. int r;
  366. prate = clk_get_rate(clk_get_parent(dss.dpll4_m4_ck));
  367. DSSDBG("dpll4_m4 = %ld\n", prate);
  368. r = clk_set_rate(dss.dpll4_m4_ck, prate / cinfo->fck_div);
  369. if (r)
  370. return r;
  371. } else {
  372. if (cinfo->fck_div != 0)
  373. return -EINVAL;
  374. }
  375. DSSDBG("fck = %ld (%d)\n", cinfo->fck, cinfo->fck_div);
  376. return 0;
  377. }
  378. int dss_get_clock_div(struct dss_clock_info *cinfo)
  379. {
  380. cinfo->fck = dss_clk_get_rate(DSS_CLK_FCK);
  381. if (dss.dpll4_m4_ck) {
  382. unsigned long prate;
  383. prate = clk_get_rate(clk_get_parent(dss.dpll4_m4_ck));
  384. if (cpu_is_omap3630() || cpu_is_omap44xx())
  385. cinfo->fck_div = prate / (cinfo->fck);
  386. else
  387. cinfo->fck_div = prate / (cinfo->fck / 2);
  388. } else {
  389. cinfo->fck_div = 0;
  390. }
  391. return 0;
  392. }
  393. unsigned long dss_get_dpll4_rate(void)
  394. {
  395. if (dss.dpll4_m4_ck)
  396. return clk_get_rate(clk_get_parent(dss.dpll4_m4_ck));
  397. else
  398. return 0;
  399. }
  400. int dss_calc_clock_div(bool is_tft, unsigned long req_pck,
  401. struct dss_clock_info *dss_cinfo,
  402. struct dispc_clock_info *dispc_cinfo)
  403. {
  404. unsigned long prate;
  405. struct dss_clock_info best_dss;
  406. struct dispc_clock_info best_dispc;
  407. unsigned long fck, max_dss_fck;
  408. u16 fck_div, fck_div_max = 16;
  409. int match = 0;
  410. int min_fck_per_pck;
  411. prate = dss_get_dpll4_rate();
  412. max_dss_fck = dss_feat_get_param_max(FEAT_PARAM_DSS_FCK);
  413. fck = dss_clk_get_rate(DSS_CLK_FCK);
  414. if (req_pck == dss.cache_req_pck &&
  415. ((cpu_is_omap34xx() && prate == dss.cache_prate) ||
  416. dss.cache_dss_cinfo.fck == fck)) {
  417. DSSDBG("dispc clock info found from cache.\n");
  418. *dss_cinfo = dss.cache_dss_cinfo;
  419. *dispc_cinfo = dss.cache_dispc_cinfo;
  420. return 0;
  421. }
  422. min_fck_per_pck = CONFIG_OMAP2_DSS_MIN_FCK_PER_PCK;
  423. if (min_fck_per_pck &&
  424. req_pck * min_fck_per_pck > max_dss_fck) {
  425. DSSERR("Requested pixel clock not possible with the current "
  426. "OMAP2_DSS_MIN_FCK_PER_PCK setting. Turning "
  427. "the constraint off.\n");
  428. min_fck_per_pck = 0;
  429. }
  430. retry:
  431. memset(&best_dss, 0, sizeof(best_dss));
  432. memset(&best_dispc, 0, sizeof(best_dispc));
  433. if (dss.dpll4_m4_ck == NULL) {
  434. struct dispc_clock_info cur_dispc;
  435. /* XXX can we change the clock on omap2? */
  436. fck = dss_clk_get_rate(DSS_CLK_FCK);
  437. fck_div = 1;
  438. dispc_find_clk_divs(is_tft, req_pck, fck, &cur_dispc);
  439. match = 1;
  440. best_dss.fck = fck;
  441. best_dss.fck_div = fck_div;
  442. best_dispc = cur_dispc;
  443. goto found;
  444. } else {
  445. if (cpu_is_omap3630() || cpu_is_omap44xx())
  446. fck_div_max = 32;
  447. for (fck_div = fck_div_max; fck_div > 0; --fck_div) {
  448. struct dispc_clock_info cur_dispc;
  449. if (fck_div_max == 32)
  450. fck = prate / fck_div;
  451. else
  452. fck = prate / fck_div * 2;
  453. if (fck > max_dss_fck)
  454. continue;
  455. if (min_fck_per_pck &&
  456. fck < req_pck * min_fck_per_pck)
  457. continue;
  458. match = 1;
  459. dispc_find_clk_divs(is_tft, req_pck, fck, &cur_dispc);
  460. if (abs(cur_dispc.pck - req_pck) <
  461. abs(best_dispc.pck - req_pck)) {
  462. best_dss.fck = fck;
  463. best_dss.fck_div = fck_div;
  464. best_dispc = cur_dispc;
  465. if (cur_dispc.pck == req_pck)
  466. goto found;
  467. }
  468. }
  469. }
  470. found:
  471. if (!match) {
  472. if (min_fck_per_pck) {
  473. DSSERR("Could not find suitable clock settings.\n"
  474. "Turning FCK/PCK constraint off and"
  475. "trying again.\n");
  476. min_fck_per_pck = 0;
  477. goto retry;
  478. }
  479. DSSERR("Could not find suitable clock settings.\n");
  480. return -EINVAL;
  481. }
  482. if (dss_cinfo)
  483. *dss_cinfo = best_dss;
  484. if (dispc_cinfo)
  485. *dispc_cinfo = best_dispc;
  486. dss.cache_req_pck = req_pck;
  487. dss.cache_prate = prate;
  488. dss.cache_dss_cinfo = best_dss;
  489. dss.cache_dispc_cinfo = best_dispc;
  490. return 0;
  491. }
  492. static int _omap_dss_wait_reset(void)
  493. {
  494. int t = 0;
  495. while (REG_GET(DSS_SYSSTATUS, 0, 0) == 0) {
  496. if (++t > 1000) {
  497. DSSERR("soft reset failed\n");
  498. return -ENODEV;
  499. }
  500. udelay(1);
  501. }
  502. return 0;
  503. }
  504. static int _omap_dss_reset(void)
  505. {
  506. /* Soft reset */
  507. REG_FLD_MOD(DSS_SYSCONFIG, 1, 1, 1);
  508. return _omap_dss_wait_reset();
  509. }
  510. void dss_set_venc_output(enum omap_dss_venc_type type)
  511. {
  512. int l = 0;
  513. if (type == OMAP_DSS_VENC_TYPE_COMPOSITE)
  514. l = 0;
  515. else if (type == OMAP_DSS_VENC_TYPE_SVIDEO)
  516. l = 1;
  517. else
  518. BUG();
  519. /* venc out selection. 0 = comp, 1 = svideo */
  520. REG_FLD_MOD(DSS_CONTROL, l, 6, 6);
  521. }
  522. void dss_set_dac_pwrdn_bgz(bool enable)
  523. {
  524. REG_FLD_MOD(DSS_CONTROL, enable, 5, 5); /* DAC Power-Down Control */
  525. }
  526. void dss_select_hdmi_venc_clk_source(enum dss_hdmi_venc_clk_source_select hdmi)
  527. {
  528. REG_FLD_MOD(DSS_CONTROL, hdmi, 15, 15); /* VENC_HDMI_SWITCH */
  529. }
  530. static int dss_init(void)
  531. {
  532. int r;
  533. u32 rev;
  534. struct resource *dss_mem;
  535. struct clk *dpll4_m4_ck;
  536. dss_mem = platform_get_resource(dss.pdev, IORESOURCE_MEM, 0);
  537. if (!dss_mem) {
  538. DSSERR("can't get IORESOURCE_MEM DSS\n");
  539. r = -EINVAL;
  540. goto fail0;
  541. }
  542. dss.base = ioremap(dss_mem->start, resource_size(dss_mem));
  543. if (!dss.base) {
  544. DSSERR("can't ioremap DSS\n");
  545. r = -ENOMEM;
  546. goto fail0;
  547. }
  548. /* disable LCD and DIGIT output. This seems to fix the synclost
  549. * problem that we get, if the bootloader starts the DSS and
  550. * the kernel resets it */
  551. omap_writel(omap_readl(0x48050440) & ~0x3, 0x48050440);
  552. #ifdef CONFIG_OMAP2_DSS_SLEEP_BEFORE_RESET
  553. /* We need to wait here a bit, otherwise we sometimes start to
  554. * get synclost errors, and after that only power cycle will
  555. * restore DSS functionality. I have no idea why this happens.
  556. * And we have to wait _before_ resetting the DSS, but after
  557. * enabling clocks.
  558. *
  559. * This bug was at least present on OMAP3430. It's unknown
  560. * if it happens on OMAP2 or OMAP3630.
  561. */
  562. msleep(50);
  563. #endif
  564. _omap_dss_reset();
  565. /* autoidle */
  566. REG_FLD_MOD(DSS_SYSCONFIG, 1, 0, 0);
  567. /* Select DPLL */
  568. REG_FLD_MOD(DSS_CONTROL, 0, 0, 0);
  569. #ifdef CONFIG_OMAP2_DSS_VENC
  570. REG_FLD_MOD(DSS_CONTROL, 1, 4, 4); /* venc dac demen */
  571. REG_FLD_MOD(DSS_CONTROL, 1, 3, 3); /* venc clock 4x enable */
  572. REG_FLD_MOD(DSS_CONTROL, 0, 2, 2); /* venc clock mode = normal */
  573. #endif
  574. if (cpu_is_omap34xx()) {
  575. dpll4_m4_ck = clk_get(NULL, "dpll4_m4_ck");
  576. if (IS_ERR(dpll4_m4_ck)) {
  577. DSSERR("Failed to get dpll4_m4_ck\n");
  578. r = PTR_ERR(dpll4_m4_ck);
  579. goto fail1;
  580. }
  581. } else if (cpu_is_omap44xx()) {
  582. dpll4_m4_ck = clk_get(NULL, "dpll_per_m5x2_ck");
  583. if (IS_ERR(dpll4_m4_ck)) {
  584. DSSERR("Failed to get dpll4_m4_ck\n");
  585. r = PTR_ERR(dpll4_m4_ck);
  586. goto fail1;
  587. }
  588. } else { /* omap24xx */
  589. dpll4_m4_ck = NULL;
  590. }
  591. dss.dpll4_m4_ck = dpll4_m4_ck;
  592. dss.dsi_clk_source[0] = OMAP_DSS_CLK_SRC_FCK;
  593. dss.dsi_clk_source[1] = OMAP_DSS_CLK_SRC_FCK;
  594. dss.dispc_clk_source = OMAP_DSS_CLK_SRC_FCK;
  595. dss.lcd_clk_source[0] = OMAP_DSS_CLK_SRC_FCK;
  596. dss.lcd_clk_source[1] = OMAP_DSS_CLK_SRC_FCK;
  597. dss_save_context();
  598. rev = dss_read_reg(DSS_REVISION);
  599. printk(KERN_INFO "OMAP DSS rev %d.%d\n",
  600. FLD_GET(rev, 7, 4), FLD_GET(rev, 3, 0));
  601. return 0;
  602. fail1:
  603. iounmap(dss.base);
  604. fail0:
  605. return r;
  606. }
  607. static void dss_exit(void)
  608. {
  609. if (dss.dpll4_m4_ck)
  610. clk_put(dss.dpll4_m4_ck);
  611. iounmap(dss.base);
  612. }
  613. /* CONTEXT */
  614. static int dss_get_ctx_id(void)
  615. {
  616. struct omap_display_platform_data *pdata = dss.pdev->dev.platform_data;
  617. int r;
  618. if (!pdata->board_data->get_last_off_on_transaction_id)
  619. return 0;
  620. r = pdata->board_data->get_last_off_on_transaction_id(&dss.pdev->dev);
  621. if (r < 0) {
  622. dev_err(&dss.pdev->dev, "getting transaction ID failed, "
  623. "will force context restore\n");
  624. r = -1;
  625. }
  626. return r;
  627. }
  628. int dss_need_ctx_restore(void)
  629. {
  630. int id = dss_get_ctx_id();
  631. if (id < 0 || id != dss.ctx_id) {
  632. DSSDBG("ctx id %d -> id %d\n",
  633. dss.ctx_id, id);
  634. dss.ctx_id = id;
  635. return 1;
  636. } else {
  637. return 0;
  638. }
  639. }
  640. static void save_all_ctx(void)
  641. {
  642. DSSDBG("save context\n");
  643. dss_clk_enable_no_ctx(DSS_CLK_ICK | DSS_CLK_FCK);
  644. dss_save_context();
  645. dispc_save_context();
  646. #ifdef CONFIG_OMAP2_DSS_DSI
  647. dsi_save_context();
  648. #endif
  649. dss_clk_disable_no_ctx(DSS_CLK_ICK | DSS_CLK_FCK);
  650. }
  651. static void restore_all_ctx(void)
  652. {
  653. DSSDBG("restore context\n");
  654. dss_clk_enable_all_no_ctx();
  655. dss_restore_context();
  656. dispc_restore_context();
  657. #ifdef CONFIG_OMAP2_DSS_DSI
  658. dsi_restore_context();
  659. #endif
  660. dss_clk_disable_all_no_ctx();
  661. }
  662. static int dss_get_clock(struct clk **clock, const char *clk_name)
  663. {
  664. struct clk *clk;
  665. clk = clk_get(&dss.pdev->dev, clk_name);
  666. if (IS_ERR(clk)) {
  667. DSSERR("can't get clock %s", clk_name);
  668. return PTR_ERR(clk);
  669. }
  670. *clock = clk;
  671. DSSDBG("clk %s, rate %ld\n", clk_name, clk_get_rate(clk));
  672. return 0;
  673. }
  674. static int dss_get_clocks(void)
  675. {
  676. int r;
  677. struct omap_display_platform_data *pdata = dss.pdev->dev.platform_data;
  678. dss.dss_ick = NULL;
  679. dss.dss_fck = NULL;
  680. dss.dss_sys_clk = NULL;
  681. dss.dss_tv_fck = NULL;
  682. dss.dss_video_fck = NULL;
  683. r = dss_get_clock(&dss.dss_ick, "ick");
  684. if (r)
  685. goto err;
  686. r = dss_get_clock(&dss.dss_fck, "fck");
  687. if (r)
  688. goto err;
  689. if (!pdata->opt_clock_available) {
  690. r = -ENODEV;
  691. goto err;
  692. }
  693. if (pdata->opt_clock_available("sys_clk")) {
  694. r = dss_get_clock(&dss.dss_sys_clk, "sys_clk");
  695. if (r)
  696. goto err;
  697. }
  698. if (pdata->opt_clock_available("tv_clk")) {
  699. r = dss_get_clock(&dss.dss_tv_fck, "tv_clk");
  700. if (r)
  701. goto err;
  702. }
  703. if (pdata->opt_clock_available("video_clk")) {
  704. r = dss_get_clock(&dss.dss_video_fck, "video_clk");
  705. if (r)
  706. goto err;
  707. }
  708. return 0;
  709. err:
  710. if (dss.dss_ick)
  711. clk_put(dss.dss_ick);
  712. if (dss.dss_fck)
  713. clk_put(dss.dss_fck);
  714. if (dss.dss_sys_clk)
  715. clk_put(dss.dss_sys_clk);
  716. if (dss.dss_tv_fck)
  717. clk_put(dss.dss_tv_fck);
  718. if (dss.dss_video_fck)
  719. clk_put(dss.dss_video_fck);
  720. return r;
  721. }
  722. static void dss_put_clocks(void)
  723. {
  724. if (dss.dss_video_fck)
  725. clk_put(dss.dss_video_fck);
  726. if (dss.dss_tv_fck)
  727. clk_put(dss.dss_tv_fck);
  728. if (dss.dss_sys_clk)
  729. clk_put(dss.dss_sys_clk);
  730. clk_put(dss.dss_fck);
  731. clk_put(dss.dss_ick);
  732. }
  733. unsigned long dss_clk_get_rate(enum dss_clock clk)
  734. {
  735. switch (clk) {
  736. case DSS_CLK_ICK:
  737. return clk_get_rate(dss.dss_ick);
  738. case DSS_CLK_FCK:
  739. return clk_get_rate(dss.dss_fck);
  740. case DSS_CLK_SYSCK:
  741. return clk_get_rate(dss.dss_sys_clk);
  742. case DSS_CLK_TVFCK:
  743. return clk_get_rate(dss.dss_tv_fck);
  744. case DSS_CLK_VIDFCK:
  745. return clk_get_rate(dss.dss_video_fck);
  746. }
  747. BUG();
  748. return 0;
  749. }
  750. static unsigned count_clk_bits(enum dss_clock clks)
  751. {
  752. unsigned num_clks = 0;
  753. if (clks & DSS_CLK_ICK)
  754. ++num_clks;
  755. if (clks & DSS_CLK_FCK)
  756. ++num_clks;
  757. if (clks & DSS_CLK_SYSCK)
  758. ++num_clks;
  759. if (clks & DSS_CLK_TVFCK)
  760. ++num_clks;
  761. if (clks & DSS_CLK_VIDFCK)
  762. ++num_clks;
  763. return num_clks;
  764. }
  765. static void dss_clk_enable_no_ctx(enum dss_clock clks)
  766. {
  767. unsigned num_clks = count_clk_bits(clks);
  768. if (clks & DSS_CLK_ICK)
  769. clk_enable(dss.dss_ick);
  770. if (clks & DSS_CLK_FCK)
  771. clk_enable(dss.dss_fck);
  772. if ((clks & DSS_CLK_SYSCK) && dss.dss_sys_clk)
  773. clk_enable(dss.dss_sys_clk);
  774. if ((clks & DSS_CLK_TVFCK) && dss.dss_tv_fck)
  775. clk_enable(dss.dss_tv_fck);
  776. if ((clks & DSS_CLK_VIDFCK) && dss.dss_video_fck)
  777. clk_enable(dss.dss_video_fck);
  778. dss.num_clks_enabled += num_clks;
  779. }
  780. void dss_clk_enable(enum dss_clock clks)
  781. {
  782. bool check_ctx = dss.num_clks_enabled == 0;
  783. dss_clk_enable_no_ctx(clks);
  784. /*
  785. * HACK: On omap4 the registers may not be accessible right after
  786. * enabling the clocks. At some point this will be handled by
  787. * pm_runtime, but for the time begin this should make things work.
  788. */
  789. if (cpu_is_omap44xx() && check_ctx)
  790. udelay(10);
  791. if (check_ctx && cpu_is_omap34xx() && dss_need_ctx_restore())
  792. restore_all_ctx();
  793. }
  794. static void dss_clk_disable_no_ctx(enum dss_clock clks)
  795. {
  796. unsigned num_clks = count_clk_bits(clks);
  797. if (clks & DSS_CLK_ICK)
  798. clk_disable(dss.dss_ick);
  799. if (clks & DSS_CLK_FCK)
  800. clk_disable(dss.dss_fck);
  801. if ((clks & DSS_CLK_SYSCK) && dss.dss_sys_clk)
  802. clk_disable(dss.dss_sys_clk);
  803. if ((clks & DSS_CLK_TVFCK) && dss.dss_tv_fck)
  804. clk_disable(dss.dss_tv_fck);
  805. if ((clks & DSS_CLK_VIDFCK) && dss.dss_video_fck)
  806. clk_disable(dss.dss_video_fck);
  807. dss.num_clks_enabled -= num_clks;
  808. }
  809. void dss_clk_disable(enum dss_clock clks)
  810. {
  811. if (cpu_is_omap34xx()) {
  812. unsigned num_clks = count_clk_bits(clks);
  813. BUG_ON(dss.num_clks_enabled < num_clks);
  814. if (dss.num_clks_enabled == num_clks)
  815. save_all_ctx();
  816. }
  817. dss_clk_disable_no_ctx(clks);
  818. }
  819. static void dss_clk_enable_all_no_ctx(void)
  820. {
  821. enum dss_clock clks;
  822. clks = DSS_CLK_ICK | DSS_CLK_FCK | DSS_CLK_SYSCK | DSS_CLK_TVFCK;
  823. if (cpu_is_omap34xx())
  824. clks |= DSS_CLK_VIDFCK;
  825. dss_clk_enable_no_ctx(clks);
  826. }
  827. static void dss_clk_disable_all_no_ctx(void)
  828. {
  829. enum dss_clock clks;
  830. clks = DSS_CLK_ICK | DSS_CLK_FCK | DSS_CLK_SYSCK | DSS_CLK_TVFCK;
  831. if (cpu_is_omap34xx())
  832. clks |= DSS_CLK_VIDFCK;
  833. dss_clk_disable_no_ctx(clks);
  834. }
  835. #if defined(CONFIG_DEBUG_FS) && defined(CONFIG_OMAP2_DSS_DEBUG_SUPPORT)
  836. /* CLOCKS */
  837. static void core_dump_clocks(struct seq_file *s)
  838. {
  839. int i;
  840. struct clk *clocks[5] = {
  841. dss.dss_ick,
  842. dss.dss_fck,
  843. dss.dss_sys_clk,
  844. dss.dss_tv_fck,
  845. dss.dss_video_fck
  846. };
  847. const char *names[5] = {
  848. "ick",
  849. "fck",
  850. "sys_clk",
  851. "tv_fck",
  852. "video_fck"
  853. };
  854. seq_printf(s, "- CORE -\n");
  855. seq_printf(s, "internal clk count\t\t%u\n", dss.num_clks_enabled);
  856. for (i = 0; i < 5; i++) {
  857. if (!clocks[i])
  858. continue;
  859. seq_printf(s, "%s (%s)%*s\t%lu\t%d\n",
  860. names[i],
  861. clocks[i]->name,
  862. 24 - strlen(names[i]) - strlen(clocks[i]->name),
  863. "",
  864. clk_get_rate(clocks[i]),
  865. clocks[i]->usecount);
  866. }
  867. }
  868. #endif /* defined(CONFIG_DEBUG_FS) && defined(CONFIG_OMAP2_DSS_DEBUG_SUPPORT) */
  869. /* DEBUGFS */
  870. #if defined(CONFIG_DEBUG_FS) && defined(CONFIG_OMAP2_DSS_DEBUG_SUPPORT)
  871. void dss_debug_dump_clocks(struct seq_file *s)
  872. {
  873. core_dump_clocks(s);
  874. dss_dump_clocks(s);
  875. dispc_dump_clocks(s);
  876. #ifdef CONFIG_OMAP2_DSS_DSI
  877. dsi_dump_clocks(s);
  878. #endif
  879. }
  880. #endif
  881. /* DSS HW IP initialisation */
  882. static int omap_dsshw_probe(struct platform_device *pdev)
  883. {
  884. int r;
  885. dss.pdev = pdev;
  886. r = dss_get_clocks();
  887. if (r)
  888. goto err_clocks;
  889. dss_clk_enable_all_no_ctx();
  890. dss.ctx_id = dss_get_ctx_id();
  891. DSSDBG("initial ctx id %u\n", dss.ctx_id);
  892. r = dss_init();
  893. if (r) {
  894. DSSERR("Failed to initialize DSS\n");
  895. goto err_dss;
  896. }
  897. r = dpi_init();
  898. if (r) {
  899. DSSERR("Failed to initialize DPI\n");
  900. goto err_dpi;
  901. }
  902. r = sdi_init();
  903. if (r) {
  904. DSSERR("Failed to initialize SDI\n");
  905. goto err_sdi;
  906. }
  907. dss_clk_disable_all_no_ctx();
  908. return 0;
  909. err_sdi:
  910. dpi_exit();
  911. err_dpi:
  912. dss_exit();
  913. err_dss:
  914. dss_clk_disable_all_no_ctx();
  915. dss_put_clocks();
  916. err_clocks:
  917. return r;
  918. }
  919. static int omap_dsshw_remove(struct platform_device *pdev)
  920. {
  921. dss_exit();
  922. /*
  923. * As part of hwmod changes, DSS is not the only controller of dss
  924. * clocks; hwmod framework itself will also enable clocks during hwmod
  925. * init for dss, and autoidle is set in h/w for DSS. Hence, there's no
  926. * need to disable clocks if their usecounts > 1.
  927. */
  928. WARN_ON(dss.num_clks_enabled > 0);
  929. dss_put_clocks();
  930. return 0;
  931. }
  932. static struct platform_driver omap_dsshw_driver = {
  933. .probe = omap_dsshw_probe,
  934. .remove = omap_dsshw_remove,
  935. .driver = {
  936. .name = "omapdss_dss",
  937. .owner = THIS_MODULE,
  938. },
  939. };
  940. int dss_init_platform_driver(void)
  941. {
  942. return platform_driver_register(&omap_dsshw_driver);
  943. }
  944. void dss_uninit_platform_driver(void)
  945. {
  946. return platform_driver_unregister(&omap_dsshw_driver);
  947. }