rt2800lib.c 85 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801180218031804180518061807180818091810181118121813181418151816181718181819182018211822182318241825182618271828182918301831183218331834183518361837183818391840184118421843184418451846184718481849185018511852185318541855185618571858185918601861186218631864186518661867186818691870187118721873187418751876187718781879188018811882188318841885188618871888188918901891189218931894189518961897189818991900190119021903190419051906190719081909191019111912191319141915191619171918191919201921192219231924192519261927192819291930193119321933193419351936193719381939194019411942194319441945194619471948194919501951195219531954195519561957195819591960196119621963196419651966196719681969197019711972197319741975197619771978197919801981198219831984198519861987198819891990199119921993199419951996199719981999200020012002200320042005200620072008200920102011201220132014201520162017201820192020202120222023202420252026202720282029203020312032203320342035203620372038203920402041204220432044204520462047204820492050205120522053205420552056205720582059206020612062206320642065206620672068206920702071207220732074207520762077207820792080208120822083208420852086208720882089209020912092209320942095209620972098209921002101210221032104210521062107210821092110211121122113211421152116211721182119212021212122212321242125212621272128212921302131213221332134213521362137213821392140214121422143214421452146214721482149215021512152215321542155215621572158215921602161216221632164216521662167216821692170217121722173217421752176217721782179218021812182218321842185218621872188218921902191219221932194219521962197219821992200220122022203220422052206220722082209221022112212221322142215221622172218221922202221222222232224222522262227222822292230223122322233223422352236223722382239224022412242224322442245224622472248224922502251225222532254225522562257225822592260226122622263226422652266226722682269227022712272227322742275227622772278227922802281228222832284228522862287228822892290229122922293229422952296229722982299230023012302230323042305230623072308230923102311231223132314231523162317231823192320232123222323232423252326232723282329233023312332233323342335233623372338233923402341234223432344234523462347234823492350235123522353235423552356235723582359236023612362236323642365236623672368236923702371237223732374237523762377237823792380238123822383238423852386238723882389239023912392239323942395239623972398239924002401240224032404240524062407240824092410241124122413241424152416241724182419242024212422242324242425242624272428242924302431243224332434243524362437243824392440244124422443244424452446244724482449245024512452245324542455245624572458245924602461246224632464246524662467246824692470247124722473247424752476247724782479248024812482248324842485248624872488248924902491249224932494249524962497249824992500250125022503250425052506250725082509251025112512251325142515251625172518251925202521252225232524252525262527252825292530253125322533253425352536253725382539
  1. /*
  2. Copyright (C) 2009 Bartlomiej Zolnierkiewicz <bzolnier@gmail.com>
  3. Copyright (C) 2009 Gertjan van Wingerde <gwingerde@gmail.com>
  4. Based on the original rt2800pci.c and rt2800usb.c.
  5. Copyright (C) 2009 Ivo van Doorn <IvDoorn@gmail.com>
  6. Copyright (C) 2009 Alban Browaeys <prahal@yahoo.com>
  7. Copyright (C) 2009 Felix Fietkau <nbd@openwrt.org>
  8. Copyright (C) 2009 Luis Correia <luis.f.correia@gmail.com>
  9. Copyright (C) 2009 Mattias Nissler <mattias.nissler@gmx.de>
  10. Copyright (C) 2009 Mark Asselstine <asselsm@gmail.com>
  11. Copyright (C) 2009 Xose Vazquez Perez <xose.vazquez@gmail.com>
  12. <http://rt2x00.serialmonkey.com>
  13. This program is free software; you can redistribute it and/or modify
  14. it under the terms of the GNU General Public License as published by
  15. the Free Software Foundation; either version 2 of the License, or
  16. (at your option) any later version.
  17. This program is distributed in the hope that it will be useful,
  18. but WITHOUT ANY WARRANTY; without even the implied warranty of
  19. MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  20. GNU General Public License for more details.
  21. You should have received a copy of the GNU General Public License
  22. along with this program; if not, write to the
  23. Free Software Foundation, Inc.,
  24. 59 Temple Place - Suite 330, Boston, MA 02111-1307, USA.
  25. */
  26. /*
  27. Module: rt2800lib
  28. Abstract: rt2800 generic device routines.
  29. */
  30. #include <linux/kernel.h>
  31. #include <linux/module.h>
  32. #include "rt2x00.h"
  33. #if defined(CONFIG_RT2X00_LIB_USB) || defined(CONFIG_RT2X00_LIB_USB_MODULE)
  34. #include "rt2x00usb.h"
  35. #endif
  36. #if defined(CONFIG_RT2X00_LIB_PCI) || defined(CONFIG_RT2X00_LIB_PCI_MODULE)
  37. #include "rt2x00pci.h"
  38. #endif
  39. #include "rt2800lib.h"
  40. #include "rt2800.h"
  41. #include "rt2800usb.h"
  42. MODULE_AUTHOR("Bartlomiej Zolnierkiewicz");
  43. MODULE_DESCRIPTION("rt2800 library");
  44. MODULE_LICENSE("GPL");
  45. /*
  46. * Register access.
  47. * All access to the CSR registers will go through the methods
  48. * rt2800_register_read and rt2800_register_write.
  49. * BBP and RF register require indirect register access,
  50. * and use the CSR registers BBPCSR and RFCSR to achieve this.
  51. * These indirect registers work with busy bits,
  52. * and we will try maximal REGISTER_BUSY_COUNT times to access
  53. * the register while taking a REGISTER_BUSY_DELAY us delay
  54. * between each attampt. When the busy bit is still set at that time,
  55. * the access attempt is considered to have failed,
  56. * and we will print an error.
  57. * The _lock versions must be used if you already hold the csr_mutex
  58. */
  59. #define WAIT_FOR_BBP(__dev, __reg) \
  60. rt2800_regbusy_read((__dev), BBP_CSR_CFG, BBP_CSR_CFG_BUSY, (__reg))
  61. #define WAIT_FOR_RFCSR(__dev, __reg) \
  62. rt2800_regbusy_read((__dev), RF_CSR_CFG, RF_CSR_CFG_BUSY, (__reg))
  63. #define WAIT_FOR_RF(__dev, __reg) \
  64. rt2800_regbusy_read((__dev), RF_CSR_CFG0, RF_CSR_CFG0_BUSY, (__reg))
  65. #define WAIT_FOR_MCU(__dev, __reg) \
  66. rt2800_regbusy_read((__dev), H2M_MAILBOX_CSR, \
  67. H2M_MAILBOX_CSR_OWNER, (__reg))
  68. static void rt2800_bbp_write(struct rt2x00_dev *rt2x00dev,
  69. const unsigned int word, const u8 value)
  70. {
  71. u32 reg;
  72. mutex_lock(&rt2x00dev->csr_mutex);
  73. /*
  74. * Wait until the BBP becomes available, afterwards we
  75. * can safely write the new data into the register.
  76. */
  77. if (WAIT_FOR_BBP(rt2x00dev, &reg)) {
  78. reg = 0;
  79. rt2x00_set_field32(&reg, BBP_CSR_CFG_VALUE, value);
  80. rt2x00_set_field32(&reg, BBP_CSR_CFG_REGNUM, word);
  81. rt2x00_set_field32(&reg, BBP_CSR_CFG_BUSY, 1);
  82. rt2x00_set_field32(&reg, BBP_CSR_CFG_READ_CONTROL, 0);
  83. if (rt2x00_is_pci(rt2x00dev) || rt2x00_is_soc(rt2x00dev))
  84. rt2x00_set_field32(&reg, BBP_CSR_CFG_BBP_RW_MODE, 1);
  85. rt2800_register_write_lock(rt2x00dev, BBP_CSR_CFG, reg);
  86. }
  87. mutex_unlock(&rt2x00dev->csr_mutex);
  88. }
  89. static void rt2800_bbp_read(struct rt2x00_dev *rt2x00dev,
  90. const unsigned int word, u8 *value)
  91. {
  92. u32 reg;
  93. mutex_lock(&rt2x00dev->csr_mutex);
  94. /*
  95. * Wait until the BBP becomes available, afterwards we
  96. * can safely write the read request into the register.
  97. * After the data has been written, we wait until hardware
  98. * returns the correct value, if at any time the register
  99. * doesn't become available in time, reg will be 0xffffffff
  100. * which means we return 0xff to the caller.
  101. */
  102. if (WAIT_FOR_BBP(rt2x00dev, &reg)) {
  103. reg = 0;
  104. rt2x00_set_field32(&reg, BBP_CSR_CFG_REGNUM, word);
  105. rt2x00_set_field32(&reg, BBP_CSR_CFG_BUSY, 1);
  106. rt2x00_set_field32(&reg, BBP_CSR_CFG_READ_CONTROL, 1);
  107. if (rt2x00_is_pci(rt2x00dev) || rt2x00_is_soc(rt2x00dev))
  108. rt2x00_set_field32(&reg, BBP_CSR_CFG_BBP_RW_MODE, 1);
  109. rt2800_register_write_lock(rt2x00dev, BBP_CSR_CFG, reg);
  110. WAIT_FOR_BBP(rt2x00dev, &reg);
  111. }
  112. *value = rt2x00_get_field32(reg, BBP_CSR_CFG_VALUE);
  113. mutex_unlock(&rt2x00dev->csr_mutex);
  114. }
  115. static void rt2800_rfcsr_write(struct rt2x00_dev *rt2x00dev,
  116. const unsigned int word, const u8 value)
  117. {
  118. u32 reg;
  119. mutex_lock(&rt2x00dev->csr_mutex);
  120. /*
  121. * Wait until the RFCSR becomes available, afterwards we
  122. * can safely write the new data into the register.
  123. */
  124. if (WAIT_FOR_RFCSR(rt2x00dev, &reg)) {
  125. reg = 0;
  126. rt2x00_set_field32(&reg, RF_CSR_CFG_DATA, value);
  127. rt2x00_set_field32(&reg, RF_CSR_CFG_REGNUM, word);
  128. rt2x00_set_field32(&reg, RF_CSR_CFG_WRITE, 1);
  129. rt2x00_set_field32(&reg, RF_CSR_CFG_BUSY, 1);
  130. rt2800_register_write_lock(rt2x00dev, RF_CSR_CFG, reg);
  131. }
  132. mutex_unlock(&rt2x00dev->csr_mutex);
  133. }
  134. static void rt2800_rfcsr_read(struct rt2x00_dev *rt2x00dev,
  135. const unsigned int word, u8 *value)
  136. {
  137. u32 reg;
  138. mutex_lock(&rt2x00dev->csr_mutex);
  139. /*
  140. * Wait until the RFCSR becomes available, afterwards we
  141. * can safely write the read request into the register.
  142. * After the data has been written, we wait until hardware
  143. * returns the correct value, if at any time the register
  144. * doesn't become available in time, reg will be 0xffffffff
  145. * which means we return 0xff to the caller.
  146. */
  147. if (WAIT_FOR_RFCSR(rt2x00dev, &reg)) {
  148. reg = 0;
  149. rt2x00_set_field32(&reg, RF_CSR_CFG_REGNUM, word);
  150. rt2x00_set_field32(&reg, RF_CSR_CFG_WRITE, 0);
  151. rt2x00_set_field32(&reg, RF_CSR_CFG_BUSY, 1);
  152. rt2800_register_write_lock(rt2x00dev, RF_CSR_CFG, reg);
  153. WAIT_FOR_RFCSR(rt2x00dev, &reg);
  154. }
  155. *value = rt2x00_get_field32(reg, RF_CSR_CFG_DATA);
  156. mutex_unlock(&rt2x00dev->csr_mutex);
  157. }
  158. static void rt2800_rf_write(struct rt2x00_dev *rt2x00dev,
  159. const unsigned int word, const u32 value)
  160. {
  161. u32 reg;
  162. mutex_lock(&rt2x00dev->csr_mutex);
  163. /*
  164. * Wait until the RF becomes available, afterwards we
  165. * can safely write the new data into the register.
  166. */
  167. if (WAIT_FOR_RF(rt2x00dev, &reg)) {
  168. reg = 0;
  169. rt2x00_set_field32(&reg, RF_CSR_CFG0_REG_VALUE_BW, value);
  170. rt2x00_set_field32(&reg, RF_CSR_CFG0_STANDBYMODE, 0);
  171. rt2x00_set_field32(&reg, RF_CSR_CFG0_SEL, 0);
  172. rt2x00_set_field32(&reg, RF_CSR_CFG0_BUSY, 1);
  173. rt2800_register_write_lock(rt2x00dev, RF_CSR_CFG0, reg);
  174. rt2x00_rf_write(rt2x00dev, word, value);
  175. }
  176. mutex_unlock(&rt2x00dev->csr_mutex);
  177. }
  178. void rt2800_mcu_request(struct rt2x00_dev *rt2x00dev,
  179. const u8 command, const u8 token,
  180. const u8 arg0, const u8 arg1)
  181. {
  182. u32 reg;
  183. /*
  184. * SOC devices don't support MCU requests.
  185. */
  186. if (rt2x00_is_soc(rt2x00dev))
  187. return;
  188. mutex_lock(&rt2x00dev->csr_mutex);
  189. /*
  190. * Wait until the MCU becomes available, afterwards we
  191. * can safely write the new data into the register.
  192. */
  193. if (WAIT_FOR_MCU(rt2x00dev, &reg)) {
  194. rt2x00_set_field32(&reg, H2M_MAILBOX_CSR_OWNER, 1);
  195. rt2x00_set_field32(&reg, H2M_MAILBOX_CSR_CMD_TOKEN, token);
  196. rt2x00_set_field32(&reg, H2M_MAILBOX_CSR_ARG0, arg0);
  197. rt2x00_set_field32(&reg, H2M_MAILBOX_CSR_ARG1, arg1);
  198. rt2800_register_write_lock(rt2x00dev, H2M_MAILBOX_CSR, reg);
  199. reg = 0;
  200. rt2x00_set_field32(&reg, HOST_CMD_CSR_HOST_COMMAND, command);
  201. rt2800_register_write_lock(rt2x00dev, HOST_CMD_CSR, reg);
  202. }
  203. mutex_unlock(&rt2x00dev->csr_mutex);
  204. }
  205. EXPORT_SYMBOL_GPL(rt2800_mcu_request);
  206. int rt2800_wait_wpdma_ready(struct rt2x00_dev *rt2x00dev)
  207. {
  208. unsigned int i;
  209. u32 reg;
  210. for (i = 0; i < REGISTER_BUSY_COUNT; i++) {
  211. rt2800_register_read(rt2x00dev, WPDMA_GLO_CFG, &reg);
  212. if (!rt2x00_get_field32(reg, WPDMA_GLO_CFG_TX_DMA_BUSY) &&
  213. !rt2x00_get_field32(reg, WPDMA_GLO_CFG_RX_DMA_BUSY))
  214. return 0;
  215. msleep(1);
  216. }
  217. ERROR(rt2x00dev, "WPDMA TX/RX busy, aborting.\n");
  218. return -EACCES;
  219. }
  220. EXPORT_SYMBOL_GPL(rt2800_wait_wpdma_ready);
  221. #ifdef CONFIG_RT2X00_LIB_DEBUGFS
  222. const struct rt2x00debug rt2800_rt2x00debug = {
  223. .owner = THIS_MODULE,
  224. .csr = {
  225. .read = rt2800_register_read,
  226. .write = rt2800_register_write,
  227. .flags = RT2X00DEBUGFS_OFFSET,
  228. .word_base = CSR_REG_BASE,
  229. .word_size = sizeof(u32),
  230. .word_count = CSR_REG_SIZE / sizeof(u32),
  231. },
  232. .eeprom = {
  233. .read = rt2x00_eeprom_read,
  234. .write = rt2x00_eeprom_write,
  235. .word_base = EEPROM_BASE,
  236. .word_size = sizeof(u16),
  237. .word_count = EEPROM_SIZE / sizeof(u16),
  238. },
  239. .bbp = {
  240. .read = rt2800_bbp_read,
  241. .write = rt2800_bbp_write,
  242. .word_base = BBP_BASE,
  243. .word_size = sizeof(u8),
  244. .word_count = BBP_SIZE / sizeof(u8),
  245. },
  246. .rf = {
  247. .read = rt2x00_rf_read,
  248. .write = rt2800_rf_write,
  249. .word_base = RF_BASE,
  250. .word_size = sizeof(u32),
  251. .word_count = RF_SIZE / sizeof(u32),
  252. },
  253. };
  254. EXPORT_SYMBOL_GPL(rt2800_rt2x00debug);
  255. #endif /* CONFIG_RT2X00_LIB_DEBUGFS */
  256. int rt2800_rfkill_poll(struct rt2x00_dev *rt2x00dev)
  257. {
  258. u32 reg;
  259. rt2800_register_read(rt2x00dev, GPIO_CTRL_CFG, &reg);
  260. return rt2x00_get_field32(reg, GPIO_CTRL_CFG_BIT2);
  261. }
  262. EXPORT_SYMBOL_GPL(rt2800_rfkill_poll);
  263. #ifdef CONFIG_RT2X00_LIB_LEDS
  264. static void rt2800_brightness_set(struct led_classdev *led_cdev,
  265. enum led_brightness brightness)
  266. {
  267. struct rt2x00_led *led =
  268. container_of(led_cdev, struct rt2x00_led, led_dev);
  269. unsigned int enabled = brightness != LED_OFF;
  270. unsigned int bg_mode =
  271. (enabled && led->rt2x00dev->curr_band == IEEE80211_BAND_2GHZ);
  272. unsigned int polarity =
  273. rt2x00_get_field16(led->rt2x00dev->led_mcu_reg,
  274. EEPROM_FREQ_LED_POLARITY);
  275. unsigned int ledmode =
  276. rt2x00_get_field16(led->rt2x00dev->led_mcu_reg,
  277. EEPROM_FREQ_LED_MODE);
  278. if (led->type == LED_TYPE_RADIO) {
  279. rt2800_mcu_request(led->rt2x00dev, MCU_LED, 0xff, ledmode,
  280. enabled ? 0x20 : 0);
  281. } else if (led->type == LED_TYPE_ASSOC) {
  282. rt2800_mcu_request(led->rt2x00dev, MCU_LED, 0xff, ledmode,
  283. enabled ? (bg_mode ? 0x60 : 0xa0) : 0x20);
  284. } else if (led->type == LED_TYPE_QUALITY) {
  285. /*
  286. * The brightness is divided into 6 levels (0 - 5),
  287. * The specs tell us the following levels:
  288. * 0, 1 ,3, 7, 15, 31
  289. * to determine the level in a simple way we can simply
  290. * work with bitshifting:
  291. * (1 << level) - 1
  292. */
  293. rt2800_mcu_request(led->rt2x00dev, MCU_LED_STRENGTH, 0xff,
  294. (1 << brightness / (LED_FULL / 6)) - 1,
  295. polarity);
  296. }
  297. }
  298. static int rt2800_blink_set(struct led_classdev *led_cdev,
  299. unsigned long *delay_on, unsigned long *delay_off)
  300. {
  301. struct rt2x00_led *led =
  302. container_of(led_cdev, struct rt2x00_led, led_dev);
  303. u32 reg;
  304. rt2800_register_read(led->rt2x00dev, LED_CFG, &reg);
  305. rt2x00_set_field32(&reg, LED_CFG_ON_PERIOD, *delay_on);
  306. rt2x00_set_field32(&reg, LED_CFG_OFF_PERIOD, *delay_off);
  307. rt2800_register_write(led->rt2x00dev, LED_CFG, reg);
  308. return 0;
  309. }
  310. static void rt2800_init_led(struct rt2x00_dev *rt2x00dev,
  311. struct rt2x00_led *led, enum led_type type)
  312. {
  313. led->rt2x00dev = rt2x00dev;
  314. led->type = type;
  315. led->led_dev.brightness_set = rt2800_brightness_set;
  316. led->led_dev.blink_set = rt2800_blink_set;
  317. led->flags = LED_INITIALIZED;
  318. }
  319. #endif /* CONFIG_RT2X00_LIB_LEDS */
  320. /*
  321. * Configuration handlers.
  322. */
  323. static void rt2800_config_wcid_attr(struct rt2x00_dev *rt2x00dev,
  324. struct rt2x00lib_crypto *crypto,
  325. struct ieee80211_key_conf *key)
  326. {
  327. struct mac_wcid_entry wcid_entry;
  328. struct mac_iveiv_entry iveiv_entry;
  329. u32 offset;
  330. u32 reg;
  331. offset = MAC_WCID_ATTR_ENTRY(key->hw_key_idx);
  332. rt2800_register_read(rt2x00dev, offset, &reg);
  333. rt2x00_set_field32(&reg, MAC_WCID_ATTRIBUTE_KEYTAB,
  334. !!(key->flags & IEEE80211_KEY_FLAG_PAIRWISE));
  335. rt2x00_set_field32(&reg, MAC_WCID_ATTRIBUTE_CIPHER,
  336. (crypto->cmd == SET_KEY) * crypto->cipher);
  337. rt2x00_set_field32(&reg, MAC_WCID_ATTRIBUTE_BSS_IDX,
  338. (crypto->cmd == SET_KEY) * crypto->bssidx);
  339. rt2x00_set_field32(&reg, MAC_WCID_ATTRIBUTE_RX_WIUDF, crypto->cipher);
  340. rt2800_register_write(rt2x00dev, offset, reg);
  341. offset = MAC_IVEIV_ENTRY(key->hw_key_idx);
  342. memset(&iveiv_entry, 0, sizeof(iveiv_entry));
  343. if ((crypto->cipher == CIPHER_TKIP) ||
  344. (crypto->cipher == CIPHER_TKIP_NO_MIC) ||
  345. (crypto->cipher == CIPHER_AES))
  346. iveiv_entry.iv[3] |= 0x20;
  347. iveiv_entry.iv[3] |= key->keyidx << 6;
  348. rt2800_register_multiwrite(rt2x00dev, offset,
  349. &iveiv_entry, sizeof(iveiv_entry));
  350. offset = MAC_WCID_ENTRY(key->hw_key_idx);
  351. memset(&wcid_entry, 0, sizeof(wcid_entry));
  352. if (crypto->cmd == SET_KEY)
  353. memcpy(&wcid_entry, crypto->address, ETH_ALEN);
  354. rt2800_register_multiwrite(rt2x00dev, offset,
  355. &wcid_entry, sizeof(wcid_entry));
  356. }
  357. int rt2800_config_shared_key(struct rt2x00_dev *rt2x00dev,
  358. struct rt2x00lib_crypto *crypto,
  359. struct ieee80211_key_conf *key)
  360. {
  361. struct hw_key_entry key_entry;
  362. struct rt2x00_field32 field;
  363. u32 offset;
  364. u32 reg;
  365. if (crypto->cmd == SET_KEY) {
  366. key->hw_key_idx = (4 * crypto->bssidx) + key->keyidx;
  367. memcpy(key_entry.key, crypto->key,
  368. sizeof(key_entry.key));
  369. memcpy(key_entry.tx_mic, crypto->tx_mic,
  370. sizeof(key_entry.tx_mic));
  371. memcpy(key_entry.rx_mic, crypto->rx_mic,
  372. sizeof(key_entry.rx_mic));
  373. offset = SHARED_KEY_ENTRY(key->hw_key_idx);
  374. rt2800_register_multiwrite(rt2x00dev, offset,
  375. &key_entry, sizeof(key_entry));
  376. }
  377. /*
  378. * The cipher types are stored over multiple registers
  379. * starting with SHARED_KEY_MODE_BASE each word will have
  380. * 32 bits and contains the cipher types for 2 bssidx each.
  381. * Using the correct defines correctly will cause overhead,
  382. * so just calculate the correct offset.
  383. */
  384. field.bit_offset = 4 * (key->hw_key_idx % 8);
  385. field.bit_mask = 0x7 << field.bit_offset;
  386. offset = SHARED_KEY_MODE_ENTRY(key->hw_key_idx / 8);
  387. rt2800_register_read(rt2x00dev, offset, &reg);
  388. rt2x00_set_field32(&reg, field,
  389. (crypto->cmd == SET_KEY) * crypto->cipher);
  390. rt2800_register_write(rt2x00dev, offset, reg);
  391. /*
  392. * Update WCID information
  393. */
  394. rt2800_config_wcid_attr(rt2x00dev, crypto, key);
  395. return 0;
  396. }
  397. EXPORT_SYMBOL_GPL(rt2800_config_shared_key);
  398. int rt2800_config_pairwise_key(struct rt2x00_dev *rt2x00dev,
  399. struct rt2x00lib_crypto *crypto,
  400. struct ieee80211_key_conf *key)
  401. {
  402. struct hw_key_entry key_entry;
  403. u32 offset;
  404. if (crypto->cmd == SET_KEY) {
  405. /*
  406. * 1 pairwise key is possible per AID, this means that the AID
  407. * equals our hw_key_idx. Make sure the WCID starts _after_ the
  408. * last possible shared key entry.
  409. */
  410. if (crypto->aid > (256 - 32))
  411. return -ENOSPC;
  412. key->hw_key_idx = 32 + crypto->aid;
  413. memcpy(key_entry.key, crypto->key,
  414. sizeof(key_entry.key));
  415. memcpy(key_entry.tx_mic, crypto->tx_mic,
  416. sizeof(key_entry.tx_mic));
  417. memcpy(key_entry.rx_mic, crypto->rx_mic,
  418. sizeof(key_entry.rx_mic));
  419. offset = PAIRWISE_KEY_ENTRY(key->hw_key_idx);
  420. rt2800_register_multiwrite(rt2x00dev, offset,
  421. &key_entry, sizeof(key_entry));
  422. }
  423. /*
  424. * Update WCID information
  425. */
  426. rt2800_config_wcid_attr(rt2x00dev, crypto, key);
  427. return 0;
  428. }
  429. EXPORT_SYMBOL_GPL(rt2800_config_pairwise_key);
  430. void rt2800_config_filter(struct rt2x00_dev *rt2x00dev,
  431. const unsigned int filter_flags)
  432. {
  433. u32 reg;
  434. /*
  435. * Start configuration steps.
  436. * Note that the version error will always be dropped
  437. * and broadcast frames will always be accepted since
  438. * there is no filter for it at this time.
  439. */
  440. rt2800_register_read(rt2x00dev, RX_FILTER_CFG, &reg);
  441. rt2x00_set_field32(&reg, RX_FILTER_CFG_DROP_CRC_ERROR,
  442. !(filter_flags & FIF_FCSFAIL));
  443. rt2x00_set_field32(&reg, RX_FILTER_CFG_DROP_PHY_ERROR,
  444. !(filter_flags & FIF_PLCPFAIL));
  445. rt2x00_set_field32(&reg, RX_FILTER_CFG_DROP_NOT_TO_ME,
  446. !(filter_flags & FIF_PROMISC_IN_BSS));
  447. rt2x00_set_field32(&reg, RX_FILTER_CFG_DROP_NOT_MY_BSSD, 0);
  448. rt2x00_set_field32(&reg, RX_FILTER_CFG_DROP_VER_ERROR, 1);
  449. rt2x00_set_field32(&reg, RX_FILTER_CFG_DROP_MULTICAST,
  450. !(filter_flags & FIF_ALLMULTI));
  451. rt2x00_set_field32(&reg, RX_FILTER_CFG_DROP_BROADCAST, 0);
  452. rt2x00_set_field32(&reg, RX_FILTER_CFG_DROP_DUPLICATE, 1);
  453. rt2x00_set_field32(&reg, RX_FILTER_CFG_DROP_CF_END_ACK,
  454. !(filter_flags & FIF_CONTROL));
  455. rt2x00_set_field32(&reg, RX_FILTER_CFG_DROP_CF_END,
  456. !(filter_flags & FIF_CONTROL));
  457. rt2x00_set_field32(&reg, RX_FILTER_CFG_DROP_ACK,
  458. !(filter_flags & FIF_CONTROL));
  459. rt2x00_set_field32(&reg, RX_FILTER_CFG_DROP_CTS,
  460. !(filter_flags & FIF_CONTROL));
  461. rt2x00_set_field32(&reg, RX_FILTER_CFG_DROP_RTS,
  462. !(filter_flags & FIF_CONTROL));
  463. rt2x00_set_field32(&reg, RX_FILTER_CFG_DROP_PSPOLL,
  464. !(filter_flags & FIF_PSPOLL));
  465. rt2x00_set_field32(&reg, RX_FILTER_CFG_DROP_BA, 1);
  466. rt2x00_set_field32(&reg, RX_FILTER_CFG_DROP_BAR, 0);
  467. rt2x00_set_field32(&reg, RX_FILTER_CFG_DROP_CNTL,
  468. !(filter_flags & FIF_CONTROL));
  469. rt2800_register_write(rt2x00dev, RX_FILTER_CFG, reg);
  470. }
  471. EXPORT_SYMBOL_GPL(rt2800_config_filter);
  472. void rt2800_config_intf(struct rt2x00_dev *rt2x00dev, struct rt2x00_intf *intf,
  473. struct rt2x00intf_conf *conf, const unsigned int flags)
  474. {
  475. unsigned int beacon_base;
  476. u32 reg;
  477. if (flags & CONFIG_UPDATE_TYPE) {
  478. /*
  479. * Clear current synchronisation setup.
  480. * For the Beacon base registers we only need to clear
  481. * the first byte since that byte contains the VALID and OWNER
  482. * bits which (when set to 0) will invalidate the entire beacon.
  483. */
  484. beacon_base = HW_BEACON_OFFSET(intf->beacon->entry_idx);
  485. rt2800_register_write(rt2x00dev, beacon_base, 0);
  486. /*
  487. * Enable synchronisation.
  488. */
  489. rt2800_register_read(rt2x00dev, BCN_TIME_CFG, &reg);
  490. rt2x00_set_field32(&reg, BCN_TIME_CFG_TSF_TICKING, 1);
  491. rt2x00_set_field32(&reg, BCN_TIME_CFG_TSF_SYNC, conf->sync);
  492. rt2x00_set_field32(&reg, BCN_TIME_CFG_TBTT_ENABLE,
  493. (conf->sync == TSF_SYNC_BEACON));
  494. rt2800_register_write(rt2x00dev, BCN_TIME_CFG, reg);
  495. }
  496. if (flags & CONFIG_UPDATE_MAC) {
  497. reg = le32_to_cpu(conf->mac[1]);
  498. rt2x00_set_field32(&reg, MAC_ADDR_DW1_UNICAST_TO_ME_MASK, 0xff);
  499. conf->mac[1] = cpu_to_le32(reg);
  500. rt2800_register_multiwrite(rt2x00dev, MAC_ADDR_DW0,
  501. conf->mac, sizeof(conf->mac));
  502. }
  503. if (flags & CONFIG_UPDATE_BSSID) {
  504. reg = le32_to_cpu(conf->bssid[1]);
  505. rt2x00_set_field32(&reg, MAC_BSSID_DW1_BSS_ID_MASK, 0);
  506. rt2x00_set_field32(&reg, MAC_BSSID_DW1_BSS_BCN_NUM, 0);
  507. conf->bssid[1] = cpu_to_le32(reg);
  508. rt2800_register_multiwrite(rt2x00dev, MAC_BSSID_DW0,
  509. conf->bssid, sizeof(conf->bssid));
  510. }
  511. }
  512. EXPORT_SYMBOL_GPL(rt2800_config_intf);
  513. void rt2800_config_erp(struct rt2x00_dev *rt2x00dev, struct rt2x00lib_erp *erp)
  514. {
  515. u32 reg;
  516. rt2800_register_read(rt2x00dev, AUTO_RSP_CFG, &reg);
  517. rt2x00_set_field32(&reg, AUTO_RSP_CFG_BAC_ACK_POLICY,
  518. !!erp->short_preamble);
  519. rt2x00_set_field32(&reg, AUTO_RSP_CFG_AR_PREAMBLE,
  520. !!erp->short_preamble);
  521. rt2800_register_write(rt2x00dev, AUTO_RSP_CFG, reg);
  522. rt2800_register_read(rt2x00dev, OFDM_PROT_CFG, &reg);
  523. rt2x00_set_field32(&reg, OFDM_PROT_CFG_PROTECT_CTRL,
  524. erp->cts_protection ? 2 : 0);
  525. rt2800_register_write(rt2x00dev, OFDM_PROT_CFG, reg);
  526. rt2800_register_write(rt2x00dev, LEGACY_BASIC_RATE,
  527. erp->basic_rates);
  528. rt2800_register_write(rt2x00dev, HT_BASIC_RATE, 0x00008003);
  529. rt2800_register_read(rt2x00dev, BKOFF_SLOT_CFG, &reg);
  530. rt2x00_set_field32(&reg, BKOFF_SLOT_CFG_SLOT_TIME, erp->slot_time);
  531. rt2800_register_write(rt2x00dev, BKOFF_SLOT_CFG, reg);
  532. rt2800_register_read(rt2x00dev, XIFS_TIME_CFG, &reg);
  533. rt2x00_set_field32(&reg, XIFS_TIME_CFG_CCKM_SIFS_TIME, erp->sifs);
  534. rt2x00_set_field32(&reg, XIFS_TIME_CFG_OFDM_SIFS_TIME, erp->sifs);
  535. rt2x00_set_field32(&reg, XIFS_TIME_CFG_EIFS, erp->eifs);
  536. rt2800_register_write(rt2x00dev, XIFS_TIME_CFG, reg);
  537. rt2800_register_read(rt2x00dev, BCN_TIME_CFG, &reg);
  538. rt2x00_set_field32(&reg, BCN_TIME_CFG_BEACON_INTERVAL,
  539. erp->beacon_int * 16);
  540. rt2800_register_write(rt2x00dev, BCN_TIME_CFG, reg);
  541. }
  542. EXPORT_SYMBOL_GPL(rt2800_config_erp);
  543. void rt2800_config_ant(struct rt2x00_dev *rt2x00dev, struct antenna_setup *ant)
  544. {
  545. u8 r1;
  546. u8 r3;
  547. rt2800_bbp_read(rt2x00dev, 1, &r1);
  548. rt2800_bbp_read(rt2x00dev, 3, &r3);
  549. /*
  550. * Configure the TX antenna.
  551. */
  552. switch ((int)ant->tx) {
  553. case 1:
  554. rt2x00_set_field8(&r1, BBP1_TX_ANTENNA, 0);
  555. if (rt2x00_is_pci(rt2x00dev) || rt2x00_is_soc(rt2x00dev))
  556. rt2x00_set_field8(&r3, BBP3_RX_ANTENNA, 0);
  557. break;
  558. case 2:
  559. rt2x00_set_field8(&r1, BBP1_TX_ANTENNA, 2);
  560. break;
  561. case 3:
  562. /* Do nothing */
  563. break;
  564. }
  565. /*
  566. * Configure the RX antenna.
  567. */
  568. switch ((int)ant->rx) {
  569. case 1:
  570. rt2x00_set_field8(&r3, BBP3_RX_ANTENNA, 0);
  571. break;
  572. case 2:
  573. rt2x00_set_field8(&r3, BBP3_RX_ANTENNA, 1);
  574. break;
  575. case 3:
  576. rt2x00_set_field8(&r3, BBP3_RX_ANTENNA, 2);
  577. break;
  578. }
  579. rt2800_bbp_write(rt2x00dev, 3, r3);
  580. rt2800_bbp_write(rt2x00dev, 1, r1);
  581. }
  582. EXPORT_SYMBOL_GPL(rt2800_config_ant);
  583. static void rt2800_config_lna_gain(struct rt2x00_dev *rt2x00dev,
  584. struct rt2x00lib_conf *libconf)
  585. {
  586. u16 eeprom;
  587. short lna_gain;
  588. if (libconf->rf.channel <= 14) {
  589. rt2x00_eeprom_read(rt2x00dev, EEPROM_LNA, &eeprom);
  590. lna_gain = rt2x00_get_field16(eeprom, EEPROM_LNA_BG);
  591. } else if (libconf->rf.channel <= 64) {
  592. rt2x00_eeprom_read(rt2x00dev, EEPROM_LNA, &eeprom);
  593. lna_gain = rt2x00_get_field16(eeprom, EEPROM_LNA_A0);
  594. } else if (libconf->rf.channel <= 128) {
  595. rt2x00_eeprom_read(rt2x00dev, EEPROM_RSSI_BG2, &eeprom);
  596. lna_gain = rt2x00_get_field16(eeprom, EEPROM_RSSI_BG2_LNA_A1);
  597. } else {
  598. rt2x00_eeprom_read(rt2x00dev, EEPROM_RSSI_A2, &eeprom);
  599. lna_gain = rt2x00_get_field16(eeprom, EEPROM_RSSI_A2_LNA_A2);
  600. }
  601. rt2x00dev->lna_gain = lna_gain;
  602. }
  603. static void rt2800_config_channel_rf2xxx(struct rt2x00_dev *rt2x00dev,
  604. struct ieee80211_conf *conf,
  605. struct rf_channel *rf,
  606. struct channel_info *info)
  607. {
  608. rt2x00_set_field32(&rf->rf4, RF4_FREQ_OFFSET, rt2x00dev->freq_offset);
  609. if (rt2x00dev->default_ant.tx == 1)
  610. rt2x00_set_field32(&rf->rf2, RF2_ANTENNA_TX1, 1);
  611. if (rt2x00dev->default_ant.rx == 1) {
  612. rt2x00_set_field32(&rf->rf2, RF2_ANTENNA_RX1, 1);
  613. rt2x00_set_field32(&rf->rf2, RF2_ANTENNA_RX2, 1);
  614. } else if (rt2x00dev->default_ant.rx == 2)
  615. rt2x00_set_field32(&rf->rf2, RF2_ANTENNA_RX2, 1);
  616. if (rf->channel > 14) {
  617. /*
  618. * When TX power is below 0, we should increase it by 7 to
  619. * make it a positive value (Minumum value is -7).
  620. * However this means that values between 0 and 7 have
  621. * double meaning, and we should set a 7DBm boost flag.
  622. */
  623. rt2x00_set_field32(&rf->rf3, RF3_TXPOWER_A_7DBM_BOOST,
  624. (info->tx_power1 >= 0));
  625. if (info->tx_power1 < 0)
  626. info->tx_power1 += 7;
  627. rt2x00_set_field32(&rf->rf3, RF3_TXPOWER_A,
  628. TXPOWER_A_TO_DEV(info->tx_power1));
  629. rt2x00_set_field32(&rf->rf4, RF4_TXPOWER_A_7DBM_BOOST,
  630. (info->tx_power2 >= 0));
  631. if (info->tx_power2 < 0)
  632. info->tx_power2 += 7;
  633. rt2x00_set_field32(&rf->rf4, RF4_TXPOWER_A,
  634. TXPOWER_A_TO_DEV(info->tx_power2));
  635. } else {
  636. rt2x00_set_field32(&rf->rf3, RF3_TXPOWER_G,
  637. TXPOWER_G_TO_DEV(info->tx_power1));
  638. rt2x00_set_field32(&rf->rf4, RF4_TXPOWER_G,
  639. TXPOWER_G_TO_DEV(info->tx_power2));
  640. }
  641. rt2x00_set_field32(&rf->rf4, RF4_HT40, conf_is_ht40(conf));
  642. rt2800_rf_write(rt2x00dev, 1, rf->rf1);
  643. rt2800_rf_write(rt2x00dev, 2, rf->rf2);
  644. rt2800_rf_write(rt2x00dev, 3, rf->rf3 & ~0x00000004);
  645. rt2800_rf_write(rt2x00dev, 4, rf->rf4);
  646. udelay(200);
  647. rt2800_rf_write(rt2x00dev, 1, rf->rf1);
  648. rt2800_rf_write(rt2x00dev, 2, rf->rf2);
  649. rt2800_rf_write(rt2x00dev, 3, rf->rf3 | 0x00000004);
  650. rt2800_rf_write(rt2x00dev, 4, rf->rf4);
  651. udelay(200);
  652. rt2800_rf_write(rt2x00dev, 1, rf->rf1);
  653. rt2800_rf_write(rt2x00dev, 2, rf->rf2);
  654. rt2800_rf_write(rt2x00dev, 3, rf->rf3 & ~0x00000004);
  655. rt2800_rf_write(rt2x00dev, 4, rf->rf4);
  656. }
  657. static void rt2800_config_channel_rf3xxx(struct rt2x00_dev *rt2x00dev,
  658. struct ieee80211_conf *conf,
  659. struct rf_channel *rf,
  660. struct channel_info *info)
  661. {
  662. u8 rfcsr;
  663. rt2800_rfcsr_write(rt2x00dev, 2, rf->rf1);
  664. rt2800_rfcsr_write(rt2x00dev, 3, rf->rf3);
  665. rt2800_rfcsr_read(rt2x00dev, 6, &rfcsr);
  666. rt2x00_set_field8(&rfcsr, RFCSR6_R1, rf->rf2);
  667. rt2800_rfcsr_write(rt2x00dev, 6, rfcsr);
  668. rt2800_rfcsr_read(rt2x00dev, 12, &rfcsr);
  669. rt2x00_set_field8(&rfcsr, RFCSR12_TX_POWER,
  670. TXPOWER_G_TO_DEV(info->tx_power1));
  671. rt2800_rfcsr_write(rt2x00dev, 12, rfcsr);
  672. rt2800_rfcsr_read(rt2x00dev, 13, &rfcsr);
  673. rt2x00_set_field8(&rfcsr, RFCSR13_TX_POWER,
  674. TXPOWER_G_TO_DEV(info->tx_power2));
  675. rt2800_rfcsr_write(rt2x00dev, 13, rfcsr);
  676. rt2800_rfcsr_read(rt2x00dev, 23, &rfcsr);
  677. rt2x00_set_field8(&rfcsr, RFCSR23_FREQ_OFFSET, rt2x00dev->freq_offset);
  678. rt2800_rfcsr_write(rt2x00dev, 23, rfcsr);
  679. rt2800_rfcsr_write(rt2x00dev, 24,
  680. rt2x00dev->calibration[conf_is_ht40(conf)]);
  681. rt2800_rfcsr_read(rt2x00dev, 7, &rfcsr);
  682. rt2x00_set_field8(&rfcsr, RFCSR7_RF_TUNING, 1);
  683. rt2800_rfcsr_write(rt2x00dev, 7, rfcsr);
  684. }
  685. static void rt2800_config_channel(struct rt2x00_dev *rt2x00dev,
  686. struct ieee80211_conf *conf,
  687. struct rf_channel *rf,
  688. struct channel_info *info)
  689. {
  690. u32 reg;
  691. unsigned int tx_pin;
  692. u8 bbp;
  693. if (rt2x00_rf(rt2x00dev, RF2020) ||
  694. rt2x00_rf(rt2x00dev, RF3020) ||
  695. rt2x00_rf(rt2x00dev, RF3021) ||
  696. rt2x00_rf(rt2x00dev, RF3022))
  697. rt2800_config_channel_rf3xxx(rt2x00dev, conf, rf, info);
  698. else
  699. rt2800_config_channel_rf2xxx(rt2x00dev, conf, rf, info);
  700. /*
  701. * Change BBP settings
  702. */
  703. rt2800_bbp_write(rt2x00dev, 62, 0x37 - rt2x00dev->lna_gain);
  704. rt2800_bbp_write(rt2x00dev, 63, 0x37 - rt2x00dev->lna_gain);
  705. rt2800_bbp_write(rt2x00dev, 64, 0x37 - rt2x00dev->lna_gain);
  706. rt2800_bbp_write(rt2x00dev, 86, 0);
  707. if (rf->channel <= 14) {
  708. if (test_bit(CONFIG_EXTERNAL_LNA_BG, &rt2x00dev->flags)) {
  709. rt2800_bbp_write(rt2x00dev, 82, 0x62);
  710. rt2800_bbp_write(rt2x00dev, 75, 0x46);
  711. } else {
  712. rt2800_bbp_write(rt2x00dev, 82, 0x84);
  713. rt2800_bbp_write(rt2x00dev, 75, 0x50);
  714. }
  715. } else {
  716. rt2800_bbp_write(rt2x00dev, 82, 0xf2);
  717. if (test_bit(CONFIG_EXTERNAL_LNA_A, &rt2x00dev->flags))
  718. rt2800_bbp_write(rt2x00dev, 75, 0x46);
  719. else
  720. rt2800_bbp_write(rt2x00dev, 75, 0x50);
  721. }
  722. rt2800_register_read(rt2x00dev, TX_BAND_CFG, &reg);
  723. rt2x00_set_field32(&reg, TX_BAND_CFG_HT40_PLUS, conf_is_ht40_plus(conf));
  724. rt2x00_set_field32(&reg, TX_BAND_CFG_A, rf->channel > 14);
  725. rt2x00_set_field32(&reg, TX_BAND_CFG_BG, rf->channel <= 14);
  726. rt2800_register_write(rt2x00dev, TX_BAND_CFG, reg);
  727. tx_pin = 0;
  728. /* Turn on unused PA or LNA when not using 1T or 1R */
  729. if (rt2x00dev->default_ant.tx != 1) {
  730. rt2x00_set_field32(&tx_pin, TX_PIN_CFG_PA_PE_A1_EN, 1);
  731. rt2x00_set_field32(&tx_pin, TX_PIN_CFG_PA_PE_G1_EN, 1);
  732. }
  733. /* Turn on unused PA or LNA when not using 1T or 1R */
  734. if (rt2x00dev->default_ant.rx != 1) {
  735. rt2x00_set_field32(&tx_pin, TX_PIN_CFG_LNA_PE_A1_EN, 1);
  736. rt2x00_set_field32(&tx_pin, TX_PIN_CFG_LNA_PE_G1_EN, 1);
  737. }
  738. rt2x00_set_field32(&tx_pin, TX_PIN_CFG_LNA_PE_A0_EN, 1);
  739. rt2x00_set_field32(&tx_pin, TX_PIN_CFG_LNA_PE_G0_EN, 1);
  740. rt2x00_set_field32(&tx_pin, TX_PIN_CFG_RFTR_EN, 1);
  741. rt2x00_set_field32(&tx_pin, TX_PIN_CFG_TRSW_EN, 1);
  742. rt2x00_set_field32(&tx_pin, TX_PIN_CFG_PA_PE_G0_EN, rf->channel <= 14);
  743. rt2x00_set_field32(&tx_pin, TX_PIN_CFG_PA_PE_A0_EN, rf->channel > 14);
  744. rt2800_register_write(rt2x00dev, TX_PIN_CFG, tx_pin);
  745. rt2800_bbp_read(rt2x00dev, 4, &bbp);
  746. rt2x00_set_field8(&bbp, BBP4_BANDWIDTH, 2 * conf_is_ht40(conf));
  747. rt2800_bbp_write(rt2x00dev, 4, bbp);
  748. rt2800_bbp_read(rt2x00dev, 3, &bbp);
  749. rt2x00_set_field8(&bbp, BBP3_HT40_PLUS, conf_is_ht40_plus(conf));
  750. rt2800_bbp_write(rt2x00dev, 3, bbp);
  751. if (rt2x00_rt_rev(rt2x00dev, RT2860, REV_RT2860C)) {
  752. if (conf_is_ht40(conf)) {
  753. rt2800_bbp_write(rt2x00dev, 69, 0x1a);
  754. rt2800_bbp_write(rt2x00dev, 70, 0x0a);
  755. rt2800_bbp_write(rt2x00dev, 73, 0x16);
  756. } else {
  757. rt2800_bbp_write(rt2x00dev, 69, 0x16);
  758. rt2800_bbp_write(rt2x00dev, 70, 0x08);
  759. rt2800_bbp_write(rt2x00dev, 73, 0x11);
  760. }
  761. }
  762. msleep(1);
  763. }
  764. static void rt2800_config_txpower(struct rt2x00_dev *rt2x00dev,
  765. const int txpower)
  766. {
  767. u32 reg;
  768. u32 value = TXPOWER_G_TO_DEV(txpower);
  769. u8 r1;
  770. rt2800_bbp_read(rt2x00dev, 1, &r1);
  771. rt2x00_set_field8(&reg, BBP1_TX_POWER, 0);
  772. rt2800_bbp_write(rt2x00dev, 1, r1);
  773. rt2800_register_read(rt2x00dev, TX_PWR_CFG_0, &reg);
  774. rt2x00_set_field32(&reg, TX_PWR_CFG_0_1MBS, value);
  775. rt2x00_set_field32(&reg, TX_PWR_CFG_0_2MBS, value);
  776. rt2x00_set_field32(&reg, TX_PWR_CFG_0_55MBS, value);
  777. rt2x00_set_field32(&reg, TX_PWR_CFG_0_11MBS, value);
  778. rt2x00_set_field32(&reg, TX_PWR_CFG_0_6MBS, value);
  779. rt2x00_set_field32(&reg, TX_PWR_CFG_0_9MBS, value);
  780. rt2x00_set_field32(&reg, TX_PWR_CFG_0_12MBS, value);
  781. rt2x00_set_field32(&reg, TX_PWR_CFG_0_18MBS, value);
  782. rt2800_register_write(rt2x00dev, TX_PWR_CFG_0, reg);
  783. rt2800_register_read(rt2x00dev, TX_PWR_CFG_1, &reg);
  784. rt2x00_set_field32(&reg, TX_PWR_CFG_1_24MBS, value);
  785. rt2x00_set_field32(&reg, TX_PWR_CFG_1_36MBS, value);
  786. rt2x00_set_field32(&reg, TX_PWR_CFG_1_48MBS, value);
  787. rt2x00_set_field32(&reg, TX_PWR_CFG_1_54MBS, value);
  788. rt2x00_set_field32(&reg, TX_PWR_CFG_1_MCS0, value);
  789. rt2x00_set_field32(&reg, TX_PWR_CFG_1_MCS1, value);
  790. rt2x00_set_field32(&reg, TX_PWR_CFG_1_MCS2, value);
  791. rt2x00_set_field32(&reg, TX_PWR_CFG_1_MCS3, value);
  792. rt2800_register_write(rt2x00dev, TX_PWR_CFG_1, reg);
  793. rt2800_register_read(rt2x00dev, TX_PWR_CFG_2, &reg);
  794. rt2x00_set_field32(&reg, TX_PWR_CFG_2_MCS4, value);
  795. rt2x00_set_field32(&reg, TX_PWR_CFG_2_MCS5, value);
  796. rt2x00_set_field32(&reg, TX_PWR_CFG_2_MCS6, value);
  797. rt2x00_set_field32(&reg, TX_PWR_CFG_2_MCS7, value);
  798. rt2x00_set_field32(&reg, TX_PWR_CFG_2_MCS8, value);
  799. rt2x00_set_field32(&reg, TX_PWR_CFG_2_MCS9, value);
  800. rt2x00_set_field32(&reg, TX_PWR_CFG_2_MCS10, value);
  801. rt2x00_set_field32(&reg, TX_PWR_CFG_2_MCS11, value);
  802. rt2800_register_write(rt2x00dev, TX_PWR_CFG_2, reg);
  803. rt2800_register_read(rt2x00dev, TX_PWR_CFG_3, &reg);
  804. rt2x00_set_field32(&reg, TX_PWR_CFG_3_MCS12, value);
  805. rt2x00_set_field32(&reg, TX_PWR_CFG_3_MCS13, value);
  806. rt2x00_set_field32(&reg, TX_PWR_CFG_3_MCS14, value);
  807. rt2x00_set_field32(&reg, TX_PWR_CFG_3_MCS15, value);
  808. rt2x00_set_field32(&reg, TX_PWR_CFG_3_UKNOWN1, value);
  809. rt2x00_set_field32(&reg, TX_PWR_CFG_3_UKNOWN2, value);
  810. rt2x00_set_field32(&reg, TX_PWR_CFG_3_UKNOWN3, value);
  811. rt2x00_set_field32(&reg, TX_PWR_CFG_3_UKNOWN4, value);
  812. rt2800_register_write(rt2x00dev, TX_PWR_CFG_3, reg);
  813. rt2800_register_read(rt2x00dev, TX_PWR_CFG_4, &reg);
  814. rt2x00_set_field32(&reg, TX_PWR_CFG_4_UKNOWN5, value);
  815. rt2x00_set_field32(&reg, TX_PWR_CFG_4_UKNOWN6, value);
  816. rt2x00_set_field32(&reg, TX_PWR_CFG_4_UKNOWN7, value);
  817. rt2x00_set_field32(&reg, TX_PWR_CFG_4_UKNOWN8, value);
  818. rt2800_register_write(rt2x00dev, TX_PWR_CFG_4, reg);
  819. }
  820. static void rt2800_config_retry_limit(struct rt2x00_dev *rt2x00dev,
  821. struct rt2x00lib_conf *libconf)
  822. {
  823. u32 reg;
  824. rt2800_register_read(rt2x00dev, TX_RTY_CFG, &reg);
  825. rt2x00_set_field32(&reg, TX_RTY_CFG_SHORT_RTY_LIMIT,
  826. libconf->conf->short_frame_max_tx_count);
  827. rt2x00_set_field32(&reg, TX_RTY_CFG_LONG_RTY_LIMIT,
  828. libconf->conf->long_frame_max_tx_count);
  829. rt2800_register_write(rt2x00dev, TX_RTY_CFG, reg);
  830. }
  831. static void rt2800_config_ps(struct rt2x00_dev *rt2x00dev,
  832. struct rt2x00lib_conf *libconf)
  833. {
  834. enum dev_state state =
  835. (libconf->conf->flags & IEEE80211_CONF_PS) ?
  836. STATE_SLEEP : STATE_AWAKE;
  837. u32 reg;
  838. if (state == STATE_SLEEP) {
  839. rt2800_register_write(rt2x00dev, AUTOWAKEUP_CFG, 0);
  840. rt2800_register_read(rt2x00dev, AUTOWAKEUP_CFG, &reg);
  841. rt2x00_set_field32(&reg, AUTOWAKEUP_CFG_AUTO_LEAD_TIME, 5);
  842. rt2x00_set_field32(&reg, AUTOWAKEUP_CFG_TBCN_BEFORE_WAKE,
  843. libconf->conf->listen_interval - 1);
  844. rt2x00_set_field32(&reg, AUTOWAKEUP_CFG_AUTOWAKE, 1);
  845. rt2800_register_write(rt2x00dev, AUTOWAKEUP_CFG, reg);
  846. rt2x00dev->ops->lib->set_device_state(rt2x00dev, state);
  847. } else {
  848. rt2800_register_read(rt2x00dev, AUTOWAKEUP_CFG, &reg);
  849. rt2x00_set_field32(&reg, AUTOWAKEUP_CFG_AUTO_LEAD_TIME, 0);
  850. rt2x00_set_field32(&reg, AUTOWAKEUP_CFG_TBCN_BEFORE_WAKE, 0);
  851. rt2x00_set_field32(&reg, AUTOWAKEUP_CFG_AUTOWAKE, 0);
  852. rt2800_register_write(rt2x00dev, AUTOWAKEUP_CFG, reg);
  853. rt2x00dev->ops->lib->set_device_state(rt2x00dev, state);
  854. }
  855. }
  856. void rt2800_config(struct rt2x00_dev *rt2x00dev,
  857. struct rt2x00lib_conf *libconf,
  858. const unsigned int flags)
  859. {
  860. /* Always recalculate LNA gain before changing configuration */
  861. rt2800_config_lna_gain(rt2x00dev, libconf);
  862. if (flags & IEEE80211_CONF_CHANGE_CHANNEL)
  863. rt2800_config_channel(rt2x00dev, libconf->conf,
  864. &libconf->rf, &libconf->channel);
  865. if (flags & IEEE80211_CONF_CHANGE_POWER)
  866. rt2800_config_txpower(rt2x00dev, libconf->conf->power_level);
  867. if (flags & IEEE80211_CONF_CHANGE_RETRY_LIMITS)
  868. rt2800_config_retry_limit(rt2x00dev, libconf);
  869. if (flags & IEEE80211_CONF_CHANGE_PS)
  870. rt2800_config_ps(rt2x00dev, libconf);
  871. }
  872. EXPORT_SYMBOL_GPL(rt2800_config);
  873. /*
  874. * Link tuning
  875. */
  876. void rt2800_link_stats(struct rt2x00_dev *rt2x00dev, struct link_qual *qual)
  877. {
  878. u32 reg;
  879. /*
  880. * Update FCS error count from register.
  881. */
  882. rt2800_register_read(rt2x00dev, RX_STA_CNT0, &reg);
  883. qual->rx_failed = rt2x00_get_field32(reg, RX_STA_CNT0_CRC_ERR);
  884. }
  885. EXPORT_SYMBOL_GPL(rt2800_link_stats);
  886. static u8 rt2800_get_default_vgc(struct rt2x00_dev *rt2x00dev)
  887. {
  888. if (rt2x00dev->curr_band == IEEE80211_BAND_2GHZ) {
  889. if (rt2x00_rt(rt2x00dev, RT3070) ||
  890. rt2x00_rt(rt2x00dev, RT3071) ||
  891. rt2x00_rt(rt2x00dev, RT3090) ||
  892. rt2x00_rt(rt2x00dev, RT3390))
  893. return 0x1c + (2 * rt2x00dev->lna_gain);
  894. else
  895. return 0x2e + rt2x00dev->lna_gain;
  896. }
  897. if (!test_bit(CONFIG_CHANNEL_HT40, &rt2x00dev->flags))
  898. return 0x32 + (rt2x00dev->lna_gain * 5) / 3;
  899. else
  900. return 0x3a + (rt2x00dev->lna_gain * 5) / 3;
  901. }
  902. static inline void rt2800_set_vgc(struct rt2x00_dev *rt2x00dev,
  903. struct link_qual *qual, u8 vgc_level)
  904. {
  905. if (qual->vgc_level != vgc_level) {
  906. rt2800_bbp_write(rt2x00dev, 66, vgc_level);
  907. qual->vgc_level = vgc_level;
  908. qual->vgc_level_reg = vgc_level;
  909. }
  910. }
  911. void rt2800_reset_tuner(struct rt2x00_dev *rt2x00dev, struct link_qual *qual)
  912. {
  913. rt2800_set_vgc(rt2x00dev, qual, rt2800_get_default_vgc(rt2x00dev));
  914. }
  915. EXPORT_SYMBOL_GPL(rt2800_reset_tuner);
  916. void rt2800_link_tuner(struct rt2x00_dev *rt2x00dev, struct link_qual *qual,
  917. const u32 count)
  918. {
  919. if (rt2x00_rt_rev(rt2x00dev, RT2860, REV_RT2860C))
  920. return;
  921. /*
  922. * When RSSI is better then -80 increase VGC level with 0x10
  923. */
  924. rt2800_set_vgc(rt2x00dev, qual,
  925. rt2800_get_default_vgc(rt2x00dev) +
  926. ((qual->rssi > -80) * 0x10));
  927. }
  928. EXPORT_SYMBOL_GPL(rt2800_link_tuner);
  929. /*
  930. * Initialization functions.
  931. */
  932. int rt2800_init_registers(struct rt2x00_dev *rt2x00dev)
  933. {
  934. u32 reg;
  935. u16 eeprom;
  936. unsigned int i;
  937. rt2800_register_read(rt2x00dev, WPDMA_GLO_CFG, &reg);
  938. rt2x00_set_field32(&reg, WPDMA_GLO_CFG_ENABLE_TX_DMA, 0);
  939. rt2x00_set_field32(&reg, WPDMA_GLO_CFG_TX_DMA_BUSY, 0);
  940. rt2x00_set_field32(&reg, WPDMA_GLO_CFG_ENABLE_RX_DMA, 0);
  941. rt2x00_set_field32(&reg, WPDMA_GLO_CFG_RX_DMA_BUSY, 0);
  942. rt2x00_set_field32(&reg, WPDMA_GLO_CFG_TX_WRITEBACK_DONE, 1);
  943. rt2800_register_write(rt2x00dev, WPDMA_GLO_CFG, reg);
  944. if (rt2x00_is_usb(rt2x00dev)) {
  945. /*
  946. * Wait until BBP and RF are ready.
  947. */
  948. for (i = 0; i < REGISTER_BUSY_COUNT; i++) {
  949. rt2800_register_read(rt2x00dev, MAC_CSR0, &reg);
  950. if (reg && reg != ~0)
  951. break;
  952. msleep(1);
  953. }
  954. if (i == REGISTER_BUSY_COUNT) {
  955. ERROR(rt2x00dev, "Unstable hardware.\n");
  956. return -EBUSY;
  957. }
  958. rt2800_register_read(rt2x00dev, PBF_SYS_CTRL, &reg);
  959. rt2800_register_write(rt2x00dev, PBF_SYS_CTRL,
  960. reg & ~0x00002000);
  961. } else if (rt2x00_is_pci(rt2x00dev) || rt2x00_is_soc(rt2x00dev)) {
  962. /*
  963. * Reset DMA indexes
  964. */
  965. rt2800_register_read(rt2x00dev, WPDMA_RST_IDX, &reg);
  966. rt2x00_set_field32(&reg, WPDMA_RST_IDX_DTX_IDX0, 1);
  967. rt2x00_set_field32(&reg, WPDMA_RST_IDX_DTX_IDX1, 1);
  968. rt2x00_set_field32(&reg, WPDMA_RST_IDX_DTX_IDX2, 1);
  969. rt2x00_set_field32(&reg, WPDMA_RST_IDX_DTX_IDX3, 1);
  970. rt2x00_set_field32(&reg, WPDMA_RST_IDX_DTX_IDX4, 1);
  971. rt2x00_set_field32(&reg, WPDMA_RST_IDX_DTX_IDX5, 1);
  972. rt2x00_set_field32(&reg, WPDMA_RST_IDX_DRX_IDX0, 1);
  973. rt2800_register_write(rt2x00dev, WPDMA_RST_IDX, reg);
  974. rt2800_register_write(rt2x00dev, PBF_SYS_CTRL, 0x00000e1f);
  975. rt2800_register_write(rt2x00dev, PBF_SYS_CTRL, 0x00000e00);
  976. rt2800_register_write(rt2x00dev, PWR_PIN_CFG, 0x00000003);
  977. }
  978. rt2800_register_read(rt2x00dev, MAC_SYS_CTRL, &reg);
  979. rt2x00_set_field32(&reg, MAC_SYS_CTRL_RESET_CSR, 1);
  980. rt2x00_set_field32(&reg, MAC_SYS_CTRL_RESET_BBP, 1);
  981. rt2800_register_write(rt2x00dev, MAC_SYS_CTRL, reg);
  982. if (rt2x00_is_usb(rt2x00dev)) {
  983. rt2800_register_write(rt2x00dev, USB_DMA_CFG, 0x00000000);
  984. #if defined(CONFIG_RT2X00_LIB_USB) || defined(CONFIG_RT2X00_LIB_USB_MODULE)
  985. rt2x00usb_vendor_request_sw(rt2x00dev, USB_DEVICE_MODE, 0,
  986. USB_MODE_RESET, REGISTER_TIMEOUT);
  987. #endif
  988. }
  989. rt2800_register_write(rt2x00dev, MAC_SYS_CTRL, 0x00000000);
  990. rt2800_register_read(rt2x00dev, BCN_OFFSET0, &reg);
  991. rt2x00_set_field32(&reg, BCN_OFFSET0_BCN0, 0xe0); /* 0x3800 */
  992. rt2x00_set_field32(&reg, BCN_OFFSET0_BCN1, 0xe8); /* 0x3a00 */
  993. rt2x00_set_field32(&reg, BCN_OFFSET0_BCN2, 0xf0); /* 0x3c00 */
  994. rt2x00_set_field32(&reg, BCN_OFFSET0_BCN3, 0xf8); /* 0x3e00 */
  995. rt2800_register_write(rt2x00dev, BCN_OFFSET0, reg);
  996. rt2800_register_read(rt2x00dev, BCN_OFFSET1, &reg);
  997. rt2x00_set_field32(&reg, BCN_OFFSET1_BCN4, 0xc8); /* 0x3200 */
  998. rt2x00_set_field32(&reg, BCN_OFFSET1_BCN5, 0xd0); /* 0x3400 */
  999. rt2x00_set_field32(&reg, BCN_OFFSET1_BCN6, 0x77); /* 0x1dc0 */
  1000. rt2x00_set_field32(&reg, BCN_OFFSET1_BCN7, 0x6f); /* 0x1bc0 */
  1001. rt2800_register_write(rt2x00dev, BCN_OFFSET1, reg);
  1002. rt2800_register_write(rt2x00dev, LEGACY_BASIC_RATE, 0x0000013f);
  1003. rt2800_register_write(rt2x00dev, HT_BASIC_RATE, 0x00008003);
  1004. rt2800_register_write(rt2x00dev, MAC_SYS_CTRL, 0x00000000);
  1005. rt2800_register_read(rt2x00dev, BCN_TIME_CFG, &reg);
  1006. rt2x00_set_field32(&reg, BCN_TIME_CFG_BEACON_INTERVAL, 0);
  1007. rt2x00_set_field32(&reg, BCN_TIME_CFG_TSF_TICKING, 0);
  1008. rt2x00_set_field32(&reg, BCN_TIME_CFG_TSF_SYNC, 0);
  1009. rt2x00_set_field32(&reg, BCN_TIME_CFG_TBTT_ENABLE, 0);
  1010. rt2x00_set_field32(&reg, BCN_TIME_CFG_BEACON_GEN, 0);
  1011. rt2x00_set_field32(&reg, BCN_TIME_CFG_TX_TIME_COMPENSATE, 0);
  1012. rt2800_register_write(rt2x00dev, BCN_TIME_CFG, reg);
  1013. rt2800_config_filter(rt2x00dev, FIF_ALLMULTI);
  1014. rt2800_register_read(rt2x00dev, BKOFF_SLOT_CFG, &reg);
  1015. rt2x00_set_field32(&reg, BKOFF_SLOT_CFG_SLOT_TIME, 9);
  1016. rt2x00_set_field32(&reg, BKOFF_SLOT_CFG_CC_DELAY_TIME, 2);
  1017. rt2800_register_write(rt2x00dev, BKOFF_SLOT_CFG, reg);
  1018. if (rt2x00_rt(rt2x00dev, RT3071) ||
  1019. rt2x00_rt(rt2x00dev, RT3090) ||
  1020. rt2x00_rt(rt2x00dev, RT3390)) {
  1021. rt2800_register_write(rt2x00dev, TX_SW_CFG0, 0x00000400);
  1022. rt2800_register_write(rt2x00dev, TX_SW_CFG1, 0x00000000);
  1023. if (rt2x00_rt_rev_lt(rt2x00dev, RT3071, REV_RT3071E) ||
  1024. rt2x00_rt_rev_lt(rt2x00dev, RT3090, REV_RT3090E) ||
  1025. rt2x00_rt_rev_lt(rt2x00dev, RT3390, REV_RT3390E)) {
  1026. rt2x00_eeprom_read(rt2x00dev, EEPROM_NIC, &eeprom);
  1027. if (rt2x00_get_field16(eeprom, EEPROM_NIC_DAC_TEST))
  1028. rt2800_register_write(rt2x00dev, TX_SW_CFG2,
  1029. 0x0000002c);
  1030. else
  1031. rt2800_register_write(rt2x00dev, TX_SW_CFG2,
  1032. 0x0000000f);
  1033. } else {
  1034. rt2800_register_write(rt2x00dev, TX_SW_CFG2, 0x00000000);
  1035. }
  1036. rt2800_register_write(rt2x00dev, TX_SW_CFG2, reg);
  1037. } else if (rt2x00_rt(rt2x00dev, RT3070)) {
  1038. rt2800_register_write(rt2x00dev, TX_SW_CFG0, 0x00000400);
  1039. if (rt2x00_rt_rev_lt(rt2x00dev, RT3070, REV_RT3070F)) {
  1040. rt2800_register_write(rt2x00dev, TX_SW_CFG1, 0x00000000);
  1041. rt2800_register_write(rt2x00dev, TX_SW_CFG2, 0x0000002c);
  1042. } else {
  1043. rt2800_register_write(rt2x00dev, TX_SW_CFG1, 0x00080606);
  1044. rt2800_register_write(rt2x00dev, TX_SW_CFG2, 0x00000000);
  1045. }
  1046. } else {
  1047. rt2800_register_write(rt2x00dev, TX_SW_CFG0, 0x00000000);
  1048. rt2800_register_write(rt2x00dev, TX_SW_CFG1, 0x00080606);
  1049. }
  1050. rt2800_register_read(rt2x00dev, TX_LINK_CFG, &reg);
  1051. rt2x00_set_field32(&reg, TX_LINK_CFG_REMOTE_MFB_LIFETIME, 32);
  1052. rt2x00_set_field32(&reg, TX_LINK_CFG_MFB_ENABLE, 0);
  1053. rt2x00_set_field32(&reg, TX_LINK_CFG_REMOTE_UMFS_ENABLE, 0);
  1054. rt2x00_set_field32(&reg, TX_LINK_CFG_TX_MRQ_EN, 0);
  1055. rt2x00_set_field32(&reg, TX_LINK_CFG_TX_RDG_EN, 0);
  1056. rt2x00_set_field32(&reg, TX_LINK_CFG_TX_CF_ACK_EN, 1);
  1057. rt2x00_set_field32(&reg, TX_LINK_CFG_REMOTE_MFB, 0);
  1058. rt2x00_set_field32(&reg, TX_LINK_CFG_REMOTE_MFS, 0);
  1059. rt2800_register_write(rt2x00dev, TX_LINK_CFG, reg);
  1060. rt2800_register_read(rt2x00dev, TX_TIMEOUT_CFG, &reg);
  1061. rt2x00_set_field32(&reg, TX_TIMEOUT_CFG_MPDU_LIFETIME, 9);
  1062. rt2x00_set_field32(&reg, TX_TIMEOUT_CFG_RX_ACK_TIMEOUT, 32);
  1063. rt2x00_set_field32(&reg, TX_TIMEOUT_CFG_TX_OP_TIMEOUT, 10);
  1064. rt2800_register_write(rt2x00dev, TX_TIMEOUT_CFG, reg);
  1065. rt2800_register_read(rt2x00dev, MAX_LEN_CFG, &reg);
  1066. rt2x00_set_field32(&reg, MAX_LEN_CFG_MAX_MPDU, AGGREGATION_SIZE);
  1067. if (rt2x00_rt_rev_gte(rt2x00dev, RT2872, REV_RT2872E) ||
  1068. rt2x00_rt(rt2x00dev, RT2883) ||
  1069. rt2x00_rt_rev_lt(rt2x00dev, RT3070, REV_RT3070E))
  1070. rt2x00_set_field32(&reg, MAX_LEN_CFG_MAX_PSDU, 2);
  1071. else
  1072. rt2x00_set_field32(&reg, MAX_LEN_CFG_MAX_PSDU, 1);
  1073. rt2x00_set_field32(&reg, MAX_LEN_CFG_MIN_PSDU, 0);
  1074. rt2x00_set_field32(&reg, MAX_LEN_CFG_MIN_MPDU, 0);
  1075. rt2800_register_write(rt2x00dev, MAX_LEN_CFG, reg);
  1076. rt2800_register_read(rt2x00dev, LED_CFG, &reg);
  1077. rt2x00_set_field32(&reg, LED_CFG_ON_PERIOD, 70);
  1078. rt2x00_set_field32(&reg, LED_CFG_OFF_PERIOD, 30);
  1079. rt2x00_set_field32(&reg, LED_CFG_SLOW_BLINK_PERIOD, 3);
  1080. rt2x00_set_field32(&reg, LED_CFG_R_LED_MODE, 3);
  1081. rt2x00_set_field32(&reg, LED_CFG_G_LED_MODE, 3);
  1082. rt2x00_set_field32(&reg, LED_CFG_Y_LED_MODE, 3);
  1083. rt2x00_set_field32(&reg, LED_CFG_LED_POLAR, 1);
  1084. rt2800_register_write(rt2x00dev, LED_CFG, reg);
  1085. rt2800_register_write(rt2x00dev, PBF_MAX_PCNT, 0x1f3fbf9f);
  1086. rt2800_register_read(rt2x00dev, TX_RTY_CFG, &reg);
  1087. rt2x00_set_field32(&reg, TX_RTY_CFG_SHORT_RTY_LIMIT, 15);
  1088. rt2x00_set_field32(&reg, TX_RTY_CFG_LONG_RTY_LIMIT, 31);
  1089. rt2x00_set_field32(&reg, TX_RTY_CFG_LONG_RTY_THRE, 2000);
  1090. rt2x00_set_field32(&reg, TX_RTY_CFG_NON_AGG_RTY_MODE, 0);
  1091. rt2x00_set_field32(&reg, TX_RTY_CFG_AGG_RTY_MODE, 0);
  1092. rt2x00_set_field32(&reg, TX_RTY_CFG_TX_AUTO_FB_ENABLE, 1);
  1093. rt2800_register_write(rt2x00dev, TX_RTY_CFG, reg);
  1094. rt2800_register_read(rt2x00dev, AUTO_RSP_CFG, &reg);
  1095. rt2x00_set_field32(&reg, AUTO_RSP_CFG_AUTORESPONDER, 1);
  1096. rt2x00_set_field32(&reg, AUTO_RSP_CFG_BAC_ACK_POLICY, 1);
  1097. rt2x00_set_field32(&reg, AUTO_RSP_CFG_CTS_40_MMODE, 0);
  1098. rt2x00_set_field32(&reg, AUTO_RSP_CFG_CTS_40_MREF, 0);
  1099. rt2x00_set_field32(&reg, AUTO_RSP_CFG_AR_PREAMBLE, 1);
  1100. rt2x00_set_field32(&reg, AUTO_RSP_CFG_DUAL_CTS_EN, 0);
  1101. rt2x00_set_field32(&reg, AUTO_RSP_CFG_ACK_CTS_PSM_BIT, 0);
  1102. rt2800_register_write(rt2x00dev, AUTO_RSP_CFG, reg);
  1103. rt2800_register_read(rt2x00dev, CCK_PROT_CFG, &reg);
  1104. rt2x00_set_field32(&reg, CCK_PROT_CFG_PROTECT_RATE, 3);
  1105. rt2x00_set_field32(&reg, CCK_PROT_CFG_PROTECT_CTRL, 0);
  1106. rt2x00_set_field32(&reg, CCK_PROT_CFG_PROTECT_NAV, 1);
  1107. rt2x00_set_field32(&reg, CCK_PROT_CFG_TX_OP_ALLOW_CCK, 1);
  1108. rt2x00_set_field32(&reg, CCK_PROT_CFG_TX_OP_ALLOW_OFDM, 1);
  1109. rt2x00_set_field32(&reg, CCK_PROT_CFG_TX_OP_ALLOW_MM20, 1);
  1110. rt2x00_set_field32(&reg, CCK_PROT_CFG_TX_OP_ALLOW_MM40, 0);
  1111. rt2x00_set_field32(&reg, CCK_PROT_CFG_TX_OP_ALLOW_GF20, 1);
  1112. rt2x00_set_field32(&reg, CCK_PROT_CFG_TX_OP_ALLOW_GF40, 0);
  1113. rt2x00_set_field32(&reg, CCK_PROT_CFG_RTS_TH_EN, 1);
  1114. rt2800_register_write(rt2x00dev, CCK_PROT_CFG, reg);
  1115. rt2800_register_read(rt2x00dev, OFDM_PROT_CFG, &reg);
  1116. rt2x00_set_field32(&reg, OFDM_PROT_CFG_PROTECT_RATE, 3);
  1117. rt2x00_set_field32(&reg, OFDM_PROT_CFG_PROTECT_CTRL, 0);
  1118. rt2x00_set_field32(&reg, OFDM_PROT_CFG_PROTECT_NAV, 1);
  1119. rt2x00_set_field32(&reg, OFDM_PROT_CFG_TX_OP_ALLOW_CCK, 1);
  1120. rt2x00_set_field32(&reg, OFDM_PROT_CFG_TX_OP_ALLOW_OFDM, 1);
  1121. rt2x00_set_field32(&reg, OFDM_PROT_CFG_TX_OP_ALLOW_MM20, 1);
  1122. rt2x00_set_field32(&reg, OFDM_PROT_CFG_TX_OP_ALLOW_MM40, 0);
  1123. rt2x00_set_field32(&reg, OFDM_PROT_CFG_TX_OP_ALLOW_GF20, 1);
  1124. rt2x00_set_field32(&reg, OFDM_PROT_CFG_TX_OP_ALLOW_GF40, 0);
  1125. rt2x00_set_field32(&reg, OFDM_PROT_CFG_RTS_TH_EN, 1);
  1126. rt2800_register_write(rt2x00dev, OFDM_PROT_CFG, reg);
  1127. rt2800_register_read(rt2x00dev, MM20_PROT_CFG, &reg);
  1128. rt2x00_set_field32(&reg, MM20_PROT_CFG_PROTECT_RATE, 0x4004);
  1129. rt2x00_set_field32(&reg, MM20_PROT_CFG_PROTECT_CTRL, 0);
  1130. rt2x00_set_field32(&reg, MM20_PROT_CFG_PROTECT_NAV, 1);
  1131. rt2x00_set_field32(&reg, MM20_PROT_CFG_TX_OP_ALLOW_CCK, 1);
  1132. rt2x00_set_field32(&reg, MM20_PROT_CFG_TX_OP_ALLOW_OFDM, 1);
  1133. rt2x00_set_field32(&reg, MM20_PROT_CFG_TX_OP_ALLOW_MM20, 1);
  1134. rt2x00_set_field32(&reg, MM20_PROT_CFG_TX_OP_ALLOW_MM40, 0);
  1135. rt2x00_set_field32(&reg, MM20_PROT_CFG_TX_OP_ALLOW_GF20, 1);
  1136. rt2x00_set_field32(&reg, MM20_PROT_CFG_TX_OP_ALLOW_GF40, 0);
  1137. rt2x00_set_field32(&reg, MM20_PROT_CFG_RTS_TH_EN, 0);
  1138. rt2800_register_write(rt2x00dev, MM20_PROT_CFG, reg);
  1139. rt2800_register_read(rt2x00dev, MM40_PROT_CFG, &reg);
  1140. rt2x00_set_field32(&reg, MM40_PROT_CFG_PROTECT_RATE, 0x4084);
  1141. rt2x00_set_field32(&reg, MM40_PROT_CFG_PROTECT_CTRL,
  1142. !rt2x00_is_usb(rt2x00dev));
  1143. rt2x00_set_field32(&reg, MM40_PROT_CFG_PROTECT_NAV, 1);
  1144. rt2x00_set_field32(&reg, MM40_PROT_CFG_TX_OP_ALLOW_CCK, 1);
  1145. rt2x00_set_field32(&reg, MM40_PROT_CFG_TX_OP_ALLOW_OFDM, 1);
  1146. rt2x00_set_field32(&reg, MM40_PROT_CFG_TX_OP_ALLOW_MM20, 1);
  1147. rt2x00_set_field32(&reg, MM40_PROT_CFG_TX_OP_ALLOW_MM40, 1);
  1148. rt2x00_set_field32(&reg, MM40_PROT_CFG_TX_OP_ALLOW_GF20, 1);
  1149. rt2x00_set_field32(&reg, MM40_PROT_CFG_TX_OP_ALLOW_GF40, 1);
  1150. rt2x00_set_field32(&reg, MM40_PROT_CFG_RTS_TH_EN, 0);
  1151. rt2800_register_write(rt2x00dev, MM40_PROT_CFG, reg);
  1152. rt2800_register_read(rt2x00dev, GF20_PROT_CFG, &reg);
  1153. rt2x00_set_field32(&reg, GF20_PROT_CFG_PROTECT_RATE, 0x4004);
  1154. rt2x00_set_field32(&reg, GF20_PROT_CFG_PROTECT_CTRL, 0);
  1155. rt2x00_set_field32(&reg, GF20_PROT_CFG_PROTECT_NAV, 1);
  1156. rt2x00_set_field32(&reg, GF20_PROT_CFG_TX_OP_ALLOW_CCK, 1);
  1157. rt2x00_set_field32(&reg, GF20_PROT_CFG_TX_OP_ALLOW_OFDM, 1);
  1158. rt2x00_set_field32(&reg, GF20_PROT_CFG_TX_OP_ALLOW_MM20, 1);
  1159. rt2x00_set_field32(&reg, GF20_PROT_CFG_TX_OP_ALLOW_MM40, 0);
  1160. rt2x00_set_field32(&reg, GF20_PROT_CFG_TX_OP_ALLOW_GF20, 1);
  1161. rt2x00_set_field32(&reg, GF20_PROT_CFG_TX_OP_ALLOW_GF40, 0);
  1162. rt2x00_set_field32(&reg, GF20_PROT_CFG_RTS_TH_EN, 0);
  1163. rt2800_register_write(rt2x00dev, GF20_PROT_CFG, reg);
  1164. rt2800_register_read(rt2x00dev, GF40_PROT_CFG, &reg);
  1165. rt2x00_set_field32(&reg, GF40_PROT_CFG_PROTECT_RATE, 0x4084);
  1166. rt2x00_set_field32(&reg, GF40_PROT_CFG_PROTECT_CTRL, 0);
  1167. rt2x00_set_field32(&reg, GF40_PROT_CFG_PROTECT_NAV, 1);
  1168. rt2x00_set_field32(&reg, GF40_PROT_CFG_TX_OP_ALLOW_CCK, 1);
  1169. rt2x00_set_field32(&reg, GF40_PROT_CFG_TX_OP_ALLOW_OFDM, 1);
  1170. rt2x00_set_field32(&reg, GF40_PROT_CFG_TX_OP_ALLOW_MM20, 1);
  1171. rt2x00_set_field32(&reg, GF40_PROT_CFG_TX_OP_ALLOW_MM40, 1);
  1172. rt2x00_set_field32(&reg, GF40_PROT_CFG_TX_OP_ALLOW_GF20, 1);
  1173. rt2x00_set_field32(&reg, GF40_PROT_CFG_TX_OP_ALLOW_GF40, 1);
  1174. rt2x00_set_field32(&reg, GF40_PROT_CFG_RTS_TH_EN, 0);
  1175. rt2800_register_write(rt2x00dev, GF40_PROT_CFG, reg);
  1176. if (rt2x00_is_usb(rt2x00dev)) {
  1177. rt2800_register_write(rt2x00dev, PBF_CFG, 0xf40006);
  1178. rt2800_register_read(rt2x00dev, WPDMA_GLO_CFG, &reg);
  1179. rt2x00_set_field32(&reg, WPDMA_GLO_CFG_ENABLE_TX_DMA, 0);
  1180. rt2x00_set_field32(&reg, WPDMA_GLO_CFG_TX_DMA_BUSY, 0);
  1181. rt2x00_set_field32(&reg, WPDMA_GLO_CFG_ENABLE_RX_DMA, 0);
  1182. rt2x00_set_field32(&reg, WPDMA_GLO_CFG_RX_DMA_BUSY, 0);
  1183. rt2x00_set_field32(&reg, WPDMA_GLO_CFG_WP_DMA_BURST_SIZE, 3);
  1184. rt2x00_set_field32(&reg, WPDMA_GLO_CFG_TX_WRITEBACK_DONE, 0);
  1185. rt2x00_set_field32(&reg, WPDMA_GLO_CFG_BIG_ENDIAN, 0);
  1186. rt2x00_set_field32(&reg, WPDMA_GLO_CFG_RX_HDR_SCATTER, 0);
  1187. rt2x00_set_field32(&reg, WPDMA_GLO_CFG_HDR_SEG_LEN, 0);
  1188. rt2800_register_write(rt2x00dev, WPDMA_GLO_CFG, reg);
  1189. }
  1190. rt2800_register_write(rt2x00dev, TXOP_CTRL_CFG, 0x0000583f);
  1191. rt2800_register_write(rt2x00dev, TXOP_HLDR_ET, 0x00000002);
  1192. rt2800_register_read(rt2x00dev, TX_RTS_CFG, &reg);
  1193. rt2x00_set_field32(&reg, TX_RTS_CFG_AUTO_RTS_RETRY_LIMIT, 32);
  1194. rt2x00_set_field32(&reg, TX_RTS_CFG_RTS_THRES,
  1195. IEEE80211_MAX_RTS_THRESHOLD);
  1196. rt2x00_set_field32(&reg, TX_RTS_CFG_RTS_FBK_EN, 0);
  1197. rt2800_register_write(rt2x00dev, TX_RTS_CFG, reg);
  1198. rt2800_register_write(rt2x00dev, EXP_ACK_TIME, 0x002400ca);
  1199. rt2800_register_read(rt2x00dev, XIFS_TIME_CFG, &reg);
  1200. rt2x00_set_field32(&reg, XIFS_TIME_CFG_CCKM_SIFS_TIME, 32);
  1201. rt2x00_set_field32(&reg, XIFS_TIME_CFG_OFDM_SIFS_TIME, 32);
  1202. rt2x00_set_field32(&reg, XIFS_TIME_CFG_OFDM_XIFS_TIME, 4);
  1203. rt2x00_set_field32(&reg, XIFS_TIME_CFG_EIFS, 314);
  1204. rt2x00_set_field32(&reg, XIFS_TIME_CFG_BB_RXEND_ENABLE, 1);
  1205. rt2800_register_write(rt2x00dev, XIFS_TIME_CFG, reg);
  1206. rt2800_register_write(rt2x00dev, PWR_PIN_CFG, 0x00000003);
  1207. /*
  1208. * ASIC will keep garbage value after boot, clear encryption keys.
  1209. */
  1210. for (i = 0; i < 4; i++)
  1211. rt2800_register_write(rt2x00dev,
  1212. SHARED_KEY_MODE_ENTRY(i), 0);
  1213. for (i = 0; i < 256; i++) {
  1214. u32 wcid[2] = { 0xffffffff, 0x00ffffff };
  1215. rt2800_register_multiwrite(rt2x00dev, MAC_WCID_ENTRY(i),
  1216. wcid, sizeof(wcid));
  1217. rt2800_register_write(rt2x00dev, MAC_WCID_ATTR_ENTRY(i), 1);
  1218. rt2800_register_write(rt2x00dev, MAC_IVEIV_ENTRY(i), 0);
  1219. }
  1220. /*
  1221. * Clear all beacons
  1222. * For the Beacon base registers we only need to clear
  1223. * the first byte since that byte contains the VALID and OWNER
  1224. * bits which (when set to 0) will invalidate the entire beacon.
  1225. */
  1226. rt2800_register_write(rt2x00dev, HW_BEACON_BASE0, 0);
  1227. rt2800_register_write(rt2x00dev, HW_BEACON_BASE1, 0);
  1228. rt2800_register_write(rt2x00dev, HW_BEACON_BASE2, 0);
  1229. rt2800_register_write(rt2x00dev, HW_BEACON_BASE3, 0);
  1230. rt2800_register_write(rt2x00dev, HW_BEACON_BASE4, 0);
  1231. rt2800_register_write(rt2x00dev, HW_BEACON_BASE5, 0);
  1232. rt2800_register_write(rt2x00dev, HW_BEACON_BASE6, 0);
  1233. rt2800_register_write(rt2x00dev, HW_BEACON_BASE7, 0);
  1234. if (rt2x00_is_usb(rt2x00dev)) {
  1235. rt2800_register_read(rt2x00dev, USB_CYC_CFG, &reg);
  1236. rt2x00_set_field32(&reg, USB_CYC_CFG_CLOCK_CYCLE, 30);
  1237. rt2800_register_write(rt2x00dev, USB_CYC_CFG, reg);
  1238. }
  1239. rt2800_register_read(rt2x00dev, HT_FBK_CFG0, &reg);
  1240. rt2x00_set_field32(&reg, HT_FBK_CFG0_HTMCS0FBK, 0);
  1241. rt2x00_set_field32(&reg, HT_FBK_CFG0_HTMCS1FBK, 0);
  1242. rt2x00_set_field32(&reg, HT_FBK_CFG0_HTMCS2FBK, 1);
  1243. rt2x00_set_field32(&reg, HT_FBK_CFG0_HTMCS3FBK, 2);
  1244. rt2x00_set_field32(&reg, HT_FBK_CFG0_HTMCS4FBK, 3);
  1245. rt2x00_set_field32(&reg, HT_FBK_CFG0_HTMCS5FBK, 4);
  1246. rt2x00_set_field32(&reg, HT_FBK_CFG0_HTMCS6FBK, 5);
  1247. rt2x00_set_field32(&reg, HT_FBK_CFG0_HTMCS7FBK, 6);
  1248. rt2800_register_write(rt2x00dev, HT_FBK_CFG0, reg);
  1249. rt2800_register_read(rt2x00dev, HT_FBK_CFG1, &reg);
  1250. rt2x00_set_field32(&reg, HT_FBK_CFG1_HTMCS8FBK, 8);
  1251. rt2x00_set_field32(&reg, HT_FBK_CFG1_HTMCS9FBK, 8);
  1252. rt2x00_set_field32(&reg, HT_FBK_CFG1_HTMCS10FBK, 9);
  1253. rt2x00_set_field32(&reg, HT_FBK_CFG1_HTMCS11FBK, 10);
  1254. rt2x00_set_field32(&reg, HT_FBK_CFG1_HTMCS12FBK, 11);
  1255. rt2x00_set_field32(&reg, HT_FBK_CFG1_HTMCS13FBK, 12);
  1256. rt2x00_set_field32(&reg, HT_FBK_CFG1_HTMCS14FBK, 13);
  1257. rt2x00_set_field32(&reg, HT_FBK_CFG1_HTMCS15FBK, 14);
  1258. rt2800_register_write(rt2x00dev, HT_FBK_CFG1, reg);
  1259. rt2800_register_read(rt2x00dev, LG_FBK_CFG0, &reg);
  1260. rt2x00_set_field32(&reg, LG_FBK_CFG0_OFDMMCS0FBK, 8);
  1261. rt2x00_set_field32(&reg, LG_FBK_CFG0_OFDMMCS1FBK, 8);
  1262. rt2x00_set_field32(&reg, LG_FBK_CFG0_OFDMMCS2FBK, 9);
  1263. rt2x00_set_field32(&reg, LG_FBK_CFG0_OFDMMCS3FBK, 10);
  1264. rt2x00_set_field32(&reg, LG_FBK_CFG0_OFDMMCS4FBK, 11);
  1265. rt2x00_set_field32(&reg, LG_FBK_CFG0_OFDMMCS5FBK, 12);
  1266. rt2x00_set_field32(&reg, LG_FBK_CFG0_OFDMMCS6FBK, 13);
  1267. rt2x00_set_field32(&reg, LG_FBK_CFG0_OFDMMCS7FBK, 14);
  1268. rt2800_register_write(rt2x00dev, LG_FBK_CFG0, reg);
  1269. rt2800_register_read(rt2x00dev, LG_FBK_CFG1, &reg);
  1270. rt2x00_set_field32(&reg, LG_FBK_CFG0_CCKMCS0FBK, 0);
  1271. rt2x00_set_field32(&reg, LG_FBK_CFG0_CCKMCS1FBK, 0);
  1272. rt2x00_set_field32(&reg, LG_FBK_CFG0_CCKMCS2FBK, 1);
  1273. rt2x00_set_field32(&reg, LG_FBK_CFG0_CCKMCS3FBK, 2);
  1274. rt2800_register_write(rt2x00dev, LG_FBK_CFG1, reg);
  1275. /*
  1276. * We must clear the error counters.
  1277. * These registers are cleared on read,
  1278. * so we may pass a useless variable to store the value.
  1279. */
  1280. rt2800_register_read(rt2x00dev, RX_STA_CNT0, &reg);
  1281. rt2800_register_read(rt2x00dev, RX_STA_CNT1, &reg);
  1282. rt2800_register_read(rt2x00dev, RX_STA_CNT2, &reg);
  1283. rt2800_register_read(rt2x00dev, TX_STA_CNT0, &reg);
  1284. rt2800_register_read(rt2x00dev, TX_STA_CNT1, &reg);
  1285. rt2800_register_read(rt2x00dev, TX_STA_CNT2, &reg);
  1286. return 0;
  1287. }
  1288. EXPORT_SYMBOL_GPL(rt2800_init_registers);
  1289. static int rt2800_wait_bbp_rf_ready(struct rt2x00_dev *rt2x00dev)
  1290. {
  1291. unsigned int i;
  1292. u32 reg;
  1293. for (i = 0; i < REGISTER_BUSY_COUNT; i++) {
  1294. rt2800_register_read(rt2x00dev, MAC_STATUS_CFG, &reg);
  1295. if (!rt2x00_get_field32(reg, MAC_STATUS_CFG_BBP_RF_BUSY))
  1296. return 0;
  1297. udelay(REGISTER_BUSY_DELAY);
  1298. }
  1299. ERROR(rt2x00dev, "BBP/RF register access failed, aborting.\n");
  1300. return -EACCES;
  1301. }
  1302. static int rt2800_wait_bbp_ready(struct rt2x00_dev *rt2x00dev)
  1303. {
  1304. unsigned int i;
  1305. u8 value;
  1306. /*
  1307. * BBP was enabled after firmware was loaded,
  1308. * but we need to reactivate it now.
  1309. */
  1310. rt2800_register_write(rt2x00dev, H2M_BBP_AGENT, 0);
  1311. rt2800_register_write(rt2x00dev, H2M_MAILBOX_CSR, 0);
  1312. msleep(1);
  1313. for (i = 0; i < REGISTER_BUSY_COUNT; i++) {
  1314. rt2800_bbp_read(rt2x00dev, 0, &value);
  1315. if ((value != 0xff) && (value != 0x00))
  1316. return 0;
  1317. udelay(REGISTER_BUSY_DELAY);
  1318. }
  1319. ERROR(rt2x00dev, "BBP register access failed, aborting.\n");
  1320. return -EACCES;
  1321. }
  1322. int rt2800_init_bbp(struct rt2x00_dev *rt2x00dev)
  1323. {
  1324. unsigned int i;
  1325. u16 eeprom;
  1326. u8 reg_id;
  1327. u8 value;
  1328. if (unlikely(rt2800_wait_bbp_rf_ready(rt2x00dev) ||
  1329. rt2800_wait_bbp_ready(rt2x00dev)))
  1330. return -EACCES;
  1331. rt2800_bbp_write(rt2x00dev, 65, 0x2c);
  1332. rt2800_bbp_write(rt2x00dev, 66, 0x38);
  1333. if (rt2x00_rt_rev(rt2x00dev, RT2860, REV_RT2860C)) {
  1334. rt2800_bbp_write(rt2x00dev, 69, 0x16);
  1335. rt2800_bbp_write(rt2x00dev, 73, 0x12);
  1336. } else {
  1337. rt2800_bbp_write(rt2x00dev, 69, 0x12);
  1338. rt2800_bbp_write(rt2x00dev, 73, 0x10);
  1339. }
  1340. rt2800_bbp_write(rt2x00dev, 70, 0x0a);
  1341. if (rt2x00_rt(rt2x00dev, RT3070) ||
  1342. rt2x00_rt(rt2x00dev, RT3071) ||
  1343. rt2x00_rt(rt2x00dev, RT3090) ||
  1344. rt2x00_rt(rt2x00dev, RT3390)) {
  1345. rt2800_bbp_write(rt2x00dev, 79, 0x13);
  1346. rt2800_bbp_write(rt2x00dev, 80, 0x05);
  1347. rt2800_bbp_write(rt2x00dev, 81, 0x33);
  1348. } else {
  1349. rt2800_bbp_write(rt2x00dev, 81, 0x37);
  1350. }
  1351. rt2800_bbp_write(rt2x00dev, 82, 0x62);
  1352. rt2800_bbp_write(rt2x00dev, 83, 0x6a);
  1353. if (rt2x00_rt_rev(rt2x00dev, RT2860, REV_RT2860D) ||
  1354. rt2x00_rt_rev(rt2x00dev, RT2870, REV_RT2870D))
  1355. rt2800_bbp_write(rt2x00dev, 84, 0x19);
  1356. else
  1357. rt2800_bbp_write(rt2x00dev, 84, 0x99);
  1358. rt2800_bbp_write(rt2x00dev, 86, 0x00);
  1359. rt2800_bbp_write(rt2x00dev, 91, 0x04);
  1360. rt2800_bbp_write(rt2x00dev, 92, 0x00);
  1361. if (rt2x00_rt_rev_gte(rt2x00dev, RT3070, REV_RT3070F) ||
  1362. rt2x00_rt_rev_gte(rt2x00dev, RT3071, REV_RT3071E) ||
  1363. rt2x00_rt_rev_gte(rt2x00dev, RT3090, REV_RT3090E) ||
  1364. rt2x00_rt_rev_gte(rt2x00dev, RT3390, REV_RT3390E))
  1365. rt2800_bbp_write(rt2x00dev, 103, 0xc0);
  1366. else
  1367. rt2800_bbp_write(rt2x00dev, 103, 0x00);
  1368. rt2800_bbp_write(rt2x00dev, 105, 0x05);
  1369. rt2800_bbp_write(rt2x00dev, 106, 0x35);
  1370. if (rt2x00_rt(rt2x00dev, RT3071) ||
  1371. rt2x00_rt(rt2x00dev, RT3090) ||
  1372. rt2x00_rt(rt2x00dev, RT3390)) {
  1373. rt2800_bbp_read(rt2x00dev, 138, &value);
  1374. rt2x00_eeprom_read(rt2x00dev, EEPROM_ANTENNA, &eeprom);
  1375. if (rt2x00_get_field16(eeprom, EEPROM_ANTENNA_TXPATH) == 1)
  1376. value |= 0x20;
  1377. if (rt2x00_get_field16(eeprom, EEPROM_ANTENNA_RXPATH) == 1)
  1378. value &= ~0x02;
  1379. rt2800_bbp_write(rt2x00dev, 138, value);
  1380. }
  1381. if (rt2x00_rt(rt2x00dev, RT2872)) {
  1382. rt2800_bbp_write(rt2x00dev, 31, 0x08);
  1383. rt2800_bbp_write(rt2x00dev, 78, 0x0e);
  1384. rt2800_bbp_write(rt2x00dev, 80, 0x08);
  1385. }
  1386. for (i = 0; i < EEPROM_BBP_SIZE; i++) {
  1387. rt2x00_eeprom_read(rt2x00dev, EEPROM_BBP_START + i, &eeprom);
  1388. if (eeprom != 0xffff && eeprom != 0x0000) {
  1389. reg_id = rt2x00_get_field16(eeprom, EEPROM_BBP_REG_ID);
  1390. value = rt2x00_get_field16(eeprom, EEPROM_BBP_VALUE);
  1391. rt2800_bbp_write(rt2x00dev, reg_id, value);
  1392. }
  1393. }
  1394. return 0;
  1395. }
  1396. EXPORT_SYMBOL_GPL(rt2800_init_bbp);
  1397. static u8 rt2800_init_rx_filter(struct rt2x00_dev *rt2x00dev,
  1398. bool bw40, u8 rfcsr24, u8 filter_target)
  1399. {
  1400. unsigned int i;
  1401. u8 bbp;
  1402. u8 rfcsr;
  1403. u8 passband;
  1404. u8 stopband;
  1405. u8 overtuned = 0;
  1406. rt2800_rfcsr_write(rt2x00dev, 24, rfcsr24);
  1407. rt2800_bbp_read(rt2x00dev, 4, &bbp);
  1408. rt2x00_set_field8(&bbp, BBP4_BANDWIDTH, 2 * bw40);
  1409. rt2800_bbp_write(rt2x00dev, 4, bbp);
  1410. rt2800_rfcsr_read(rt2x00dev, 22, &rfcsr);
  1411. rt2x00_set_field8(&rfcsr, RFCSR22_BASEBAND_LOOPBACK, 1);
  1412. rt2800_rfcsr_write(rt2x00dev, 22, rfcsr);
  1413. /*
  1414. * Set power & frequency of passband test tone
  1415. */
  1416. rt2800_bbp_write(rt2x00dev, 24, 0);
  1417. for (i = 0; i < 100; i++) {
  1418. rt2800_bbp_write(rt2x00dev, 25, 0x90);
  1419. msleep(1);
  1420. rt2800_bbp_read(rt2x00dev, 55, &passband);
  1421. if (passband)
  1422. break;
  1423. }
  1424. /*
  1425. * Set power & frequency of stopband test tone
  1426. */
  1427. rt2800_bbp_write(rt2x00dev, 24, 0x06);
  1428. for (i = 0; i < 100; i++) {
  1429. rt2800_bbp_write(rt2x00dev, 25, 0x90);
  1430. msleep(1);
  1431. rt2800_bbp_read(rt2x00dev, 55, &stopband);
  1432. if ((passband - stopband) <= filter_target) {
  1433. rfcsr24++;
  1434. overtuned += ((passband - stopband) == filter_target);
  1435. } else
  1436. break;
  1437. rt2800_rfcsr_write(rt2x00dev, 24, rfcsr24);
  1438. }
  1439. rfcsr24 -= !!overtuned;
  1440. rt2800_rfcsr_write(rt2x00dev, 24, rfcsr24);
  1441. return rfcsr24;
  1442. }
  1443. int rt2800_init_rfcsr(struct rt2x00_dev *rt2x00dev)
  1444. {
  1445. u8 rfcsr;
  1446. u8 bbp;
  1447. u32 reg;
  1448. u16 eeprom;
  1449. if (!rt2x00_rt(rt2x00dev, RT3070) &&
  1450. !rt2x00_rt(rt2x00dev, RT3071) &&
  1451. !rt2x00_rt(rt2x00dev, RT3090) &&
  1452. !rt2x00_rt(rt2x00dev, RT3390))
  1453. return 0;
  1454. /*
  1455. * Init RF calibration.
  1456. */
  1457. rt2800_rfcsr_read(rt2x00dev, 30, &rfcsr);
  1458. rt2x00_set_field8(&rfcsr, RFCSR30_RF_CALIBRATION, 1);
  1459. rt2800_rfcsr_write(rt2x00dev, 30, rfcsr);
  1460. msleep(1);
  1461. rt2x00_set_field8(&rfcsr, RFCSR30_RF_CALIBRATION, 0);
  1462. rt2800_rfcsr_write(rt2x00dev, 30, rfcsr);
  1463. if (rt2x00_rt(rt2x00dev, RT3070) ||
  1464. rt2x00_rt(rt2x00dev, RT3071) ||
  1465. rt2x00_rt(rt2x00dev, RT3090)) {
  1466. rt2800_rfcsr_write(rt2x00dev, 4, 0x40);
  1467. rt2800_rfcsr_write(rt2x00dev, 5, 0x03);
  1468. rt2800_rfcsr_write(rt2x00dev, 6, 0x02);
  1469. rt2800_rfcsr_write(rt2x00dev, 7, 0x70);
  1470. rt2800_rfcsr_write(rt2x00dev, 9, 0x0f);
  1471. rt2800_rfcsr_write(rt2x00dev, 10, 0x41);
  1472. rt2800_rfcsr_write(rt2x00dev, 11, 0x21);
  1473. rt2800_rfcsr_write(rt2x00dev, 12, 0x7b);
  1474. rt2800_rfcsr_write(rt2x00dev, 14, 0x90);
  1475. rt2800_rfcsr_write(rt2x00dev, 15, 0x58);
  1476. rt2800_rfcsr_write(rt2x00dev, 16, 0xb3);
  1477. rt2800_rfcsr_write(rt2x00dev, 17, 0x92);
  1478. rt2800_rfcsr_write(rt2x00dev, 18, 0x2c);
  1479. rt2800_rfcsr_write(rt2x00dev, 19, 0x02);
  1480. rt2800_rfcsr_write(rt2x00dev, 20, 0xba);
  1481. rt2800_rfcsr_write(rt2x00dev, 21, 0xdb);
  1482. rt2800_rfcsr_write(rt2x00dev, 24, 0x16);
  1483. rt2800_rfcsr_write(rt2x00dev, 25, 0x01);
  1484. rt2800_rfcsr_write(rt2x00dev, 29, 0x1f);
  1485. } else if (rt2x00_rt(rt2x00dev, RT3390)) {
  1486. rt2800_rfcsr_write(rt2x00dev, 0, 0xa0);
  1487. rt2800_rfcsr_write(rt2x00dev, 1, 0xe1);
  1488. rt2800_rfcsr_write(rt2x00dev, 2, 0xf1);
  1489. rt2800_rfcsr_write(rt2x00dev, 3, 0x62);
  1490. rt2800_rfcsr_write(rt2x00dev, 4, 0x40);
  1491. rt2800_rfcsr_write(rt2x00dev, 5, 0x8b);
  1492. rt2800_rfcsr_write(rt2x00dev, 6, 0x42);
  1493. rt2800_rfcsr_write(rt2x00dev, 7, 0x34);
  1494. rt2800_rfcsr_write(rt2x00dev, 8, 0x00);
  1495. rt2800_rfcsr_write(rt2x00dev, 9, 0xc0);
  1496. rt2800_rfcsr_write(rt2x00dev, 10, 0x61);
  1497. rt2800_rfcsr_write(rt2x00dev, 11, 0x21);
  1498. rt2800_rfcsr_write(rt2x00dev, 12, 0x3b);
  1499. rt2800_rfcsr_write(rt2x00dev, 13, 0xe0);
  1500. rt2800_rfcsr_write(rt2x00dev, 14, 0x90);
  1501. rt2800_rfcsr_write(rt2x00dev, 15, 0x53);
  1502. rt2800_rfcsr_write(rt2x00dev, 16, 0xe0);
  1503. rt2800_rfcsr_write(rt2x00dev, 17, 0x94);
  1504. rt2800_rfcsr_write(rt2x00dev, 18, 0x5c);
  1505. rt2800_rfcsr_write(rt2x00dev, 19, 0x4a);
  1506. rt2800_rfcsr_write(rt2x00dev, 20, 0xb2);
  1507. rt2800_rfcsr_write(rt2x00dev, 21, 0xf6);
  1508. rt2800_rfcsr_write(rt2x00dev, 22, 0x00);
  1509. rt2800_rfcsr_write(rt2x00dev, 23, 0x14);
  1510. rt2800_rfcsr_write(rt2x00dev, 24, 0x08);
  1511. rt2800_rfcsr_write(rt2x00dev, 25, 0x3d);
  1512. rt2800_rfcsr_write(rt2x00dev, 26, 0x85);
  1513. rt2800_rfcsr_write(rt2x00dev, 27, 0x00);
  1514. rt2800_rfcsr_write(rt2x00dev, 28, 0x41);
  1515. rt2800_rfcsr_write(rt2x00dev, 29, 0x8f);
  1516. rt2800_rfcsr_write(rt2x00dev, 30, 0x20);
  1517. rt2800_rfcsr_write(rt2x00dev, 31, 0x0f);
  1518. }
  1519. if (rt2x00_rt_rev_lt(rt2x00dev, RT3070, REV_RT3070F)) {
  1520. rt2800_register_read(rt2x00dev, LDO_CFG0, &reg);
  1521. rt2x00_set_field32(&reg, LDO_CFG0_BGSEL, 1);
  1522. rt2x00_set_field32(&reg, LDO_CFG0_LDO_CORE_VLEVEL, 3);
  1523. rt2800_register_write(rt2x00dev, LDO_CFG0, reg);
  1524. } else if (rt2x00_rt(rt2x00dev, RT3071) ||
  1525. rt2x00_rt(rt2x00dev, RT3090)) {
  1526. rt2800_rfcsr_read(rt2x00dev, 6, &rfcsr);
  1527. rt2x00_set_field8(&rfcsr, RFCSR6_R2, 1);
  1528. rt2800_rfcsr_write(rt2x00dev, 6, rfcsr);
  1529. rt2800_rfcsr_write(rt2x00dev, 31, 0x14);
  1530. rt2800_register_read(rt2x00dev, LDO_CFG0, &reg);
  1531. rt2x00_set_field32(&reg, LDO_CFG0_BGSEL, 1);
  1532. if (rt2x00_rt_rev_lt(rt2x00dev, RT3071, REV_RT3071E) ||
  1533. rt2x00_rt_rev_lt(rt2x00dev, RT3090, REV_RT3090E)) {
  1534. rt2x00_eeprom_read(rt2x00dev, EEPROM_NIC, &eeprom);
  1535. if (rt2x00_get_field16(eeprom, EEPROM_NIC_DAC_TEST))
  1536. rt2x00_set_field32(&reg, LDO_CFG0_LDO_CORE_VLEVEL, 3);
  1537. else
  1538. rt2x00_set_field32(&reg, LDO_CFG0_LDO_CORE_VLEVEL, 0);
  1539. }
  1540. rt2800_register_write(rt2x00dev, LDO_CFG0, reg);
  1541. } else if (rt2x00_rt(rt2x00dev, RT3390)) {
  1542. rt2800_register_read(rt2x00dev, GPIO_SWITCH, &reg);
  1543. rt2x00_set_field32(&reg, GPIO_SWITCH_5, 0);
  1544. rt2800_register_write(rt2x00dev, GPIO_SWITCH, reg);
  1545. }
  1546. /*
  1547. * Set RX Filter calibration for 20MHz and 40MHz
  1548. */
  1549. if (rt2x00_rt(rt2x00dev, RT3070)) {
  1550. rt2x00dev->calibration[0] =
  1551. rt2800_init_rx_filter(rt2x00dev, false, 0x07, 0x16);
  1552. rt2x00dev->calibration[1] =
  1553. rt2800_init_rx_filter(rt2x00dev, true, 0x27, 0x19);
  1554. } else if (rt2x00_rt(rt2x00dev, RT3071) ||
  1555. rt2x00_rt(rt2x00dev, RT3090) ||
  1556. rt2x00_rt(rt2x00dev, RT3390)) {
  1557. rt2x00dev->calibration[0] =
  1558. rt2800_init_rx_filter(rt2x00dev, false, 0x07, 0x13);
  1559. rt2x00dev->calibration[1] =
  1560. rt2800_init_rx_filter(rt2x00dev, true, 0x27, 0x15);
  1561. }
  1562. /*
  1563. * Set back to initial state
  1564. */
  1565. rt2800_bbp_write(rt2x00dev, 24, 0);
  1566. rt2800_rfcsr_read(rt2x00dev, 22, &rfcsr);
  1567. rt2x00_set_field8(&rfcsr, RFCSR22_BASEBAND_LOOPBACK, 0);
  1568. rt2800_rfcsr_write(rt2x00dev, 22, rfcsr);
  1569. /*
  1570. * set BBP back to BW20
  1571. */
  1572. rt2800_bbp_read(rt2x00dev, 4, &bbp);
  1573. rt2x00_set_field8(&bbp, BBP4_BANDWIDTH, 0);
  1574. rt2800_bbp_write(rt2x00dev, 4, bbp);
  1575. if (rt2x00_rt_rev_lt(rt2x00dev, RT3070, REV_RT3070F) ||
  1576. rt2x00_rt_rev_lt(rt2x00dev, RT3071, REV_RT3071E) ||
  1577. rt2x00_rt_rev_lt(rt2x00dev, RT3090, REV_RT3090E) ||
  1578. rt2x00_rt_rev_lt(rt2x00dev, RT3390, REV_RT3390E))
  1579. rt2800_rfcsr_write(rt2x00dev, 27, 0x03);
  1580. rt2800_register_read(rt2x00dev, OPT_14_CSR, &reg);
  1581. rt2x00_set_field32(&reg, OPT_14_CSR_BIT0, 1);
  1582. rt2800_register_write(rt2x00dev, OPT_14_CSR, reg);
  1583. rt2800_rfcsr_read(rt2x00dev, 17, &rfcsr);
  1584. rt2x00_set_field8(&rfcsr, RFCSR17_TX_LO1_EN, 0);
  1585. if (rt2x00_rt_rev_lt(rt2x00dev, RT3071, REV_RT3071E) ||
  1586. rt2x00_rt_rev_lt(rt2x00dev, RT3090, REV_RT3090E) ||
  1587. rt2x00_rt_rev_lt(rt2x00dev, RT3390, REV_RT3390E)) {
  1588. rt2x00_eeprom_read(rt2x00dev, EEPROM_NIC, &eeprom);
  1589. if (rt2x00_get_field16(eeprom, EEPROM_NIC_EXTERNAL_LNA_BG))
  1590. rt2x00_set_field8(&rfcsr, RFCSR17_R, 1);
  1591. }
  1592. rt2x00_eeprom_read(rt2x00dev, EEPROM_TXMIXER_GAIN_BG, &eeprom);
  1593. if (rt2x00_get_field16(eeprom, EEPROM_TXMIXER_GAIN_BG_VAL) >= 1)
  1594. rt2x00_set_field8(&rfcsr, RFCSR17_TXMIXER_GAIN,
  1595. rt2x00_get_field16(eeprom,
  1596. EEPROM_TXMIXER_GAIN_BG_VAL));
  1597. rt2800_rfcsr_write(rt2x00dev, 17, rfcsr);
  1598. if (rt2x00_rt(rt2x00dev, RT3090)) {
  1599. rt2800_bbp_read(rt2x00dev, 138, &bbp);
  1600. rt2x00_eeprom_read(rt2x00dev, EEPROM_ANTENNA, &eeprom);
  1601. if (rt2x00_get_field16(eeprom, EEPROM_ANTENNA_RXPATH) == 1)
  1602. rt2x00_set_field8(&bbp, BBP138_RX_ADC1, 0);
  1603. if (rt2x00_get_field16(eeprom, EEPROM_ANTENNA_TXPATH) == 1)
  1604. rt2x00_set_field8(&bbp, BBP138_TX_DAC1, 1);
  1605. rt2800_bbp_write(rt2x00dev, 138, bbp);
  1606. }
  1607. if (rt2x00_rt(rt2x00dev, RT3071) ||
  1608. rt2x00_rt(rt2x00dev, RT3090) ||
  1609. rt2x00_rt(rt2x00dev, RT3390)) {
  1610. rt2800_rfcsr_read(rt2x00dev, 1, &rfcsr);
  1611. rt2x00_set_field8(&rfcsr, RFCSR1_RF_BLOCK_EN, 1);
  1612. rt2x00_set_field8(&rfcsr, RFCSR1_RX0_PD, 0);
  1613. rt2x00_set_field8(&rfcsr, RFCSR1_TX0_PD, 0);
  1614. rt2x00_set_field8(&rfcsr, RFCSR1_RX1_PD, 1);
  1615. rt2x00_set_field8(&rfcsr, RFCSR1_TX1_PD, 1);
  1616. rt2800_rfcsr_write(rt2x00dev, 1, rfcsr);
  1617. rt2800_rfcsr_read(rt2x00dev, 15, &rfcsr);
  1618. rt2x00_set_field8(&rfcsr, RFCSR15_TX_LO2_EN, 0);
  1619. rt2800_rfcsr_write(rt2x00dev, 15, rfcsr);
  1620. rt2800_rfcsr_read(rt2x00dev, 20, &rfcsr);
  1621. rt2x00_set_field8(&rfcsr, RFCSR20_RX_LO1_EN, 0);
  1622. rt2800_rfcsr_write(rt2x00dev, 20, rfcsr);
  1623. rt2800_rfcsr_read(rt2x00dev, 21, &rfcsr);
  1624. rt2x00_set_field8(&rfcsr, RFCSR21_RX_LO2_EN, 0);
  1625. rt2800_rfcsr_write(rt2x00dev, 21, rfcsr);
  1626. }
  1627. if (rt2x00_rt(rt2x00dev, RT3070) || rt2x00_rt(rt2x00dev, RT3071)) {
  1628. rt2800_rfcsr_read(rt2x00dev, 27, &rfcsr);
  1629. if (rt2x00_rt_rev_lt(rt2x00dev, RT3070, REV_RT3070F) ||
  1630. rt2x00_rt_rev_lt(rt2x00dev, RT3071, REV_RT3071E))
  1631. rt2x00_set_field8(&rfcsr, RFCSR27_R1, 3);
  1632. else
  1633. rt2x00_set_field8(&rfcsr, RFCSR27_R1, 0);
  1634. rt2x00_set_field8(&rfcsr, RFCSR27_R2, 0);
  1635. rt2x00_set_field8(&rfcsr, RFCSR27_R3, 0);
  1636. rt2x00_set_field8(&rfcsr, RFCSR27_R4, 0);
  1637. rt2800_rfcsr_write(rt2x00dev, 27, rfcsr);
  1638. }
  1639. return 0;
  1640. }
  1641. EXPORT_SYMBOL_GPL(rt2800_init_rfcsr);
  1642. int rt2800_efuse_detect(struct rt2x00_dev *rt2x00dev)
  1643. {
  1644. u32 reg;
  1645. rt2800_register_read(rt2x00dev, EFUSE_CTRL, &reg);
  1646. return rt2x00_get_field32(reg, EFUSE_CTRL_PRESENT);
  1647. }
  1648. EXPORT_SYMBOL_GPL(rt2800_efuse_detect);
  1649. static void rt2800_efuse_read(struct rt2x00_dev *rt2x00dev, unsigned int i)
  1650. {
  1651. u32 reg;
  1652. mutex_lock(&rt2x00dev->csr_mutex);
  1653. rt2800_register_read_lock(rt2x00dev, EFUSE_CTRL, &reg);
  1654. rt2x00_set_field32(&reg, EFUSE_CTRL_ADDRESS_IN, i);
  1655. rt2x00_set_field32(&reg, EFUSE_CTRL_MODE, 0);
  1656. rt2x00_set_field32(&reg, EFUSE_CTRL_KICK, 1);
  1657. rt2800_register_write_lock(rt2x00dev, EFUSE_CTRL, reg);
  1658. /* Wait until the EEPROM has been loaded */
  1659. rt2800_regbusy_read(rt2x00dev, EFUSE_CTRL, EFUSE_CTRL_KICK, &reg);
  1660. /* Apparently the data is read from end to start */
  1661. rt2800_register_read_lock(rt2x00dev, EFUSE_DATA3,
  1662. (u32 *)&rt2x00dev->eeprom[i]);
  1663. rt2800_register_read_lock(rt2x00dev, EFUSE_DATA2,
  1664. (u32 *)&rt2x00dev->eeprom[i + 2]);
  1665. rt2800_register_read_lock(rt2x00dev, EFUSE_DATA1,
  1666. (u32 *)&rt2x00dev->eeprom[i + 4]);
  1667. rt2800_register_read_lock(rt2x00dev, EFUSE_DATA0,
  1668. (u32 *)&rt2x00dev->eeprom[i + 6]);
  1669. mutex_unlock(&rt2x00dev->csr_mutex);
  1670. }
  1671. void rt2800_read_eeprom_efuse(struct rt2x00_dev *rt2x00dev)
  1672. {
  1673. unsigned int i;
  1674. for (i = 0; i < EEPROM_SIZE / sizeof(u16); i += 8)
  1675. rt2800_efuse_read(rt2x00dev, i);
  1676. }
  1677. EXPORT_SYMBOL_GPL(rt2800_read_eeprom_efuse);
  1678. int rt2800_validate_eeprom(struct rt2x00_dev *rt2x00dev)
  1679. {
  1680. u16 word;
  1681. u8 *mac;
  1682. u8 default_lna_gain;
  1683. /*
  1684. * Start validation of the data that has been read.
  1685. */
  1686. mac = rt2x00_eeprom_addr(rt2x00dev, EEPROM_MAC_ADDR_0);
  1687. if (!is_valid_ether_addr(mac)) {
  1688. random_ether_addr(mac);
  1689. EEPROM(rt2x00dev, "MAC: %pM\n", mac);
  1690. }
  1691. rt2x00_eeprom_read(rt2x00dev, EEPROM_ANTENNA, &word);
  1692. if (word == 0xffff) {
  1693. rt2x00_set_field16(&word, EEPROM_ANTENNA_RXPATH, 2);
  1694. rt2x00_set_field16(&word, EEPROM_ANTENNA_TXPATH, 1);
  1695. rt2x00_set_field16(&word, EEPROM_ANTENNA_RF_TYPE, RF2820);
  1696. rt2x00_eeprom_write(rt2x00dev, EEPROM_ANTENNA, word);
  1697. EEPROM(rt2x00dev, "Antenna: 0x%04x\n", word);
  1698. } else if (rt2x00_rt(rt2x00dev, RT2860) ||
  1699. rt2x00_rt(rt2x00dev, RT2870) ||
  1700. rt2x00_rt(rt2x00dev, RT2872) ||
  1701. rt2x00_rt(rt2x00dev, RT2872)) {
  1702. /*
  1703. * There is a max of 2 RX streams for RT28x0 series
  1704. */
  1705. if (rt2x00_get_field16(word, EEPROM_ANTENNA_RXPATH) > 2)
  1706. rt2x00_set_field16(&word, EEPROM_ANTENNA_RXPATH, 2);
  1707. rt2x00_eeprom_write(rt2x00dev, EEPROM_ANTENNA, word);
  1708. }
  1709. rt2x00_eeprom_read(rt2x00dev, EEPROM_NIC, &word);
  1710. if (word == 0xffff) {
  1711. rt2x00_set_field16(&word, EEPROM_NIC_HW_RADIO, 0);
  1712. rt2x00_set_field16(&word, EEPROM_NIC_DYNAMIC_TX_AGC, 0);
  1713. rt2x00_set_field16(&word, EEPROM_NIC_EXTERNAL_LNA_BG, 0);
  1714. rt2x00_set_field16(&word, EEPROM_NIC_EXTERNAL_LNA_A, 0);
  1715. rt2x00_set_field16(&word, EEPROM_NIC_CARDBUS_ACCEL, 0);
  1716. rt2x00_set_field16(&word, EEPROM_NIC_BW40M_SB_BG, 0);
  1717. rt2x00_set_field16(&word, EEPROM_NIC_BW40M_SB_A, 0);
  1718. rt2x00_set_field16(&word, EEPROM_NIC_WPS_PBC, 0);
  1719. rt2x00_set_field16(&word, EEPROM_NIC_BW40M_BG, 0);
  1720. rt2x00_set_field16(&word, EEPROM_NIC_BW40M_A, 0);
  1721. rt2x00_eeprom_write(rt2x00dev, EEPROM_NIC, word);
  1722. EEPROM(rt2x00dev, "NIC: 0x%04x\n", word);
  1723. }
  1724. rt2x00_eeprom_read(rt2x00dev, EEPROM_FREQ, &word);
  1725. if ((word & 0x00ff) == 0x00ff) {
  1726. rt2x00_set_field16(&word, EEPROM_FREQ_OFFSET, 0);
  1727. rt2x00_set_field16(&word, EEPROM_FREQ_LED_MODE,
  1728. LED_MODE_TXRX_ACTIVITY);
  1729. rt2x00_set_field16(&word, EEPROM_FREQ_LED_POLARITY, 0);
  1730. rt2x00_eeprom_write(rt2x00dev, EEPROM_FREQ, word);
  1731. rt2x00_eeprom_write(rt2x00dev, EEPROM_LED1, 0x5555);
  1732. rt2x00_eeprom_write(rt2x00dev, EEPROM_LED2, 0x2221);
  1733. rt2x00_eeprom_write(rt2x00dev, EEPROM_LED3, 0xa9f8);
  1734. EEPROM(rt2x00dev, "Freq: 0x%04x\n", word);
  1735. }
  1736. /*
  1737. * During the LNA validation we are going to use
  1738. * lna0 as correct value. Note that EEPROM_LNA
  1739. * is never validated.
  1740. */
  1741. rt2x00_eeprom_read(rt2x00dev, EEPROM_LNA, &word);
  1742. default_lna_gain = rt2x00_get_field16(word, EEPROM_LNA_A0);
  1743. rt2x00_eeprom_read(rt2x00dev, EEPROM_RSSI_BG, &word);
  1744. if (abs(rt2x00_get_field16(word, EEPROM_RSSI_BG_OFFSET0)) > 10)
  1745. rt2x00_set_field16(&word, EEPROM_RSSI_BG_OFFSET0, 0);
  1746. if (abs(rt2x00_get_field16(word, EEPROM_RSSI_BG_OFFSET1)) > 10)
  1747. rt2x00_set_field16(&word, EEPROM_RSSI_BG_OFFSET1, 0);
  1748. rt2x00_eeprom_write(rt2x00dev, EEPROM_RSSI_BG, word);
  1749. rt2x00_eeprom_read(rt2x00dev, EEPROM_RSSI_BG2, &word);
  1750. if (abs(rt2x00_get_field16(word, EEPROM_RSSI_BG2_OFFSET2)) > 10)
  1751. rt2x00_set_field16(&word, EEPROM_RSSI_BG2_OFFSET2, 0);
  1752. if (rt2x00_get_field16(word, EEPROM_RSSI_BG2_LNA_A1) == 0x00 ||
  1753. rt2x00_get_field16(word, EEPROM_RSSI_BG2_LNA_A1) == 0xff)
  1754. rt2x00_set_field16(&word, EEPROM_RSSI_BG2_LNA_A1,
  1755. default_lna_gain);
  1756. rt2x00_eeprom_write(rt2x00dev, EEPROM_RSSI_BG2, word);
  1757. rt2x00_eeprom_read(rt2x00dev, EEPROM_RSSI_A, &word);
  1758. if (abs(rt2x00_get_field16(word, EEPROM_RSSI_A_OFFSET0)) > 10)
  1759. rt2x00_set_field16(&word, EEPROM_RSSI_A_OFFSET0, 0);
  1760. if (abs(rt2x00_get_field16(word, EEPROM_RSSI_A_OFFSET1)) > 10)
  1761. rt2x00_set_field16(&word, EEPROM_RSSI_A_OFFSET1, 0);
  1762. rt2x00_eeprom_write(rt2x00dev, EEPROM_RSSI_A, word);
  1763. rt2x00_eeprom_read(rt2x00dev, EEPROM_RSSI_A2, &word);
  1764. if (abs(rt2x00_get_field16(word, EEPROM_RSSI_A2_OFFSET2)) > 10)
  1765. rt2x00_set_field16(&word, EEPROM_RSSI_A2_OFFSET2, 0);
  1766. if (rt2x00_get_field16(word, EEPROM_RSSI_A2_LNA_A2) == 0x00 ||
  1767. rt2x00_get_field16(word, EEPROM_RSSI_A2_LNA_A2) == 0xff)
  1768. rt2x00_set_field16(&word, EEPROM_RSSI_A2_LNA_A2,
  1769. default_lna_gain);
  1770. rt2x00_eeprom_write(rt2x00dev, EEPROM_RSSI_A2, word);
  1771. return 0;
  1772. }
  1773. EXPORT_SYMBOL_GPL(rt2800_validate_eeprom);
  1774. int rt2800_init_eeprom(struct rt2x00_dev *rt2x00dev)
  1775. {
  1776. u32 reg;
  1777. u16 value;
  1778. u16 eeprom;
  1779. /*
  1780. * Read EEPROM word for configuration.
  1781. */
  1782. rt2x00_eeprom_read(rt2x00dev, EEPROM_ANTENNA, &eeprom);
  1783. /*
  1784. * Identify RF chipset.
  1785. */
  1786. value = rt2x00_get_field16(eeprom, EEPROM_ANTENNA_RF_TYPE);
  1787. rt2800_register_read(rt2x00dev, MAC_CSR0, &reg);
  1788. rt2x00_set_chip(rt2x00dev, rt2x00_get_field32(reg, MAC_CSR0_CHIPSET),
  1789. value, rt2x00_get_field32(reg, MAC_CSR0_REVISION));
  1790. if (!rt2x00_rt(rt2x00dev, RT2860) &&
  1791. !rt2x00_rt(rt2x00dev, RT2870) &&
  1792. !rt2x00_rt(rt2x00dev, RT2872) &&
  1793. !rt2x00_rt(rt2x00dev, RT2883) &&
  1794. !rt2x00_rt(rt2x00dev, RT3070) &&
  1795. !rt2x00_rt(rt2x00dev, RT3071) &&
  1796. !rt2x00_rt(rt2x00dev, RT3090) &&
  1797. !rt2x00_rt(rt2x00dev, RT3390) &&
  1798. !rt2x00_rt(rt2x00dev, RT3572)) {
  1799. ERROR(rt2x00dev, "Invalid RT chipset detected.\n");
  1800. return -ENODEV;
  1801. }
  1802. if (!rt2x00_rf(rt2x00dev, RF2820) &&
  1803. !rt2x00_rf(rt2x00dev, RF2850) &&
  1804. !rt2x00_rf(rt2x00dev, RF2720) &&
  1805. !rt2x00_rf(rt2x00dev, RF2750) &&
  1806. !rt2x00_rf(rt2x00dev, RF3020) &&
  1807. !rt2x00_rf(rt2x00dev, RF2020) &&
  1808. !rt2x00_rf(rt2x00dev, RF3021) &&
  1809. !rt2x00_rf(rt2x00dev, RF3022) &&
  1810. !rt2x00_rf(rt2x00dev, RF3052)) {
  1811. ERROR(rt2x00dev, "Invalid RF chipset detected.\n");
  1812. return -ENODEV;
  1813. }
  1814. /*
  1815. * Identify default antenna configuration.
  1816. */
  1817. rt2x00dev->default_ant.tx =
  1818. rt2x00_get_field16(eeprom, EEPROM_ANTENNA_TXPATH);
  1819. rt2x00dev->default_ant.rx =
  1820. rt2x00_get_field16(eeprom, EEPROM_ANTENNA_RXPATH);
  1821. /*
  1822. * Read frequency offset and RF programming sequence.
  1823. */
  1824. rt2x00_eeprom_read(rt2x00dev, EEPROM_FREQ, &eeprom);
  1825. rt2x00dev->freq_offset = rt2x00_get_field16(eeprom, EEPROM_FREQ_OFFSET);
  1826. /*
  1827. * Read external LNA informations.
  1828. */
  1829. rt2x00_eeprom_read(rt2x00dev, EEPROM_NIC, &eeprom);
  1830. if (rt2x00_get_field16(eeprom, EEPROM_NIC_EXTERNAL_LNA_A))
  1831. __set_bit(CONFIG_EXTERNAL_LNA_A, &rt2x00dev->flags);
  1832. if (rt2x00_get_field16(eeprom, EEPROM_NIC_EXTERNAL_LNA_BG))
  1833. __set_bit(CONFIG_EXTERNAL_LNA_BG, &rt2x00dev->flags);
  1834. /*
  1835. * Detect if this device has an hardware controlled radio.
  1836. */
  1837. if (rt2x00_get_field16(eeprom, EEPROM_NIC_HW_RADIO))
  1838. __set_bit(CONFIG_SUPPORT_HW_BUTTON, &rt2x00dev->flags);
  1839. /*
  1840. * Store led settings, for correct led behaviour.
  1841. */
  1842. #ifdef CONFIG_RT2X00_LIB_LEDS
  1843. rt2800_init_led(rt2x00dev, &rt2x00dev->led_radio, LED_TYPE_RADIO);
  1844. rt2800_init_led(rt2x00dev, &rt2x00dev->led_assoc, LED_TYPE_ASSOC);
  1845. rt2800_init_led(rt2x00dev, &rt2x00dev->led_qual, LED_TYPE_QUALITY);
  1846. rt2x00_eeprom_read(rt2x00dev, EEPROM_FREQ, &rt2x00dev->led_mcu_reg);
  1847. #endif /* CONFIG_RT2X00_LIB_LEDS */
  1848. return 0;
  1849. }
  1850. EXPORT_SYMBOL_GPL(rt2800_init_eeprom);
  1851. /*
  1852. * RF value list for rt28x0
  1853. * Supports: 2.4 GHz (all) & 5.2 GHz (RF2850 & RF2750)
  1854. */
  1855. static const struct rf_channel rf_vals[] = {
  1856. { 1, 0x18402ecc, 0x184c0786, 0x1816b455, 0x1800510b },
  1857. { 2, 0x18402ecc, 0x184c0786, 0x18168a55, 0x1800519f },
  1858. { 3, 0x18402ecc, 0x184c078a, 0x18168a55, 0x1800518b },
  1859. { 4, 0x18402ecc, 0x184c078a, 0x18168a55, 0x1800519f },
  1860. { 5, 0x18402ecc, 0x184c078e, 0x18168a55, 0x1800518b },
  1861. { 6, 0x18402ecc, 0x184c078e, 0x18168a55, 0x1800519f },
  1862. { 7, 0x18402ecc, 0x184c0792, 0x18168a55, 0x1800518b },
  1863. { 8, 0x18402ecc, 0x184c0792, 0x18168a55, 0x1800519f },
  1864. { 9, 0x18402ecc, 0x184c0796, 0x18168a55, 0x1800518b },
  1865. { 10, 0x18402ecc, 0x184c0796, 0x18168a55, 0x1800519f },
  1866. { 11, 0x18402ecc, 0x184c079a, 0x18168a55, 0x1800518b },
  1867. { 12, 0x18402ecc, 0x184c079a, 0x18168a55, 0x1800519f },
  1868. { 13, 0x18402ecc, 0x184c079e, 0x18168a55, 0x1800518b },
  1869. { 14, 0x18402ecc, 0x184c07a2, 0x18168a55, 0x18005193 },
  1870. /* 802.11 UNI / HyperLan 2 */
  1871. { 36, 0x18402ecc, 0x184c099a, 0x18158a55, 0x180ed1a3 },
  1872. { 38, 0x18402ecc, 0x184c099e, 0x18158a55, 0x180ed193 },
  1873. { 40, 0x18402ec8, 0x184c0682, 0x18158a55, 0x180ed183 },
  1874. { 44, 0x18402ec8, 0x184c0682, 0x18158a55, 0x180ed1a3 },
  1875. { 46, 0x18402ec8, 0x184c0686, 0x18158a55, 0x180ed18b },
  1876. { 48, 0x18402ec8, 0x184c0686, 0x18158a55, 0x180ed19b },
  1877. { 52, 0x18402ec8, 0x184c068a, 0x18158a55, 0x180ed193 },
  1878. { 54, 0x18402ec8, 0x184c068a, 0x18158a55, 0x180ed1a3 },
  1879. { 56, 0x18402ec8, 0x184c068e, 0x18158a55, 0x180ed18b },
  1880. { 60, 0x18402ec8, 0x184c0692, 0x18158a55, 0x180ed183 },
  1881. { 62, 0x18402ec8, 0x184c0692, 0x18158a55, 0x180ed193 },
  1882. { 64, 0x18402ec8, 0x184c0692, 0x18158a55, 0x180ed1a3 },
  1883. /* 802.11 HyperLan 2 */
  1884. { 100, 0x18402ec8, 0x184c06b2, 0x18178a55, 0x180ed783 },
  1885. { 102, 0x18402ec8, 0x184c06b2, 0x18578a55, 0x180ed793 },
  1886. { 104, 0x18402ec8, 0x185c06b2, 0x18578a55, 0x180ed1a3 },
  1887. { 108, 0x18402ecc, 0x185c0a32, 0x18578a55, 0x180ed193 },
  1888. { 110, 0x18402ecc, 0x184c0a36, 0x18178a55, 0x180ed183 },
  1889. { 112, 0x18402ecc, 0x184c0a36, 0x18178a55, 0x180ed19b },
  1890. { 116, 0x18402ecc, 0x184c0a3a, 0x18178a55, 0x180ed1a3 },
  1891. { 118, 0x18402ecc, 0x184c0a3e, 0x18178a55, 0x180ed193 },
  1892. { 120, 0x18402ec4, 0x184c0382, 0x18178a55, 0x180ed183 },
  1893. { 124, 0x18402ec4, 0x184c0382, 0x18178a55, 0x180ed193 },
  1894. { 126, 0x18402ec4, 0x184c0382, 0x18178a55, 0x180ed15b },
  1895. { 128, 0x18402ec4, 0x184c0382, 0x18178a55, 0x180ed1a3 },
  1896. { 132, 0x18402ec4, 0x184c0386, 0x18178a55, 0x180ed18b },
  1897. { 134, 0x18402ec4, 0x184c0386, 0x18178a55, 0x180ed193 },
  1898. { 136, 0x18402ec4, 0x184c0386, 0x18178a55, 0x180ed19b },
  1899. { 140, 0x18402ec4, 0x184c038a, 0x18178a55, 0x180ed183 },
  1900. /* 802.11 UNII */
  1901. { 149, 0x18402ec4, 0x184c038a, 0x18178a55, 0x180ed1a7 },
  1902. { 151, 0x18402ec4, 0x184c038e, 0x18178a55, 0x180ed187 },
  1903. { 153, 0x18402ec4, 0x184c038e, 0x18178a55, 0x180ed18f },
  1904. { 157, 0x18402ec4, 0x184c038e, 0x18178a55, 0x180ed19f },
  1905. { 159, 0x18402ec4, 0x184c038e, 0x18178a55, 0x180ed1a7 },
  1906. { 161, 0x18402ec4, 0x184c0392, 0x18178a55, 0x180ed187 },
  1907. { 165, 0x18402ec4, 0x184c0392, 0x18178a55, 0x180ed197 },
  1908. { 167, 0x18402ec4, 0x184c03d2, 0x18179855, 0x1815531f },
  1909. { 169, 0x18402ec4, 0x184c03d2, 0x18179855, 0x18155327 },
  1910. { 171, 0x18402ec4, 0x184c03d6, 0x18179855, 0x18155307 },
  1911. { 173, 0x18402ec4, 0x184c03d6, 0x18179855, 0x1815530f },
  1912. /* 802.11 Japan */
  1913. { 184, 0x15002ccc, 0x1500491e, 0x1509be55, 0x150c0a0b },
  1914. { 188, 0x15002ccc, 0x15004922, 0x1509be55, 0x150c0a13 },
  1915. { 192, 0x15002ccc, 0x15004926, 0x1509be55, 0x150c0a1b },
  1916. { 196, 0x15002ccc, 0x1500492a, 0x1509be55, 0x150c0a23 },
  1917. { 208, 0x15002ccc, 0x1500493a, 0x1509be55, 0x150c0a13 },
  1918. { 212, 0x15002ccc, 0x1500493e, 0x1509be55, 0x150c0a1b },
  1919. { 216, 0x15002ccc, 0x15004982, 0x1509be55, 0x150c0a23 },
  1920. };
  1921. /*
  1922. * RF value list for rt3070
  1923. * Supports: 2.4 GHz
  1924. */
  1925. static const struct rf_channel rf_vals_302x[] = {
  1926. {1, 241, 2, 2 },
  1927. {2, 241, 2, 7 },
  1928. {3, 242, 2, 2 },
  1929. {4, 242, 2, 7 },
  1930. {5, 243, 2, 2 },
  1931. {6, 243, 2, 7 },
  1932. {7, 244, 2, 2 },
  1933. {8, 244, 2, 7 },
  1934. {9, 245, 2, 2 },
  1935. {10, 245, 2, 7 },
  1936. {11, 246, 2, 2 },
  1937. {12, 246, 2, 7 },
  1938. {13, 247, 2, 2 },
  1939. {14, 248, 2, 4 },
  1940. };
  1941. int rt2800_probe_hw_mode(struct rt2x00_dev *rt2x00dev)
  1942. {
  1943. struct hw_mode_spec *spec = &rt2x00dev->spec;
  1944. struct channel_info *info;
  1945. char *tx_power1;
  1946. char *tx_power2;
  1947. unsigned int i;
  1948. u16 eeprom;
  1949. /*
  1950. * Disable powersaving as default on PCI devices.
  1951. */
  1952. if (rt2x00_is_pci(rt2x00dev) || rt2x00_is_soc(rt2x00dev))
  1953. rt2x00dev->hw->wiphy->flags &= ~WIPHY_FLAG_PS_ON_BY_DEFAULT;
  1954. /*
  1955. * Initialize all hw fields.
  1956. */
  1957. rt2x00dev->hw->flags =
  1958. IEEE80211_HW_HOST_BROADCAST_PS_BUFFERING |
  1959. IEEE80211_HW_SIGNAL_DBM |
  1960. IEEE80211_HW_SUPPORTS_PS |
  1961. IEEE80211_HW_PS_NULLFUNC_STACK;
  1962. SET_IEEE80211_DEV(rt2x00dev->hw, rt2x00dev->dev);
  1963. SET_IEEE80211_PERM_ADDR(rt2x00dev->hw,
  1964. rt2x00_eeprom_addr(rt2x00dev,
  1965. EEPROM_MAC_ADDR_0));
  1966. rt2x00_eeprom_read(rt2x00dev, EEPROM_ANTENNA, &eeprom);
  1967. /*
  1968. * Initialize hw_mode information.
  1969. */
  1970. spec->supported_bands = SUPPORT_BAND_2GHZ;
  1971. spec->supported_rates = SUPPORT_RATE_CCK | SUPPORT_RATE_OFDM;
  1972. if (rt2x00_rf(rt2x00dev, RF2820) ||
  1973. rt2x00_rf(rt2x00dev, RF2720) ||
  1974. rt2x00_rf(rt2x00dev, RF3052)) {
  1975. spec->num_channels = 14;
  1976. spec->channels = rf_vals;
  1977. } else if (rt2x00_rf(rt2x00dev, RF2850) || rt2x00_rf(rt2x00dev, RF2750)) {
  1978. spec->supported_bands |= SUPPORT_BAND_5GHZ;
  1979. spec->num_channels = ARRAY_SIZE(rf_vals);
  1980. spec->channels = rf_vals;
  1981. } else if (rt2x00_rf(rt2x00dev, RF3020) ||
  1982. rt2x00_rf(rt2x00dev, RF2020) ||
  1983. rt2x00_rf(rt2x00dev, RF3021) ||
  1984. rt2x00_rf(rt2x00dev, RF3022)) {
  1985. spec->num_channels = ARRAY_SIZE(rf_vals_302x);
  1986. spec->channels = rf_vals_302x;
  1987. }
  1988. /*
  1989. * Initialize HT information.
  1990. */
  1991. if (!rt2x00_rf(rt2x00dev, RF2020))
  1992. spec->ht.ht_supported = true;
  1993. else
  1994. spec->ht.ht_supported = false;
  1995. /*
  1996. * Don't set IEEE80211_HT_CAP_SUP_WIDTH_20_40 for now as it causes
  1997. * reception problems with HT40 capable 11n APs
  1998. */
  1999. spec->ht.cap =
  2000. IEEE80211_HT_CAP_GRN_FLD |
  2001. IEEE80211_HT_CAP_SGI_20 |
  2002. IEEE80211_HT_CAP_SGI_40 |
  2003. IEEE80211_HT_CAP_TX_STBC |
  2004. IEEE80211_HT_CAP_RX_STBC;
  2005. spec->ht.ampdu_factor = 3;
  2006. spec->ht.ampdu_density = 4;
  2007. spec->ht.mcs.tx_params =
  2008. IEEE80211_HT_MCS_TX_DEFINED |
  2009. IEEE80211_HT_MCS_TX_RX_DIFF |
  2010. ((rt2x00_get_field16(eeprom, EEPROM_ANTENNA_TXPATH) - 1) <<
  2011. IEEE80211_HT_MCS_TX_MAX_STREAMS_SHIFT);
  2012. switch (rt2x00_get_field16(eeprom, EEPROM_ANTENNA_RXPATH)) {
  2013. case 3:
  2014. spec->ht.mcs.rx_mask[2] = 0xff;
  2015. case 2:
  2016. spec->ht.mcs.rx_mask[1] = 0xff;
  2017. case 1:
  2018. spec->ht.mcs.rx_mask[0] = 0xff;
  2019. spec->ht.mcs.rx_mask[4] = 0x1; /* MCS32 */
  2020. break;
  2021. }
  2022. /*
  2023. * Create channel information array
  2024. */
  2025. info = kzalloc(spec->num_channels * sizeof(*info), GFP_KERNEL);
  2026. if (!info)
  2027. return -ENOMEM;
  2028. spec->channels_info = info;
  2029. tx_power1 = rt2x00_eeprom_addr(rt2x00dev, EEPROM_TXPOWER_BG1);
  2030. tx_power2 = rt2x00_eeprom_addr(rt2x00dev, EEPROM_TXPOWER_BG2);
  2031. for (i = 0; i < 14; i++) {
  2032. info[i].tx_power1 = TXPOWER_G_FROM_DEV(tx_power1[i]);
  2033. info[i].tx_power2 = TXPOWER_G_FROM_DEV(tx_power2[i]);
  2034. }
  2035. if (spec->num_channels > 14) {
  2036. tx_power1 = rt2x00_eeprom_addr(rt2x00dev, EEPROM_TXPOWER_A1);
  2037. tx_power2 = rt2x00_eeprom_addr(rt2x00dev, EEPROM_TXPOWER_A2);
  2038. for (i = 14; i < spec->num_channels; i++) {
  2039. info[i].tx_power1 = TXPOWER_A_FROM_DEV(tx_power1[i]);
  2040. info[i].tx_power2 = TXPOWER_A_FROM_DEV(tx_power2[i]);
  2041. }
  2042. }
  2043. return 0;
  2044. }
  2045. EXPORT_SYMBOL_GPL(rt2800_probe_hw_mode);
  2046. /*
  2047. * IEEE80211 stack callback functions.
  2048. */
  2049. static void rt2800_get_tkip_seq(struct ieee80211_hw *hw, u8 hw_key_idx,
  2050. u32 *iv32, u16 *iv16)
  2051. {
  2052. struct rt2x00_dev *rt2x00dev = hw->priv;
  2053. struct mac_iveiv_entry iveiv_entry;
  2054. u32 offset;
  2055. offset = MAC_IVEIV_ENTRY(hw_key_idx);
  2056. rt2800_register_multiread(rt2x00dev, offset,
  2057. &iveiv_entry, sizeof(iveiv_entry));
  2058. memcpy(iv16, &iveiv_entry.iv[0], sizeof(*iv16));
  2059. memcpy(iv32, &iveiv_entry.iv[4], sizeof(*iv32));
  2060. }
  2061. static int rt2800_set_rts_threshold(struct ieee80211_hw *hw, u32 value)
  2062. {
  2063. struct rt2x00_dev *rt2x00dev = hw->priv;
  2064. u32 reg;
  2065. bool enabled = (value < IEEE80211_MAX_RTS_THRESHOLD);
  2066. rt2800_register_read(rt2x00dev, TX_RTS_CFG, &reg);
  2067. rt2x00_set_field32(&reg, TX_RTS_CFG_RTS_THRES, value);
  2068. rt2800_register_write(rt2x00dev, TX_RTS_CFG, reg);
  2069. rt2800_register_read(rt2x00dev, CCK_PROT_CFG, &reg);
  2070. rt2x00_set_field32(&reg, CCK_PROT_CFG_RTS_TH_EN, enabled);
  2071. rt2800_register_write(rt2x00dev, CCK_PROT_CFG, reg);
  2072. rt2800_register_read(rt2x00dev, OFDM_PROT_CFG, &reg);
  2073. rt2x00_set_field32(&reg, OFDM_PROT_CFG_RTS_TH_EN, enabled);
  2074. rt2800_register_write(rt2x00dev, OFDM_PROT_CFG, reg);
  2075. rt2800_register_read(rt2x00dev, MM20_PROT_CFG, &reg);
  2076. rt2x00_set_field32(&reg, MM20_PROT_CFG_RTS_TH_EN, enabled);
  2077. rt2800_register_write(rt2x00dev, MM20_PROT_CFG, reg);
  2078. rt2800_register_read(rt2x00dev, MM40_PROT_CFG, &reg);
  2079. rt2x00_set_field32(&reg, MM40_PROT_CFG_RTS_TH_EN, enabled);
  2080. rt2800_register_write(rt2x00dev, MM40_PROT_CFG, reg);
  2081. rt2800_register_read(rt2x00dev, GF20_PROT_CFG, &reg);
  2082. rt2x00_set_field32(&reg, GF20_PROT_CFG_RTS_TH_EN, enabled);
  2083. rt2800_register_write(rt2x00dev, GF20_PROT_CFG, reg);
  2084. rt2800_register_read(rt2x00dev, GF40_PROT_CFG, &reg);
  2085. rt2x00_set_field32(&reg, GF40_PROT_CFG_RTS_TH_EN, enabled);
  2086. rt2800_register_write(rt2x00dev, GF40_PROT_CFG, reg);
  2087. return 0;
  2088. }
  2089. static int rt2800_conf_tx(struct ieee80211_hw *hw, u16 queue_idx,
  2090. const struct ieee80211_tx_queue_params *params)
  2091. {
  2092. struct rt2x00_dev *rt2x00dev = hw->priv;
  2093. struct data_queue *queue;
  2094. struct rt2x00_field32 field;
  2095. int retval;
  2096. u32 reg;
  2097. u32 offset;
  2098. /*
  2099. * First pass the configuration through rt2x00lib, that will
  2100. * update the queue settings and validate the input. After that
  2101. * we are free to update the registers based on the value
  2102. * in the queue parameter.
  2103. */
  2104. retval = rt2x00mac_conf_tx(hw, queue_idx, params);
  2105. if (retval)
  2106. return retval;
  2107. /*
  2108. * We only need to perform additional register initialization
  2109. * for WMM queues/
  2110. */
  2111. if (queue_idx >= 4)
  2112. return 0;
  2113. queue = rt2x00queue_get_queue(rt2x00dev, queue_idx);
  2114. /* Update WMM TXOP register */
  2115. offset = WMM_TXOP0_CFG + (sizeof(u32) * (!!(queue_idx & 2)));
  2116. field.bit_offset = (queue_idx & 1) * 16;
  2117. field.bit_mask = 0xffff << field.bit_offset;
  2118. rt2800_register_read(rt2x00dev, offset, &reg);
  2119. rt2x00_set_field32(&reg, field, queue->txop);
  2120. rt2800_register_write(rt2x00dev, offset, reg);
  2121. /* Update WMM registers */
  2122. field.bit_offset = queue_idx * 4;
  2123. field.bit_mask = 0xf << field.bit_offset;
  2124. rt2800_register_read(rt2x00dev, WMM_AIFSN_CFG, &reg);
  2125. rt2x00_set_field32(&reg, field, queue->aifs);
  2126. rt2800_register_write(rt2x00dev, WMM_AIFSN_CFG, reg);
  2127. rt2800_register_read(rt2x00dev, WMM_CWMIN_CFG, &reg);
  2128. rt2x00_set_field32(&reg, field, queue->cw_min);
  2129. rt2800_register_write(rt2x00dev, WMM_CWMIN_CFG, reg);
  2130. rt2800_register_read(rt2x00dev, WMM_CWMAX_CFG, &reg);
  2131. rt2x00_set_field32(&reg, field, queue->cw_max);
  2132. rt2800_register_write(rt2x00dev, WMM_CWMAX_CFG, reg);
  2133. /* Update EDCA registers */
  2134. offset = EDCA_AC0_CFG + (sizeof(u32) * queue_idx);
  2135. rt2800_register_read(rt2x00dev, offset, &reg);
  2136. rt2x00_set_field32(&reg, EDCA_AC0_CFG_TX_OP, queue->txop);
  2137. rt2x00_set_field32(&reg, EDCA_AC0_CFG_AIFSN, queue->aifs);
  2138. rt2x00_set_field32(&reg, EDCA_AC0_CFG_CWMIN, queue->cw_min);
  2139. rt2x00_set_field32(&reg, EDCA_AC0_CFG_CWMAX, queue->cw_max);
  2140. rt2800_register_write(rt2x00dev, offset, reg);
  2141. return 0;
  2142. }
  2143. static u64 rt2800_get_tsf(struct ieee80211_hw *hw)
  2144. {
  2145. struct rt2x00_dev *rt2x00dev = hw->priv;
  2146. u64 tsf;
  2147. u32 reg;
  2148. rt2800_register_read(rt2x00dev, TSF_TIMER_DW1, &reg);
  2149. tsf = (u64) rt2x00_get_field32(reg, TSF_TIMER_DW1_HIGH_WORD) << 32;
  2150. rt2800_register_read(rt2x00dev, TSF_TIMER_DW0, &reg);
  2151. tsf |= rt2x00_get_field32(reg, TSF_TIMER_DW0_LOW_WORD);
  2152. return tsf;
  2153. }
  2154. const struct ieee80211_ops rt2800_mac80211_ops = {
  2155. .tx = rt2x00mac_tx,
  2156. .start = rt2x00mac_start,
  2157. .stop = rt2x00mac_stop,
  2158. .add_interface = rt2x00mac_add_interface,
  2159. .remove_interface = rt2x00mac_remove_interface,
  2160. .config = rt2x00mac_config,
  2161. .configure_filter = rt2x00mac_configure_filter,
  2162. .set_tim = rt2x00mac_set_tim,
  2163. .set_key = rt2x00mac_set_key,
  2164. .get_stats = rt2x00mac_get_stats,
  2165. .get_tkip_seq = rt2800_get_tkip_seq,
  2166. .set_rts_threshold = rt2800_set_rts_threshold,
  2167. .bss_info_changed = rt2x00mac_bss_info_changed,
  2168. .conf_tx = rt2800_conf_tx,
  2169. .get_tsf = rt2800_get_tsf,
  2170. .rfkill_poll = rt2x00mac_rfkill_poll,
  2171. };
  2172. EXPORT_SYMBOL_GPL(rt2800_mac80211_ops);