intel-iommu.c 86 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801180218031804180518061807180818091810181118121813181418151816181718181819182018211822182318241825182618271828182918301831183218331834183518361837183818391840184118421843184418451846184718481849185018511852185318541855185618571858185918601861186218631864186518661867186818691870187118721873187418751876187718781879188018811882188318841885188618871888188918901891189218931894189518961897189818991900190119021903190419051906190719081909191019111912191319141915191619171918191919201921192219231924192519261927192819291930193119321933193419351936193719381939194019411942194319441945194619471948194919501951195219531954195519561957195819591960196119621963196419651966196719681969197019711972197319741975197619771978197919801981198219831984198519861987198819891990199119921993199419951996199719981999200020012002200320042005200620072008200920102011201220132014201520162017201820192020202120222023202420252026202720282029203020312032203320342035203620372038203920402041204220432044204520462047204820492050205120522053205420552056205720582059206020612062206320642065206620672068206920702071207220732074207520762077207820792080208120822083208420852086208720882089209020912092209320942095209620972098209921002101210221032104210521062107210821092110211121122113211421152116211721182119212021212122212321242125212621272128212921302131213221332134213521362137213821392140214121422143214421452146214721482149215021512152215321542155215621572158215921602161216221632164216521662167216821692170217121722173217421752176217721782179218021812182218321842185218621872188218921902191219221932194219521962197219821992200220122022203220422052206220722082209221022112212221322142215221622172218221922202221222222232224222522262227222822292230223122322233223422352236223722382239224022412242224322442245224622472248224922502251225222532254225522562257225822592260226122622263226422652266226722682269227022712272227322742275227622772278227922802281228222832284228522862287228822892290229122922293229422952296229722982299230023012302230323042305230623072308230923102311231223132314231523162317231823192320232123222323232423252326232723282329233023312332233323342335233623372338233923402341234223432344234523462347234823492350235123522353235423552356235723582359236023612362236323642365236623672368236923702371237223732374237523762377237823792380238123822383238423852386238723882389239023912392239323942395239623972398239924002401240224032404240524062407240824092410241124122413241424152416241724182419242024212422242324242425242624272428242924302431243224332434243524362437243824392440244124422443244424452446244724482449245024512452245324542455245624572458245924602461246224632464246524662467246824692470247124722473247424752476247724782479248024812482248324842485248624872488248924902491249224932494249524962497249824992500250125022503250425052506250725082509251025112512251325142515251625172518251925202521252225232524252525262527252825292530253125322533253425352536253725382539254025412542254325442545254625472548254925502551255225532554255525562557255825592560256125622563256425652566256725682569257025712572257325742575257625772578257925802581258225832584258525862587258825892590259125922593259425952596259725982599260026012602260326042605260626072608260926102611261226132614261526162617261826192620262126222623262426252626262726282629263026312632263326342635263626372638263926402641264226432644264526462647264826492650265126522653265426552656265726582659266026612662266326642665266626672668266926702671267226732674267526762677267826792680268126822683268426852686268726882689269026912692269326942695269626972698269927002701270227032704270527062707270827092710271127122713271427152716271727182719272027212722272327242725272627272728272927302731273227332734273527362737273827392740274127422743274427452746274727482749275027512752275327542755275627572758275927602761276227632764276527662767276827692770277127722773277427752776277727782779278027812782278327842785278627872788278927902791279227932794279527962797279827992800280128022803280428052806280728082809281028112812281328142815281628172818281928202821282228232824282528262827282828292830283128322833283428352836283728382839284028412842284328442845284628472848284928502851285228532854285528562857285828592860286128622863286428652866286728682869287028712872287328742875287628772878287928802881288228832884288528862887288828892890289128922893289428952896289728982899290029012902290329042905290629072908290929102911291229132914291529162917291829192920292129222923292429252926292729282929293029312932293329342935293629372938293929402941294229432944294529462947294829492950295129522953295429552956295729582959296029612962296329642965296629672968296929702971297229732974297529762977297829792980298129822983298429852986298729882989299029912992299329942995299629972998299930003001300230033004300530063007300830093010301130123013301430153016301730183019302030213022302330243025302630273028302930303031303230333034303530363037303830393040304130423043304430453046304730483049305030513052305330543055305630573058305930603061306230633064306530663067306830693070307130723073307430753076307730783079308030813082308330843085308630873088308930903091309230933094309530963097309830993100310131023103310431053106310731083109311031113112311331143115311631173118311931203121312231233124312531263127312831293130313131323133313431353136313731383139314031413142314331443145314631473148314931503151315231533154315531563157315831593160316131623163316431653166316731683169317031713172317331743175317631773178317931803181318231833184318531863187318831893190319131923193319431953196319731983199320032013202320332043205320632073208320932103211321232133214321532163217321832193220322132223223322432253226322732283229323032313232323332343235323632373238323932403241324232433244324532463247324832493250325132523253325432553256325732583259326032613262326332643265326632673268326932703271327232733274327532763277327832793280328132823283328432853286328732883289329032913292329332943295329632973298329933003301330233033304330533063307330833093310331133123313331433153316331733183319332033213322332333243325332633273328332933303331333233333334333533363337333833393340334133423343334433453346334733483349335033513352335333543355335633573358335933603361336233633364336533663367336833693370337133723373337433753376337733783379338033813382338333843385338633873388338933903391339233933394339533963397339833993400340134023403340434053406340734083409341034113412341334143415341634173418341934203421342234233424342534263427342834293430343134323433343434353436343734383439344034413442344334443445344634473448344934503451345234533454345534563457345834593460346134623463346434653466346734683469347034713472347334743475347634773478347934803481348234833484348534863487348834893490349134923493349434953496349734983499350035013502350335043505350635073508350935103511351235133514351535163517351835193520352135223523352435253526352735283529353035313532353335343535353635373538353935403541354235433544354535463547354835493550355135523553355435553556355735583559356035613562356335643565356635673568356935703571357235733574357535763577357835793580358135823583358435853586358735883589359035913592359335943595359635973598
  1. /*
  2. * Copyright (c) 2006, Intel Corporation.
  3. *
  4. * This program is free software; you can redistribute it and/or modify it
  5. * under the terms and conditions of the GNU General Public License,
  6. * version 2, as published by the Free Software Foundation.
  7. *
  8. * This program is distributed in the hope it will be useful, but WITHOUT
  9. * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
  10. * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
  11. * more details.
  12. *
  13. * You should have received a copy of the GNU General Public License along with
  14. * this program; if not, write to the Free Software Foundation, Inc., 59 Temple
  15. * Place - Suite 330, Boston, MA 02111-1307 USA.
  16. *
  17. * Copyright (C) 2006-2008 Intel Corporation
  18. * Author: Ashok Raj <ashok.raj@intel.com>
  19. * Author: Shaohua Li <shaohua.li@intel.com>
  20. * Author: Anil S Keshavamurthy <anil.s.keshavamurthy@intel.com>
  21. * Author: Fenghua Yu <fenghua.yu@intel.com>
  22. */
  23. #include <linux/init.h>
  24. #include <linux/bitmap.h>
  25. #include <linux/debugfs.h>
  26. #include <linux/slab.h>
  27. #include <linux/irq.h>
  28. #include <linux/interrupt.h>
  29. #include <linux/spinlock.h>
  30. #include <linux/pci.h>
  31. #include <linux/dmar.h>
  32. #include <linux/dma-mapping.h>
  33. #include <linux/mempool.h>
  34. #include <linux/timer.h>
  35. #include <linux/iova.h>
  36. #include <linux/iommu.h>
  37. #include <linux/intel-iommu.h>
  38. #include <linux/sysdev.h>
  39. #include <asm/cacheflush.h>
  40. #include <asm/iommu.h>
  41. #include "pci.h"
  42. #define ROOT_SIZE VTD_PAGE_SIZE
  43. #define CONTEXT_SIZE VTD_PAGE_SIZE
  44. #define IS_GFX_DEVICE(pdev) ((pdev->class >> 16) == PCI_BASE_CLASS_DISPLAY)
  45. #define IS_ISA_DEVICE(pdev) ((pdev->class >> 8) == PCI_CLASS_BRIDGE_ISA)
  46. #define IOAPIC_RANGE_START (0xfee00000)
  47. #define IOAPIC_RANGE_END (0xfeefffff)
  48. #define IOVA_START_ADDR (0x1000)
  49. #define DEFAULT_DOMAIN_ADDRESS_WIDTH 48
  50. #define MAX_AGAW_WIDTH 64
  51. #define DOMAIN_MAX_ADDR(gaw) ((((u64)1) << gaw) - 1)
  52. #define DOMAIN_MAX_PFN(gaw) ((((u64)1) << (gaw-VTD_PAGE_SHIFT)) - 1)
  53. #define IOVA_PFN(addr) ((addr) >> PAGE_SHIFT)
  54. #define DMA_32BIT_PFN IOVA_PFN(DMA_BIT_MASK(32))
  55. #define DMA_64BIT_PFN IOVA_PFN(DMA_BIT_MASK(64))
  56. /* VT-d pages must always be _smaller_ than MM pages. Otherwise things
  57. are never going to work. */
  58. static inline unsigned long dma_to_mm_pfn(unsigned long dma_pfn)
  59. {
  60. return dma_pfn >> (PAGE_SHIFT - VTD_PAGE_SHIFT);
  61. }
  62. static inline unsigned long mm_to_dma_pfn(unsigned long mm_pfn)
  63. {
  64. return mm_pfn << (PAGE_SHIFT - VTD_PAGE_SHIFT);
  65. }
  66. static inline unsigned long page_to_dma_pfn(struct page *pg)
  67. {
  68. return mm_to_dma_pfn(page_to_pfn(pg));
  69. }
  70. static inline unsigned long virt_to_dma_pfn(void *p)
  71. {
  72. return page_to_dma_pfn(virt_to_page(p));
  73. }
  74. /* global iommu list, set NULL for ignored DMAR units */
  75. static struct intel_iommu **g_iommus;
  76. static int rwbf_quirk;
  77. /*
  78. * 0: Present
  79. * 1-11: Reserved
  80. * 12-63: Context Ptr (12 - (haw-1))
  81. * 64-127: Reserved
  82. */
  83. struct root_entry {
  84. u64 val;
  85. u64 rsvd1;
  86. };
  87. #define ROOT_ENTRY_NR (VTD_PAGE_SIZE/sizeof(struct root_entry))
  88. static inline bool root_present(struct root_entry *root)
  89. {
  90. return (root->val & 1);
  91. }
  92. static inline void set_root_present(struct root_entry *root)
  93. {
  94. root->val |= 1;
  95. }
  96. static inline void set_root_value(struct root_entry *root, unsigned long value)
  97. {
  98. root->val |= value & VTD_PAGE_MASK;
  99. }
  100. static inline struct context_entry *
  101. get_context_addr_from_root(struct root_entry *root)
  102. {
  103. return (struct context_entry *)
  104. (root_present(root)?phys_to_virt(
  105. root->val & VTD_PAGE_MASK) :
  106. NULL);
  107. }
  108. /*
  109. * low 64 bits:
  110. * 0: present
  111. * 1: fault processing disable
  112. * 2-3: translation type
  113. * 12-63: address space root
  114. * high 64 bits:
  115. * 0-2: address width
  116. * 3-6: aval
  117. * 8-23: domain id
  118. */
  119. struct context_entry {
  120. u64 lo;
  121. u64 hi;
  122. };
  123. static inline bool context_present(struct context_entry *context)
  124. {
  125. return (context->lo & 1);
  126. }
  127. static inline void context_set_present(struct context_entry *context)
  128. {
  129. context->lo |= 1;
  130. }
  131. static inline void context_set_fault_enable(struct context_entry *context)
  132. {
  133. context->lo &= (((u64)-1) << 2) | 1;
  134. }
  135. static inline void context_set_translation_type(struct context_entry *context,
  136. unsigned long value)
  137. {
  138. context->lo &= (((u64)-1) << 4) | 3;
  139. context->lo |= (value & 3) << 2;
  140. }
  141. static inline void context_set_address_root(struct context_entry *context,
  142. unsigned long value)
  143. {
  144. context->lo |= value & VTD_PAGE_MASK;
  145. }
  146. static inline void context_set_address_width(struct context_entry *context,
  147. unsigned long value)
  148. {
  149. context->hi |= value & 7;
  150. }
  151. static inline void context_set_domain_id(struct context_entry *context,
  152. unsigned long value)
  153. {
  154. context->hi |= (value & ((1 << 16) - 1)) << 8;
  155. }
  156. static inline void context_clear_entry(struct context_entry *context)
  157. {
  158. context->lo = 0;
  159. context->hi = 0;
  160. }
  161. /*
  162. * 0: readable
  163. * 1: writable
  164. * 2-6: reserved
  165. * 7: super page
  166. * 8-10: available
  167. * 11: snoop behavior
  168. * 12-63: Host physcial address
  169. */
  170. struct dma_pte {
  171. u64 val;
  172. };
  173. static inline void dma_clear_pte(struct dma_pte *pte)
  174. {
  175. pte->val = 0;
  176. }
  177. static inline void dma_set_pte_readable(struct dma_pte *pte)
  178. {
  179. pte->val |= DMA_PTE_READ;
  180. }
  181. static inline void dma_set_pte_writable(struct dma_pte *pte)
  182. {
  183. pte->val |= DMA_PTE_WRITE;
  184. }
  185. static inline void dma_set_pte_snp(struct dma_pte *pte)
  186. {
  187. pte->val |= DMA_PTE_SNP;
  188. }
  189. static inline void dma_set_pte_prot(struct dma_pte *pte, unsigned long prot)
  190. {
  191. pte->val = (pte->val & ~3) | (prot & 3);
  192. }
  193. static inline u64 dma_pte_addr(struct dma_pte *pte)
  194. {
  195. #ifdef CONFIG_64BIT
  196. return pte->val & VTD_PAGE_MASK;
  197. #else
  198. /* Must have a full atomic 64-bit read */
  199. return __cmpxchg64(pte, 0ULL, 0ULL) & VTD_PAGE_MASK;
  200. #endif
  201. }
  202. static inline void dma_set_pte_pfn(struct dma_pte *pte, unsigned long pfn)
  203. {
  204. pte->val |= (uint64_t)pfn << VTD_PAGE_SHIFT;
  205. }
  206. static inline bool dma_pte_present(struct dma_pte *pte)
  207. {
  208. return (pte->val & 3) != 0;
  209. }
  210. static inline int first_pte_in_page(struct dma_pte *pte)
  211. {
  212. return !((unsigned long)pte & ~VTD_PAGE_MASK);
  213. }
  214. /*
  215. * This domain is a statically identity mapping domain.
  216. * 1. This domain creats a static 1:1 mapping to all usable memory.
  217. * 2. It maps to each iommu if successful.
  218. * 3. Each iommu mapps to this domain if successful.
  219. */
  220. struct dmar_domain *si_domain;
  221. /* devices under the same p2p bridge are owned in one domain */
  222. #define DOMAIN_FLAG_P2P_MULTIPLE_DEVICES (1 << 0)
  223. /* domain represents a virtual machine, more than one devices
  224. * across iommus may be owned in one domain, e.g. kvm guest.
  225. */
  226. #define DOMAIN_FLAG_VIRTUAL_MACHINE (1 << 1)
  227. /* si_domain contains mulitple devices */
  228. #define DOMAIN_FLAG_STATIC_IDENTITY (1 << 2)
  229. struct dmar_domain {
  230. int id; /* domain id */
  231. unsigned long iommu_bmp; /* bitmap of iommus this domain uses*/
  232. struct list_head devices; /* all devices' list */
  233. struct iova_domain iovad; /* iova's that belong to this domain */
  234. struct dma_pte *pgd; /* virtual address */
  235. int gaw; /* max guest address width */
  236. /* adjusted guest address width, 0 is level 2 30-bit */
  237. int agaw;
  238. int flags; /* flags to find out type of domain */
  239. int iommu_coherency;/* indicate coherency of iommu access */
  240. int iommu_snooping; /* indicate snooping control feature*/
  241. int iommu_count; /* reference count of iommu */
  242. spinlock_t iommu_lock; /* protect iommu set in domain */
  243. u64 max_addr; /* maximum mapped address */
  244. };
  245. /* PCI domain-device relationship */
  246. struct device_domain_info {
  247. struct list_head link; /* link to domain siblings */
  248. struct list_head global; /* link to global list */
  249. int segment; /* PCI domain */
  250. u8 bus; /* PCI bus number */
  251. u8 devfn; /* PCI devfn number */
  252. struct pci_dev *dev; /* it's NULL for PCIE-to-PCI bridge */
  253. struct intel_iommu *iommu; /* IOMMU used by this device */
  254. struct dmar_domain *domain; /* pointer to domain */
  255. };
  256. static void flush_unmaps_timeout(unsigned long data);
  257. DEFINE_TIMER(unmap_timer, flush_unmaps_timeout, 0, 0);
  258. #define HIGH_WATER_MARK 250
  259. struct deferred_flush_tables {
  260. int next;
  261. struct iova *iova[HIGH_WATER_MARK];
  262. struct dmar_domain *domain[HIGH_WATER_MARK];
  263. };
  264. static struct deferred_flush_tables *deferred_flush;
  265. /* bitmap for indexing intel_iommus */
  266. static int g_num_of_iommus;
  267. static DEFINE_SPINLOCK(async_umap_flush_lock);
  268. static LIST_HEAD(unmaps_to_do);
  269. static int timer_on;
  270. static long list_size;
  271. static void domain_remove_dev_info(struct dmar_domain *domain);
  272. #ifdef CONFIG_DMAR_DEFAULT_ON
  273. int dmar_disabled = 0;
  274. #else
  275. int dmar_disabled = 1;
  276. #endif /*CONFIG_DMAR_DEFAULT_ON*/
  277. static int __initdata dmar_map_gfx = 1;
  278. static int dmar_forcedac;
  279. static int intel_iommu_strict;
  280. #define DUMMY_DEVICE_DOMAIN_INFO ((struct device_domain_info *)(-1))
  281. static DEFINE_SPINLOCK(device_domain_lock);
  282. static LIST_HEAD(device_domain_list);
  283. static struct iommu_ops intel_iommu_ops;
  284. static int __init intel_iommu_setup(char *str)
  285. {
  286. if (!str)
  287. return -EINVAL;
  288. while (*str) {
  289. if (!strncmp(str, "on", 2)) {
  290. dmar_disabled = 0;
  291. printk(KERN_INFO "Intel-IOMMU: enabled\n");
  292. } else if (!strncmp(str, "off", 3)) {
  293. dmar_disabled = 1;
  294. printk(KERN_INFO "Intel-IOMMU: disabled\n");
  295. } else if (!strncmp(str, "igfx_off", 8)) {
  296. dmar_map_gfx = 0;
  297. printk(KERN_INFO
  298. "Intel-IOMMU: disable GFX device mapping\n");
  299. } else if (!strncmp(str, "forcedac", 8)) {
  300. printk(KERN_INFO
  301. "Intel-IOMMU: Forcing DAC for PCI devices\n");
  302. dmar_forcedac = 1;
  303. } else if (!strncmp(str, "strict", 6)) {
  304. printk(KERN_INFO
  305. "Intel-IOMMU: disable batched IOTLB flush\n");
  306. intel_iommu_strict = 1;
  307. }
  308. str += strcspn(str, ",");
  309. while (*str == ',')
  310. str++;
  311. }
  312. return 0;
  313. }
  314. __setup("intel_iommu=", intel_iommu_setup);
  315. static struct kmem_cache *iommu_domain_cache;
  316. static struct kmem_cache *iommu_devinfo_cache;
  317. static struct kmem_cache *iommu_iova_cache;
  318. static inline void *iommu_kmem_cache_alloc(struct kmem_cache *cachep)
  319. {
  320. unsigned int flags;
  321. void *vaddr;
  322. /* trying to avoid low memory issues */
  323. flags = current->flags & PF_MEMALLOC;
  324. current->flags |= PF_MEMALLOC;
  325. vaddr = kmem_cache_alloc(cachep, GFP_ATOMIC);
  326. current->flags &= (~PF_MEMALLOC | flags);
  327. return vaddr;
  328. }
  329. static inline void *alloc_pgtable_page(void)
  330. {
  331. unsigned int flags;
  332. void *vaddr;
  333. /* trying to avoid low memory issues */
  334. flags = current->flags & PF_MEMALLOC;
  335. current->flags |= PF_MEMALLOC;
  336. vaddr = (void *)get_zeroed_page(GFP_ATOMIC);
  337. current->flags &= (~PF_MEMALLOC | flags);
  338. return vaddr;
  339. }
  340. static inline void free_pgtable_page(void *vaddr)
  341. {
  342. free_page((unsigned long)vaddr);
  343. }
  344. static inline void *alloc_domain_mem(void)
  345. {
  346. return iommu_kmem_cache_alloc(iommu_domain_cache);
  347. }
  348. static void free_domain_mem(void *vaddr)
  349. {
  350. kmem_cache_free(iommu_domain_cache, vaddr);
  351. }
  352. static inline void * alloc_devinfo_mem(void)
  353. {
  354. return iommu_kmem_cache_alloc(iommu_devinfo_cache);
  355. }
  356. static inline void free_devinfo_mem(void *vaddr)
  357. {
  358. kmem_cache_free(iommu_devinfo_cache, vaddr);
  359. }
  360. struct iova *alloc_iova_mem(void)
  361. {
  362. return iommu_kmem_cache_alloc(iommu_iova_cache);
  363. }
  364. void free_iova_mem(struct iova *iova)
  365. {
  366. kmem_cache_free(iommu_iova_cache, iova);
  367. }
  368. static inline int width_to_agaw(int width);
  369. static int __iommu_calculate_agaw(struct intel_iommu *iommu, int max_gaw)
  370. {
  371. unsigned long sagaw;
  372. int agaw = -1;
  373. sagaw = cap_sagaw(iommu->cap);
  374. for (agaw = width_to_agaw(max_gaw);
  375. agaw >= 0; agaw--) {
  376. if (test_bit(agaw, &sagaw))
  377. break;
  378. }
  379. return agaw;
  380. }
  381. /*
  382. * Calculate max SAGAW for each iommu.
  383. */
  384. int iommu_calculate_max_sagaw(struct intel_iommu *iommu)
  385. {
  386. return __iommu_calculate_agaw(iommu, MAX_AGAW_WIDTH);
  387. }
  388. /*
  389. * calculate agaw for each iommu.
  390. * "SAGAW" may be different across iommus, use a default agaw, and
  391. * get a supported less agaw for iommus that don't support the default agaw.
  392. */
  393. int iommu_calculate_agaw(struct intel_iommu *iommu)
  394. {
  395. return __iommu_calculate_agaw(iommu, DEFAULT_DOMAIN_ADDRESS_WIDTH);
  396. }
  397. /* This functionin only returns single iommu in a domain */
  398. static struct intel_iommu *domain_get_iommu(struct dmar_domain *domain)
  399. {
  400. int iommu_id;
  401. /* si_domain and vm domain should not get here. */
  402. BUG_ON(domain->flags & DOMAIN_FLAG_VIRTUAL_MACHINE);
  403. BUG_ON(domain->flags & DOMAIN_FLAG_STATIC_IDENTITY);
  404. iommu_id = find_first_bit(&domain->iommu_bmp, g_num_of_iommus);
  405. if (iommu_id < 0 || iommu_id >= g_num_of_iommus)
  406. return NULL;
  407. return g_iommus[iommu_id];
  408. }
  409. static void domain_update_iommu_coherency(struct dmar_domain *domain)
  410. {
  411. int i;
  412. domain->iommu_coherency = 1;
  413. i = find_first_bit(&domain->iommu_bmp, g_num_of_iommus);
  414. for (; i < g_num_of_iommus; ) {
  415. if (!ecap_coherent(g_iommus[i]->ecap)) {
  416. domain->iommu_coherency = 0;
  417. break;
  418. }
  419. i = find_next_bit(&domain->iommu_bmp, g_num_of_iommus, i+1);
  420. }
  421. }
  422. static void domain_update_iommu_snooping(struct dmar_domain *domain)
  423. {
  424. int i;
  425. domain->iommu_snooping = 1;
  426. i = find_first_bit(&domain->iommu_bmp, g_num_of_iommus);
  427. for (; i < g_num_of_iommus; ) {
  428. if (!ecap_sc_support(g_iommus[i]->ecap)) {
  429. domain->iommu_snooping = 0;
  430. break;
  431. }
  432. i = find_next_bit(&domain->iommu_bmp, g_num_of_iommus, i+1);
  433. }
  434. }
  435. /* Some capabilities may be different across iommus */
  436. static void domain_update_iommu_cap(struct dmar_domain *domain)
  437. {
  438. domain_update_iommu_coherency(domain);
  439. domain_update_iommu_snooping(domain);
  440. }
  441. static struct intel_iommu *device_to_iommu(int segment, u8 bus, u8 devfn)
  442. {
  443. struct dmar_drhd_unit *drhd = NULL;
  444. int i;
  445. for_each_drhd_unit(drhd) {
  446. if (drhd->ignored)
  447. continue;
  448. if (segment != drhd->segment)
  449. continue;
  450. for (i = 0; i < drhd->devices_cnt; i++) {
  451. if (drhd->devices[i] &&
  452. drhd->devices[i]->bus->number == bus &&
  453. drhd->devices[i]->devfn == devfn)
  454. return drhd->iommu;
  455. if (drhd->devices[i] &&
  456. drhd->devices[i]->subordinate &&
  457. drhd->devices[i]->subordinate->number <= bus &&
  458. drhd->devices[i]->subordinate->subordinate >= bus)
  459. return drhd->iommu;
  460. }
  461. if (drhd->include_all)
  462. return drhd->iommu;
  463. }
  464. return NULL;
  465. }
  466. static void domain_flush_cache(struct dmar_domain *domain,
  467. void *addr, int size)
  468. {
  469. if (!domain->iommu_coherency)
  470. clflush_cache_range(addr, size);
  471. }
  472. /* Gets context entry for a given bus and devfn */
  473. static struct context_entry * device_to_context_entry(struct intel_iommu *iommu,
  474. u8 bus, u8 devfn)
  475. {
  476. struct root_entry *root;
  477. struct context_entry *context;
  478. unsigned long phy_addr;
  479. unsigned long flags;
  480. spin_lock_irqsave(&iommu->lock, flags);
  481. root = &iommu->root_entry[bus];
  482. context = get_context_addr_from_root(root);
  483. if (!context) {
  484. context = (struct context_entry *)alloc_pgtable_page();
  485. if (!context) {
  486. spin_unlock_irqrestore(&iommu->lock, flags);
  487. return NULL;
  488. }
  489. __iommu_flush_cache(iommu, (void *)context, CONTEXT_SIZE);
  490. phy_addr = virt_to_phys((void *)context);
  491. set_root_value(root, phy_addr);
  492. set_root_present(root);
  493. __iommu_flush_cache(iommu, root, sizeof(*root));
  494. }
  495. spin_unlock_irqrestore(&iommu->lock, flags);
  496. return &context[devfn];
  497. }
  498. static int device_context_mapped(struct intel_iommu *iommu, u8 bus, u8 devfn)
  499. {
  500. struct root_entry *root;
  501. struct context_entry *context;
  502. int ret;
  503. unsigned long flags;
  504. spin_lock_irqsave(&iommu->lock, flags);
  505. root = &iommu->root_entry[bus];
  506. context = get_context_addr_from_root(root);
  507. if (!context) {
  508. ret = 0;
  509. goto out;
  510. }
  511. ret = context_present(&context[devfn]);
  512. out:
  513. spin_unlock_irqrestore(&iommu->lock, flags);
  514. return ret;
  515. }
  516. static void clear_context_table(struct intel_iommu *iommu, u8 bus, u8 devfn)
  517. {
  518. struct root_entry *root;
  519. struct context_entry *context;
  520. unsigned long flags;
  521. spin_lock_irqsave(&iommu->lock, flags);
  522. root = &iommu->root_entry[bus];
  523. context = get_context_addr_from_root(root);
  524. if (context) {
  525. context_clear_entry(&context[devfn]);
  526. __iommu_flush_cache(iommu, &context[devfn], \
  527. sizeof(*context));
  528. }
  529. spin_unlock_irqrestore(&iommu->lock, flags);
  530. }
  531. static void free_context_table(struct intel_iommu *iommu)
  532. {
  533. struct root_entry *root;
  534. int i;
  535. unsigned long flags;
  536. struct context_entry *context;
  537. spin_lock_irqsave(&iommu->lock, flags);
  538. if (!iommu->root_entry) {
  539. goto out;
  540. }
  541. for (i = 0; i < ROOT_ENTRY_NR; i++) {
  542. root = &iommu->root_entry[i];
  543. context = get_context_addr_from_root(root);
  544. if (context)
  545. free_pgtable_page(context);
  546. }
  547. free_pgtable_page(iommu->root_entry);
  548. iommu->root_entry = NULL;
  549. out:
  550. spin_unlock_irqrestore(&iommu->lock, flags);
  551. }
  552. /* page table handling */
  553. #define LEVEL_STRIDE (9)
  554. #define LEVEL_MASK (((u64)1 << LEVEL_STRIDE) - 1)
  555. static inline int agaw_to_level(int agaw)
  556. {
  557. return agaw + 2;
  558. }
  559. static inline int agaw_to_width(int agaw)
  560. {
  561. return 30 + agaw * LEVEL_STRIDE;
  562. }
  563. static inline int width_to_agaw(int width)
  564. {
  565. return (width - 30) / LEVEL_STRIDE;
  566. }
  567. static inline unsigned int level_to_offset_bits(int level)
  568. {
  569. return (level - 1) * LEVEL_STRIDE;
  570. }
  571. static inline int pfn_level_offset(unsigned long pfn, int level)
  572. {
  573. return (pfn >> level_to_offset_bits(level)) & LEVEL_MASK;
  574. }
  575. static inline unsigned long level_mask(int level)
  576. {
  577. return -1UL << level_to_offset_bits(level);
  578. }
  579. static inline unsigned long level_size(int level)
  580. {
  581. return 1UL << level_to_offset_bits(level);
  582. }
  583. static inline unsigned long align_to_level(unsigned long pfn, int level)
  584. {
  585. return (pfn + level_size(level) - 1) & level_mask(level);
  586. }
  587. static struct dma_pte *pfn_to_dma_pte(struct dmar_domain *domain,
  588. unsigned long pfn)
  589. {
  590. int addr_width = agaw_to_width(domain->agaw) - VTD_PAGE_SHIFT;
  591. struct dma_pte *parent, *pte = NULL;
  592. int level = agaw_to_level(domain->agaw);
  593. int offset;
  594. BUG_ON(!domain->pgd);
  595. BUG_ON(addr_width < BITS_PER_LONG && pfn >> addr_width);
  596. parent = domain->pgd;
  597. while (level > 0) {
  598. void *tmp_page;
  599. offset = pfn_level_offset(pfn, level);
  600. pte = &parent[offset];
  601. if (level == 1)
  602. break;
  603. if (!dma_pte_present(pte)) {
  604. uint64_t pteval;
  605. tmp_page = alloc_pgtable_page();
  606. if (!tmp_page)
  607. return NULL;
  608. domain_flush_cache(domain, tmp_page, VTD_PAGE_SIZE);
  609. pteval = (virt_to_dma_pfn(tmp_page) << VTD_PAGE_SHIFT) | DMA_PTE_READ | DMA_PTE_WRITE;
  610. if (cmpxchg64(&pte->val, 0ULL, pteval)) {
  611. /* Someone else set it while we were thinking; use theirs. */
  612. free_pgtable_page(tmp_page);
  613. } else {
  614. dma_pte_addr(pte);
  615. domain_flush_cache(domain, pte, sizeof(*pte));
  616. }
  617. }
  618. parent = phys_to_virt(dma_pte_addr(pte));
  619. level--;
  620. }
  621. return pte;
  622. }
  623. /* return address's pte at specific level */
  624. static struct dma_pte *dma_pfn_level_pte(struct dmar_domain *domain,
  625. unsigned long pfn,
  626. int level)
  627. {
  628. struct dma_pte *parent, *pte = NULL;
  629. int total = agaw_to_level(domain->agaw);
  630. int offset;
  631. parent = domain->pgd;
  632. while (level <= total) {
  633. offset = pfn_level_offset(pfn, total);
  634. pte = &parent[offset];
  635. if (level == total)
  636. return pte;
  637. if (!dma_pte_present(pte))
  638. break;
  639. parent = phys_to_virt(dma_pte_addr(pte));
  640. total--;
  641. }
  642. return NULL;
  643. }
  644. /* clear last level pte, a tlb flush should be followed */
  645. static void dma_pte_clear_range(struct dmar_domain *domain,
  646. unsigned long start_pfn,
  647. unsigned long last_pfn)
  648. {
  649. int addr_width = agaw_to_width(domain->agaw) - VTD_PAGE_SHIFT;
  650. struct dma_pte *first_pte, *pte;
  651. BUG_ON(addr_width < BITS_PER_LONG && start_pfn >> addr_width);
  652. BUG_ON(addr_width < BITS_PER_LONG && last_pfn >> addr_width);
  653. /* we don't need lock here; nobody else touches the iova range */
  654. while (start_pfn <= last_pfn) {
  655. first_pte = pte = dma_pfn_level_pte(domain, start_pfn, 1);
  656. if (!pte) {
  657. start_pfn = align_to_level(start_pfn + 1, 2);
  658. continue;
  659. }
  660. do {
  661. dma_clear_pte(pte);
  662. start_pfn++;
  663. pte++;
  664. } while (start_pfn <= last_pfn && !first_pte_in_page(pte));
  665. domain_flush_cache(domain, first_pte,
  666. (void *)pte - (void *)first_pte);
  667. }
  668. }
  669. /* free page table pages. last level pte should already be cleared */
  670. static void dma_pte_free_pagetable(struct dmar_domain *domain,
  671. unsigned long start_pfn,
  672. unsigned long last_pfn)
  673. {
  674. int addr_width = agaw_to_width(domain->agaw) - VTD_PAGE_SHIFT;
  675. struct dma_pte *first_pte, *pte;
  676. int total = agaw_to_level(domain->agaw);
  677. int level;
  678. unsigned long tmp;
  679. BUG_ON(addr_width < BITS_PER_LONG && start_pfn >> addr_width);
  680. BUG_ON(addr_width < BITS_PER_LONG && last_pfn >> addr_width);
  681. /* We don't need lock here; nobody else touches the iova range */
  682. level = 2;
  683. while (level <= total) {
  684. tmp = align_to_level(start_pfn, level);
  685. /* If we can't even clear one PTE at this level, we're done */
  686. if (tmp + level_size(level) - 1 > last_pfn)
  687. return;
  688. while (tmp + level_size(level) - 1 <= last_pfn) {
  689. first_pte = pte = dma_pfn_level_pte(domain, tmp, level);
  690. if (!pte) {
  691. tmp = align_to_level(tmp + 1, level + 1);
  692. continue;
  693. }
  694. do {
  695. if (dma_pte_present(pte)) {
  696. free_pgtable_page(phys_to_virt(dma_pte_addr(pte)));
  697. dma_clear_pte(pte);
  698. }
  699. pte++;
  700. tmp += level_size(level);
  701. } while (!first_pte_in_page(pte) &&
  702. tmp + level_size(level) - 1 <= last_pfn);
  703. domain_flush_cache(domain, first_pte,
  704. (void *)pte - (void *)first_pte);
  705. }
  706. level++;
  707. }
  708. /* free pgd */
  709. if (start_pfn == 0 && last_pfn == DOMAIN_MAX_PFN(domain->gaw)) {
  710. free_pgtable_page(domain->pgd);
  711. domain->pgd = NULL;
  712. }
  713. }
  714. /* iommu handling */
  715. static int iommu_alloc_root_entry(struct intel_iommu *iommu)
  716. {
  717. struct root_entry *root;
  718. unsigned long flags;
  719. root = (struct root_entry *)alloc_pgtable_page();
  720. if (!root)
  721. return -ENOMEM;
  722. __iommu_flush_cache(iommu, root, ROOT_SIZE);
  723. spin_lock_irqsave(&iommu->lock, flags);
  724. iommu->root_entry = root;
  725. spin_unlock_irqrestore(&iommu->lock, flags);
  726. return 0;
  727. }
  728. static void iommu_set_root_entry(struct intel_iommu *iommu)
  729. {
  730. void *addr;
  731. u32 sts;
  732. unsigned long flag;
  733. addr = iommu->root_entry;
  734. spin_lock_irqsave(&iommu->register_lock, flag);
  735. dmar_writeq(iommu->reg + DMAR_RTADDR_REG, virt_to_phys(addr));
  736. writel(iommu->gcmd | DMA_GCMD_SRTP, iommu->reg + DMAR_GCMD_REG);
  737. /* Make sure hardware complete it */
  738. IOMMU_WAIT_OP(iommu, DMAR_GSTS_REG,
  739. readl, (sts & DMA_GSTS_RTPS), sts);
  740. spin_unlock_irqrestore(&iommu->register_lock, flag);
  741. }
  742. static void iommu_flush_write_buffer(struct intel_iommu *iommu)
  743. {
  744. u32 val;
  745. unsigned long flag;
  746. if (!rwbf_quirk && !cap_rwbf(iommu->cap))
  747. return;
  748. spin_lock_irqsave(&iommu->register_lock, flag);
  749. writel(iommu->gcmd | DMA_GCMD_WBF, iommu->reg + DMAR_GCMD_REG);
  750. /* Make sure hardware complete it */
  751. IOMMU_WAIT_OP(iommu, DMAR_GSTS_REG,
  752. readl, (!(val & DMA_GSTS_WBFS)), val);
  753. spin_unlock_irqrestore(&iommu->register_lock, flag);
  754. }
  755. /* return value determine if we need a write buffer flush */
  756. static void __iommu_flush_context(struct intel_iommu *iommu,
  757. u16 did, u16 source_id, u8 function_mask,
  758. u64 type)
  759. {
  760. u64 val = 0;
  761. unsigned long flag;
  762. switch (type) {
  763. case DMA_CCMD_GLOBAL_INVL:
  764. val = DMA_CCMD_GLOBAL_INVL;
  765. break;
  766. case DMA_CCMD_DOMAIN_INVL:
  767. val = DMA_CCMD_DOMAIN_INVL|DMA_CCMD_DID(did);
  768. break;
  769. case DMA_CCMD_DEVICE_INVL:
  770. val = DMA_CCMD_DEVICE_INVL|DMA_CCMD_DID(did)
  771. | DMA_CCMD_SID(source_id) | DMA_CCMD_FM(function_mask);
  772. break;
  773. default:
  774. BUG();
  775. }
  776. val |= DMA_CCMD_ICC;
  777. spin_lock_irqsave(&iommu->register_lock, flag);
  778. dmar_writeq(iommu->reg + DMAR_CCMD_REG, val);
  779. /* Make sure hardware complete it */
  780. IOMMU_WAIT_OP(iommu, DMAR_CCMD_REG,
  781. dmar_readq, (!(val & DMA_CCMD_ICC)), val);
  782. spin_unlock_irqrestore(&iommu->register_lock, flag);
  783. }
  784. /* return value determine if we need a write buffer flush */
  785. static void __iommu_flush_iotlb(struct intel_iommu *iommu, u16 did,
  786. u64 addr, unsigned int size_order, u64 type)
  787. {
  788. int tlb_offset = ecap_iotlb_offset(iommu->ecap);
  789. u64 val = 0, val_iva = 0;
  790. unsigned long flag;
  791. switch (type) {
  792. case DMA_TLB_GLOBAL_FLUSH:
  793. /* global flush doesn't need set IVA_REG */
  794. val = DMA_TLB_GLOBAL_FLUSH|DMA_TLB_IVT;
  795. break;
  796. case DMA_TLB_DSI_FLUSH:
  797. val = DMA_TLB_DSI_FLUSH|DMA_TLB_IVT|DMA_TLB_DID(did);
  798. break;
  799. case DMA_TLB_PSI_FLUSH:
  800. val = DMA_TLB_PSI_FLUSH|DMA_TLB_IVT|DMA_TLB_DID(did);
  801. /* Note: always flush non-leaf currently */
  802. val_iva = size_order | addr;
  803. break;
  804. default:
  805. BUG();
  806. }
  807. /* Note: set drain read/write */
  808. #if 0
  809. /*
  810. * This is probably to be super secure.. Looks like we can
  811. * ignore it without any impact.
  812. */
  813. if (cap_read_drain(iommu->cap))
  814. val |= DMA_TLB_READ_DRAIN;
  815. #endif
  816. if (cap_write_drain(iommu->cap))
  817. val |= DMA_TLB_WRITE_DRAIN;
  818. spin_lock_irqsave(&iommu->register_lock, flag);
  819. /* Note: Only uses first TLB reg currently */
  820. if (val_iva)
  821. dmar_writeq(iommu->reg + tlb_offset, val_iva);
  822. dmar_writeq(iommu->reg + tlb_offset + 8, val);
  823. /* Make sure hardware complete it */
  824. IOMMU_WAIT_OP(iommu, tlb_offset + 8,
  825. dmar_readq, (!(val & DMA_TLB_IVT)), val);
  826. spin_unlock_irqrestore(&iommu->register_lock, flag);
  827. /* check IOTLB invalidation granularity */
  828. if (DMA_TLB_IAIG(val) == 0)
  829. printk(KERN_ERR"IOMMU: flush IOTLB failed\n");
  830. if (DMA_TLB_IAIG(val) != DMA_TLB_IIRG(type))
  831. pr_debug("IOMMU: tlb flush request %Lx, actual %Lx\n",
  832. (unsigned long long)DMA_TLB_IIRG(type),
  833. (unsigned long long)DMA_TLB_IAIG(val));
  834. }
  835. static struct device_domain_info *iommu_support_dev_iotlb(
  836. struct dmar_domain *domain, int segment, u8 bus, u8 devfn)
  837. {
  838. int found = 0;
  839. unsigned long flags;
  840. struct device_domain_info *info;
  841. struct intel_iommu *iommu = device_to_iommu(segment, bus, devfn);
  842. if (!ecap_dev_iotlb_support(iommu->ecap))
  843. return NULL;
  844. if (!iommu->qi)
  845. return NULL;
  846. spin_lock_irqsave(&device_domain_lock, flags);
  847. list_for_each_entry(info, &domain->devices, link)
  848. if (info->bus == bus && info->devfn == devfn) {
  849. found = 1;
  850. break;
  851. }
  852. spin_unlock_irqrestore(&device_domain_lock, flags);
  853. if (!found || !info->dev)
  854. return NULL;
  855. if (!pci_find_ext_capability(info->dev, PCI_EXT_CAP_ID_ATS))
  856. return NULL;
  857. if (!dmar_find_matched_atsr_unit(info->dev))
  858. return NULL;
  859. info->iommu = iommu;
  860. return info;
  861. }
  862. static void iommu_enable_dev_iotlb(struct device_domain_info *info)
  863. {
  864. if (!info)
  865. return;
  866. pci_enable_ats(info->dev, VTD_PAGE_SHIFT);
  867. }
  868. static void iommu_disable_dev_iotlb(struct device_domain_info *info)
  869. {
  870. if (!info->dev || !pci_ats_enabled(info->dev))
  871. return;
  872. pci_disable_ats(info->dev);
  873. }
  874. static void iommu_flush_dev_iotlb(struct dmar_domain *domain,
  875. u64 addr, unsigned mask)
  876. {
  877. u16 sid, qdep;
  878. unsigned long flags;
  879. struct device_domain_info *info;
  880. spin_lock_irqsave(&device_domain_lock, flags);
  881. list_for_each_entry(info, &domain->devices, link) {
  882. if (!info->dev || !pci_ats_enabled(info->dev))
  883. continue;
  884. sid = info->bus << 8 | info->devfn;
  885. qdep = pci_ats_queue_depth(info->dev);
  886. qi_flush_dev_iotlb(info->iommu, sid, qdep, addr, mask);
  887. }
  888. spin_unlock_irqrestore(&device_domain_lock, flags);
  889. }
  890. static void iommu_flush_iotlb_psi(struct intel_iommu *iommu, u16 did,
  891. unsigned long pfn, unsigned int pages)
  892. {
  893. unsigned int mask = ilog2(__roundup_pow_of_two(pages));
  894. uint64_t addr = (uint64_t)pfn << VTD_PAGE_SHIFT;
  895. BUG_ON(pages == 0);
  896. /*
  897. * Fallback to domain selective flush if no PSI support or the size is
  898. * too big.
  899. * PSI requires page size to be 2 ^ x, and the base address is naturally
  900. * aligned to the size
  901. */
  902. if (!cap_pgsel_inv(iommu->cap) || mask > cap_max_amask_val(iommu->cap))
  903. iommu->flush.flush_iotlb(iommu, did, 0, 0,
  904. DMA_TLB_DSI_FLUSH);
  905. else
  906. iommu->flush.flush_iotlb(iommu, did, addr, mask,
  907. DMA_TLB_PSI_FLUSH);
  908. /*
  909. * In caching mode, domain ID 0 is reserved for non-present to present
  910. * mapping flush. Device IOTLB doesn't need to be flushed in this case.
  911. */
  912. if (!cap_caching_mode(iommu->cap) || did)
  913. iommu_flush_dev_iotlb(iommu->domains[did], addr, mask);
  914. }
  915. static void iommu_disable_protect_mem_regions(struct intel_iommu *iommu)
  916. {
  917. u32 pmen;
  918. unsigned long flags;
  919. spin_lock_irqsave(&iommu->register_lock, flags);
  920. pmen = readl(iommu->reg + DMAR_PMEN_REG);
  921. pmen &= ~DMA_PMEN_EPM;
  922. writel(pmen, iommu->reg + DMAR_PMEN_REG);
  923. /* wait for the protected region status bit to clear */
  924. IOMMU_WAIT_OP(iommu, DMAR_PMEN_REG,
  925. readl, !(pmen & DMA_PMEN_PRS), pmen);
  926. spin_unlock_irqrestore(&iommu->register_lock, flags);
  927. }
  928. static int iommu_enable_translation(struct intel_iommu *iommu)
  929. {
  930. u32 sts;
  931. unsigned long flags;
  932. spin_lock_irqsave(&iommu->register_lock, flags);
  933. iommu->gcmd |= DMA_GCMD_TE;
  934. writel(iommu->gcmd, iommu->reg + DMAR_GCMD_REG);
  935. /* Make sure hardware complete it */
  936. IOMMU_WAIT_OP(iommu, DMAR_GSTS_REG,
  937. readl, (sts & DMA_GSTS_TES), sts);
  938. spin_unlock_irqrestore(&iommu->register_lock, flags);
  939. return 0;
  940. }
  941. static int iommu_disable_translation(struct intel_iommu *iommu)
  942. {
  943. u32 sts;
  944. unsigned long flag;
  945. spin_lock_irqsave(&iommu->register_lock, flag);
  946. iommu->gcmd &= ~DMA_GCMD_TE;
  947. writel(iommu->gcmd, iommu->reg + DMAR_GCMD_REG);
  948. /* Make sure hardware complete it */
  949. IOMMU_WAIT_OP(iommu, DMAR_GSTS_REG,
  950. readl, (!(sts & DMA_GSTS_TES)), sts);
  951. spin_unlock_irqrestore(&iommu->register_lock, flag);
  952. return 0;
  953. }
  954. static int iommu_init_domains(struct intel_iommu *iommu)
  955. {
  956. unsigned long ndomains;
  957. unsigned long nlongs;
  958. ndomains = cap_ndoms(iommu->cap);
  959. pr_debug("Number of Domains supportd <%ld>\n", ndomains);
  960. nlongs = BITS_TO_LONGS(ndomains);
  961. /* TBD: there might be 64K domains,
  962. * consider other allocation for future chip
  963. */
  964. iommu->domain_ids = kcalloc(nlongs, sizeof(unsigned long), GFP_KERNEL);
  965. if (!iommu->domain_ids) {
  966. printk(KERN_ERR "Allocating domain id array failed\n");
  967. return -ENOMEM;
  968. }
  969. iommu->domains = kcalloc(ndomains, sizeof(struct dmar_domain *),
  970. GFP_KERNEL);
  971. if (!iommu->domains) {
  972. printk(KERN_ERR "Allocating domain array failed\n");
  973. kfree(iommu->domain_ids);
  974. return -ENOMEM;
  975. }
  976. spin_lock_init(&iommu->lock);
  977. /*
  978. * if Caching mode is set, then invalid translations are tagged
  979. * with domainid 0. Hence we need to pre-allocate it.
  980. */
  981. if (cap_caching_mode(iommu->cap))
  982. set_bit(0, iommu->domain_ids);
  983. return 0;
  984. }
  985. static void domain_exit(struct dmar_domain *domain);
  986. static void vm_domain_exit(struct dmar_domain *domain);
  987. void free_dmar_iommu(struct intel_iommu *iommu)
  988. {
  989. struct dmar_domain *domain;
  990. int i;
  991. unsigned long flags;
  992. i = find_first_bit(iommu->domain_ids, cap_ndoms(iommu->cap));
  993. for (; i < cap_ndoms(iommu->cap); ) {
  994. domain = iommu->domains[i];
  995. clear_bit(i, iommu->domain_ids);
  996. spin_lock_irqsave(&domain->iommu_lock, flags);
  997. if (--domain->iommu_count == 0) {
  998. if (domain->flags & DOMAIN_FLAG_VIRTUAL_MACHINE)
  999. vm_domain_exit(domain);
  1000. else
  1001. domain_exit(domain);
  1002. }
  1003. spin_unlock_irqrestore(&domain->iommu_lock, flags);
  1004. i = find_next_bit(iommu->domain_ids,
  1005. cap_ndoms(iommu->cap), i+1);
  1006. }
  1007. if (iommu->gcmd & DMA_GCMD_TE)
  1008. iommu_disable_translation(iommu);
  1009. if (iommu->irq) {
  1010. set_irq_data(iommu->irq, NULL);
  1011. /* This will mask the irq */
  1012. free_irq(iommu->irq, iommu);
  1013. destroy_irq(iommu->irq);
  1014. }
  1015. kfree(iommu->domains);
  1016. kfree(iommu->domain_ids);
  1017. g_iommus[iommu->seq_id] = NULL;
  1018. /* if all iommus are freed, free g_iommus */
  1019. for (i = 0; i < g_num_of_iommus; i++) {
  1020. if (g_iommus[i])
  1021. break;
  1022. }
  1023. if (i == g_num_of_iommus)
  1024. kfree(g_iommus);
  1025. /* free context mapping */
  1026. free_context_table(iommu);
  1027. }
  1028. static struct dmar_domain *alloc_domain(void)
  1029. {
  1030. struct dmar_domain *domain;
  1031. domain = alloc_domain_mem();
  1032. if (!domain)
  1033. return NULL;
  1034. memset(&domain->iommu_bmp, 0, sizeof(unsigned long));
  1035. domain->flags = 0;
  1036. return domain;
  1037. }
  1038. static int iommu_attach_domain(struct dmar_domain *domain,
  1039. struct intel_iommu *iommu)
  1040. {
  1041. int num;
  1042. unsigned long ndomains;
  1043. unsigned long flags;
  1044. ndomains = cap_ndoms(iommu->cap);
  1045. spin_lock_irqsave(&iommu->lock, flags);
  1046. num = find_first_zero_bit(iommu->domain_ids, ndomains);
  1047. if (num >= ndomains) {
  1048. spin_unlock_irqrestore(&iommu->lock, flags);
  1049. printk(KERN_ERR "IOMMU: no free domain ids\n");
  1050. return -ENOMEM;
  1051. }
  1052. domain->id = num;
  1053. set_bit(num, iommu->domain_ids);
  1054. set_bit(iommu->seq_id, &domain->iommu_bmp);
  1055. iommu->domains[num] = domain;
  1056. spin_unlock_irqrestore(&iommu->lock, flags);
  1057. return 0;
  1058. }
  1059. static void iommu_detach_domain(struct dmar_domain *domain,
  1060. struct intel_iommu *iommu)
  1061. {
  1062. unsigned long flags;
  1063. int num, ndomains;
  1064. int found = 0;
  1065. spin_lock_irqsave(&iommu->lock, flags);
  1066. ndomains = cap_ndoms(iommu->cap);
  1067. num = find_first_bit(iommu->domain_ids, ndomains);
  1068. for (; num < ndomains; ) {
  1069. if (iommu->domains[num] == domain) {
  1070. found = 1;
  1071. break;
  1072. }
  1073. num = find_next_bit(iommu->domain_ids,
  1074. cap_ndoms(iommu->cap), num+1);
  1075. }
  1076. if (found) {
  1077. clear_bit(num, iommu->domain_ids);
  1078. clear_bit(iommu->seq_id, &domain->iommu_bmp);
  1079. iommu->domains[num] = NULL;
  1080. }
  1081. spin_unlock_irqrestore(&iommu->lock, flags);
  1082. }
  1083. static struct iova_domain reserved_iova_list;
  1084. static struct lock_class_key reserved_alloc_key;
  1085. static struct lock_class_key reserved_rbtree_key;
  1086. static void dmar_init_reserved_ranges(void)
  1087. {
  1088. struct pci_dev *pdev = NULL;
  1089. struct iova *iova;
  1090. int i;
  1091. init_iova_domain(&reserved_iova_list, DMA_32BIT_PFN);
  1092. lockdep_set_class(&reserved_iova_list.iova_alloc_lock,
  1093. &reserved_alloc_key);
  1094. lockdep_set_class(&reserved_iova_list.iova_rbtree_lock,
  1095. &reserved_rbtree_key);
  1096. /* IOAPIC ranges shouldn't be accessed by DMA */
  1097. iova = reserve_iova(&reserved_iova_list, IOVA_PFN(IOAPIC_RANGE_START),
  1098. IOVA_PFN(IOAPIC_RANGE_END));
  1099. if (!iova)
  1100. printk(KERN_ERR "Reserve IOAPIC range failed\n");
  1101. /* Reserve all PCI MMIO to avoid peer-to-peer access */
  1102. for_each_pci_dev(pdev) {
  1103. struct resource *r;
  1104. for (i = 0; i < PCI_NUM_RESOURCES; i++) {
  1105. r = &pdev->resource[i];
  1106. if (!r->flags || !(r->flags & IORESOURCE_MEM))
  1107. continue;
  1108. iova = reserve_iova(&reserved_iova_list,
  1109. IOVA_PFN(r->start),
  1110. IOVA_PFN(r->end));
  1111. if (!iova)
  1112. printk(KERN_ERR "Reserve iova failed\n");
  1113. }
  1114. }
  1115. }
  1116. static void domain_reserve_special_ranges(struct dmar_domain *domain)
  1117. {
  1118. copy_reserved_iova(&reserved_iova_list, &domain->iovad);
  1119. }
  1120. static inline int guestwidth_to_adjustwidth(int gaw)
  1121. {
  1122. int agaw;
  1123. int r = (gaw - 12) % 9;
  1124. if (r == 0)
  1125. agaw = gaw;
  1126. else
  1127. agaw = gaw + 9 - r;
  1128. if (agaw > 64)
  1129. agaw = 64;
  1130. return agaw;
  1131. }
  1132. static int domain_init(struct dmar_domain *domain, int guest_width)
  1133. {
  1134. struct intel_iommu *iommu;
  1135. int adjust_width, agaw;
  1136. unsigned long sagaw;
  1137. init_iova_domain(&domain->iovad, DMA_32BIT_PFN);
  1138. spin_lock_init(&domain->iommu_lock);
  1139. domain_reserve_special_ranges(domain);
  1140. /* calculate AGAW */
  1141. iommu = domain_get_iommu(domain);
  1142. if (guest_width > cap_mgaw(iommu->cap))
  1143. guest_width = cap_mgaw(iommu->cap);
  1144. domain->gaw = guest_width;
  1145. adjust_width = guestwidth_to_adjustwidth(guest_width);
  1146. agaw = width_to_agaw(adjust_width);
  1147. sagaw = cap_sagaw(iommu->cap);
  1148. if (!test_bit(agaw, &sagaw)) {
  1149. /* hardware doesn't support it, choose a bigger one */
  1150. pr_debug("IOMMU: hardware doesn't support agaw %d\n", agaw);
  1151. agaw = find_next_bit(&sagaw, 5, agaw);
  1152. if (agaw >= 5)
  1153. return -ENODEV;
  1154. }
  1155. domain->agaw = agaw;
  1156. INIT_LIST_HEAD(&domain->devices);
  1157. if (ecap_coherent(iommu->ecap))
  1158. domain->iommu_coherency = 1;
  1159. else
  1160. domain->iommu_coherency = 0;
  1161. if (ecap_sc_support(iommu->ecap))
  1162. domain->iommu_snooping = 1;
  1163. else
  1164. domain->iommu_snooping = 0;
  1165. domain->iommu_count = 1;
  1166. /* always allocate the top pgd */
  1167. domain->pgd = (struct dma_pte *)alloc_pgtable_page();
  1168. if (!domain->pgd)
  1169. return -ENOMEM;
  1170. __iommu_flush_cache(iommu, domain->pgd, PAGE_SIZE);
  1171. return 0;
  1172. }
  1173. static void domain_exit(struct dmar_domain *domain)
  1174. {
  1175. struct dmar_drhd_unit *drhd;
  1176. struct intel_iommu *iommu;
  1177. /* Domain 0 is reserved, so dont process it */
  1178. if (!domain)
  1179. return;
  1180. domain_remove_dev_info(domain);
  1181. /* destroy iovas */
  1182. put_iova_domain(&domain->iovad);
  1183. /* clear ptes */
  1184. dma_pte_clear_range(domain, 0, DOMAIN_MAX_PFN(domain->gaw));
  1185. /* free page tables */
  1186. dma_pte_free_pagetable(domain, 0, DOMAIN_MAX_PFN(domain->gaw));
  1187. for_each_active_iommu(iommu, drhd)
  1188. if (test_bit(iommu->seq_id, &domain->iommu_bmp))
  1189. iommu_detach_domain(domain, iommu);
  1190. free_domain_mem(domain);
  1191. }
  1192. static int domain_context_mapping_one(struct dmar_domain *domain, int segment,
  1193. u8 bus, u8 devfn, int translation)
  1194. {
  1195. struct context_entry *context;
  1196. unsigned long flags;
  1197. struct intel_iommu *iommu;
  1198. struct dma_pte *pgd;
  1199. unsigned long num;
  1200. unsigned long ndomains;
  1201. int id;
  1202. int agaw;
  1203. struct device_domain_info *info = NULL;
  1204. pr_debug("Set context mapping for %02x:%02x.%d\n",
  1205. bus, PCI_SLOT(devfn), PCI_FUNC(devfn));
  1206. BUG_ON(!domain->pgd);
  1207. BUG_ON(translation != CONTEXT_TT_PASS_THROUGH &&
  1208. translation != CONTEXT_TT_MULTI_LEVEL);
  1209. iommu = device_to_iommu(segment, bus, devfn);
  1210. if (!iommu)
  1211. return -ENODEV;
  1212. context = device_to_context_entry(iommu, bus, devfn);
  1213. if (!context)
  1214. return -ENOMEM;
  1215. spin_lock_irqsave(&iommu->lock, flags);
  1216. if (context_present(context)) {
  1217. spin_unlock_irqrestore(&iommu->lock, flags);
  1218. return 0;
  1219. }
  1220. id = domain->id;
  1221. pgd = domain->pgd;
  1222. if (domain->flags & DOMAIN_FLAG_VIRTUAL_MACHINE ||
  1223. domain->flags & DOMAIN_FLAG_STATIC_IDENTITY) {
  1224. int found = 0;
  1225. /* find an available domain id for this device in iommu */
  1226. ndomains = cap_ndoms(iommu->cap);
  1227. num = find_first_bit(iommu->domain_ids, ndomains);
  1228. for (; num < ndomains; ) {
  1229. if (iommu->domains[num] == domain) {
  1230. id = num;
  1231. found = 1;
  1232. break;
  1233. }
  1234. num = find_next_bit(iommu->domain_ids,
  1235. cap_ndoms(iommu->cap), num+1);
  1236. }
  1237. if (found == 0) {
  1238. num = find_first_zero_bit(iommu->domain_ids, ndomains);
  1239. if (num >= ndomains) {
  1240. spin_unlock_irqrestore(&iommu->lock, flags);
  1241. printk(KERN_ERR "IOMMU: no free domain ids\n");
  1242. return -EFAULT;
  1243. }
  1244. set_bit(num, iommu->domain_ids);
  1245. set_bit(iommu->seq_id, &domain->iommu_bmp);
  1246. iommu->domains[num] = domain;
  1247. id = num;
  1248. }
  1249. /* Skip top levels of page tables for
  1250. * iommu which has less agaw than default.
  1251. */
  1252. for (agaw = domain->agaw; agaw != iommu->agaw; agaw--) {
  1253. pgd = phys_to_virt(dma_pte_addr(pgd));
  1254. if (!dma_pte_present(pgd)) {
  1255. spin_unlock_irqrestore(&iommu->lock, flags);
  1256. return -ENOMEM;
  1257. }
  1258. }
  1259. }
  1260. context_set_domain_id(context, id);
  1261. if (translation != CONTEXT_TT_PASS_THROUGH) {
  1262. info = iommu_support_dev_iotlb(domain, segment, bus, devfn);
  1263. translation = info ? CONTEXT_TT_DEV_IOTLB :
  1264. CONTEXT_TT_MULTI_LEVEL;
  1265. }
  1266. /*
  1267. * In pass through mode, AW must be programmed to indicate the largest
  1268. * AGAW value supported by hardware. And ASR is ignored by hardware.
  1269. */
  1270. if (unlikely(translation == CONTEXT_TT_PASS_THROUGH))
  1271. context_set_address_width(context, iommu->msagaw);
  1272. else {
  1273. context_set_address_root(context, virt_to_phys(pgd));
  1274. context_set_address_width(context, iommu->agaw);
  1275. }
  1276. context_set_translation_type(context, translation);
  1277. context_set_fault_enable(context);
  1278. context_set_present(context);
  1279. domain_flush_cache(domain, context, sizeof(*context));
  1280. /*
  1281. * It's a non-present to present mapping. If hardware doesn't cache
  1282. * non-present entry we only need to flush the write-buffer. If the
  1283. * _does_ cache non-present entries, then it does so in the special
  1284. * domain #0, which we have to flush:
  1285. */
  1286. if (cap_caching_mode(iommu->cap)) {
  1287. iommu->flush.flush_context(iommu, 0,
  1288. (((u16)bus) << 8) | devfn,
  1289. DMA_CCMD_MASK_NOBIT,
  1290. DMA_CCMD_DEVICE_INVL);
  1291. iommu->flush.flush_iotlb(iommu, 0, 0, 0, DMA_TLB_DSI_FLUSH);
  1292. } else {
  1293. iommu_flush_write_buffer(iommu);
  1294. }
  1295. iommu_enable_dev_iotlb(info);
  1296. spin_unlock_irqrestore(&iommu->lock, flags);
  1297. spin_lock_irqsave(&domain->iommu_lock, flags);
  1298. if (!test_and_set_bit(iommu->seq_id, &domain->iommu_bmp)) {
  1299. domain->iommu_count++;
  1300. domain_update_iommu_cap(domain);
  1301. }
  1302. spin_unlock_irqrestore(&domain->iommu_lock, flags);
  1303. return 0;
  1304. }
  1305. static int
  1306. domain_context_mapping(struct dmar_domain *domain, struct pci_dev *pdev,
  1307. int translation)
  1308. {
  1309. int ret;
  1310. struct pci_dev *tmp, *parent;
  1311. ret = domain_context_mapping_one(domain, pci_domain_nr(pdev->bus),
  1312. pdev->bus->number, pdev->devfn,
  1313. translation);
  1314. if (ret)
  1315. return ret;
  1316. /* dependent device mapping */
  1317. tmp = pci_find_upstream_pcie_bridge(pdev);
  1318. if (!tmp)
  1319. return 0;
  1320. /* Secondary interface's bus number and devfn 0 */
  1321. parent = pdev->bus->self;
  1322. while (parent != tmp) {
  1323. ret = domain_context_mapping_one(domain,
  1324. pci_domain_nr(parent->bus),
  1325. parent->bus->number,
  1326. parent->devfn, translation);
  1327. if (ret)
  1328. return ret;
  1329. parent = parent->bus->self;
  1330. }
  1331. if (tmp->is_pcie) /* this is a PCIE-to-PCI bridge */
  1332. return domain_context_mapping_one(domain,
  1333. pci_domain_nr(tmp->subordinate),
  1334. tmp->subordinate->number, 0,
  1335. translation);
  1336. else /* this is a legacy PCI bridge */
  1337. return domain_context_mapping_one(domain,
  1338. pci_domain_nr(tmp->bus),
  1339. tmp->bus->number,
  1340. tmp->devfn,
  1341. translation);
  1342. }
  1343. static int domain_context_mapped(struct pci_dev *pdev)
  1344. {
  1345. int ret;
  1346. struct pci_dev *tmp, *parent;
  1347. struct intel_iommu *iommu;
  1348. iommu = device_to_iommu(pci_domain_nr(pdev->bus), pdev->bus->number,
  1349. pdev->devfn);
  1350. if (!iommu)
  1351. return -ENODEV;
  1352. ret = device_context_mapped(iommu, pdev->bus->number, pdev->devfn);
  1353. if (!ret)
  1354. return ret;
  1355. /* dependent device mapping */
  1356. tmp = pci_find_upstream_pcie_bridge(pdev);
  1357. if (!tmp)
  1358. return ret;
  1359. /* Secondary interface's bus number and devfn 0 */
  1360. parent = pdev->bus->self;
  1361. while (parent != tmp) {
  1362. ret = device_context_mapped(iommu, parent->bus->number,
  1363. parent->devfn);
  1364. if (!ret)
  1365. return ret;
  1366. parent = parent->bus->self;
  1367. }
  1368. if (tmp->is_pcie)
  1369. return device_context_mapped(iommu, tmp->subordinate->number,
  1370. 0);
  1371. else
  1372. return device_context_mapped(iommu, tmp->bus->number,
  1373. tmp->devfn);
  1374. }
  1375. static int __domain_mapping(struct dmar_domain *domain, unsigned long iov_pfn,
  1376. struct scatterlist *sg, unsigned long phys_pfn,
  1377. unsigned long nr_pages, int prot)
  1378. {
  1379. struct dma_pte *first_pte = NULL, *pte = NULL;
  1380. phys_addr_t uninitialized_var(pteval);
  1381. int addr_width = agaw_to_width(domain->agaw) - VTD_PAGE_SHIFT;
  1382. unsigned long sg_res;
  1383. BUG_ON(addr_width < BITS_PER_LONG && (iov_pfn + nr_pages - 1) >> addr_width);
  1384. if ((prot & (DMA_PTE_READ|DMA_PTE_WRITE)) == 0)
  1385. return -EINVAL;
  1386. prot &= DMA_PTE_READ | DMA_PTE_WRITE | DMA_PTE_SNP;
  1387. if (sg)
  1388. sg_res = 0;
  1389. else {
  1390. sg_res = nr_pages + 1;
  1391. pteval = ((phys_addr_t)phys_pfn << VTD_PAGE_SHIFT) | prot;
  1392. }
  1393. while (nr_pages--) {
  1394. uint64_t tmp;
  1395. if (!sg_res) {
  1396. sg_res = (sg->offset + sg->length + VTD_PAGE_SIZE - 1) >> VTD_PAGE_SHIFT;
  1397. sg->dma_address = ((dma_addr_t)iov_pfn << VTD_PAGE_SHIFT) + sg->offset;
  1398. sg->dma_length = sg->length;
  1399. pteval = page_to_phys(sg_page(sg)) | prot;
  1400. }
  1401. if (!pte) {
  1402. first_pte = pte = pfn_to_dma_pte(domain, iov_pfn);
  1403. if (!pte)
  1404. return -ENOMEM;
  1405. }
  1406. /* We don't need lock here, nobody else
  1407. * touches the iova range
  1408. */
  1409. tmp = cmpxchg64_local(&pte->val, 0ULL, pteval);
  1410. if (tmp) {
  1411. static int dumps = 5;
  1412. printk(KERN_CRIT "ERROR: DMA PTE for vPFN 0x%lx already set (to %llx not %llx)\n",
  1413. iov_pfn, tmp, (unsigned long long)pteval);
  1414. if (dumps) {
  1415. dumps--;
  1416. debug_dma_dump_mappings(NULL);
  1417. }
  1418. WARN_ON(1);
  1419. }
  1420. pte++;
  1421. if (!nr_pages || first_pte_in_page(pte)) {
  1422. domain_flush_cache(domain, first_pte,
  1423. (void *)pte - (void *)first_pte);
  1424. pte = NULL;
  1425. }
  1426. iov_pfn++;
  1427. pteval += VTD_PAGE_SIZE;
  1428. sg_res--;
  1429. if (!sg_res)
  1430. sg = sg_next(sg);
  1431. }
  1432. return 0;
  1433. }
  1434. static inline int domain_sg_mapping(struct dmar_domain *domain, unsigned long iov_pfn,
  1435. struct scatterlist *sg, unsigned long nr_pages,
  1436. int prot)
  1437. {
  1438. return __domain_mapping(domain, iov_pfn, sg, 0, nr_pages, prot);
  1439. }
  1440. static inline int domain_pfn_mapping(struct dmar_domain *domain, unsigned long iov_pfn,
  1441. unsigned long phys_pfn, unsigned long nr_pages,
  1442. int prot)
  1443. {
  1444. return __domain_mapping(domain, iov_pfn, NULL, phys_pfn, nr_pages, prot);
  1445. }
  1446. static void iommu_detach_dev(struct intel_iommu *iommu, u8 bus, u8 devfn)
  1447. {
  1448. if (!iommu)
  1449. return;
  1450. clear_context_table(iommu, bus, devfn);
  1451. iommu->flush.flush_context(iommu, 0, 0, 0,
  1452. DMA_CCMD_GLOBAL_INVL);
  1453. iommu->flush.flush_iotlb(iommu, 0, 0, 0, DMA_TLB_GLOBAL_FLUSH);
  1454. }
  1455. static void domain_remove_dev_info(struct dmar_domain *domain)
  1456. {
  1457. struct device_domain_info *info;
  1458. unsigned long flags;
  1459. struct intel_iommu *iommu;
  1460. spin_lock_irqsave(&device_domain_lock, flags);
  1461. while (!list_empty(&domain->devices)) {
  1462. info = list_entry(domain->devices.next,
  1463. struct device_domain_info, link);
  1464. list_del(&info->link);
  1465. list_del(&info->global);
  1466. if (info->dev)
  1467. info->dev->dev.archdata.iommu = NULL;
  1468. spin_unlock_irqrestore(&device_domain_lock, flags);
  1469. iommu_disable_dev_iotlb(info);
  1470. iommu = device_to_iommu(info->segment, info->bus, info->devfn);
  1471. iommu_detach_dev(iommu, info->bus, info->devfn);
  1472. free_devinfo_mem(info);
  1473. spin_lock_irqsave(&device_domain_lock, flags);
  1474. }
  1475. spin_unlock_irqrestore(&device_domain_lock, flags);
  1476. }
  1477. /*
  1478. * find_domain
  1479. * Note: we use struct pci_dev->dev.archdata.iommu stores the info
  1480. */
  1481. static struct dmar_domain *
  1482. find_domain(struct pci_dev *pdev)
  1483. {
  1484. struct device_domain_info *info;
  1485. /* No lock here, assumes no domain exit in normal case */
  1486. info = pdev->dev.archdata.iommu;
  1487. if (info)
  1488. return info->domain;
  1489. return NULL;
  1490. }
  1491. /* domain is initialized */
  1492. static struct dmar_domain *get_domain_for_dev(struct pci_dev *pdev, int gaw)
  1493. {
  1494. struct dmar_domain *domain, *found = NULL;
  1495. struct intel_iommu *iommu;
  1496. struct dmar_drhd_unit *drhd;
  1497. struct device_domain_info *info, *tmp;
  1498. struct pci_dev *dev_tmp;
  1499. unsigned long flags;
  1500. int bus = 0, devfn = 0;
  1501. int segment;
  1502. int ret;
  1503. domain = find_domain(pdev);
  1504. if (domain)
  1505. return domain;
  1506. segment = pci_domain_nr(pdev->bus);
  1507. dev_tmp = pci_find_upstream_pcie_bridge(pdev);
  1508. if (dev_tmp) {
  1509. if (dev_tmp->is_pcie) {
  1510. bus = dev_tmp->subordinate->number;
  1511. devfn = 0;
  1512. } else {
  1513. bus = dev_tmp->bus->number;
  1514. devfn = dev_tmp->devfn;
  1515. }
  1516. spin_lock_irqsave(&device_domain_lock, flags);
  1517. list_for_each_entry(info, &device_domain_list, global) {
  1518. if (info->segment == segment &&
  1519. info->bus == bus && info->devfn == devfn) {
  1520. found = info->domain;
  1521. break;
  1522. }
  1523. }
  1524. spin_unlock_irqrestore(&device_domain_lock, flags);
  1525. /* pcie-pci bridge already has a domain, uses it */
  1526. if (found) {
  1527. domain = found;
  1528. goto found_domain;
  1529. }
  1530. }
  1531. domain = alloc_domain();
  1532. if (!domain)
  1533. goto error;
  1534. /* Allocate new domain for the device */
  1535. drhd = dmar_find_matched_drhd_unit(pdev);
  1536. if (!drhd) {
  1537. printk(KERN_ERR "IOMMU: can't find DMAR for device %s\n",
  1538. pci_name(pdev));
  1539. return NULL;
  1540. }
  1541. iommu = drhd->iommu;
  1542. ret = iommu_attach_domain(domain, iommu);
  1543. if (ret) {
  1544. domain_exit(domain);
  1545. goto error;
  1546. }
  1547. if (domain_init(domain, gaw)) {
  1548. domain_exit(domain);
  1549. goto error;
  1550. }
  1551. /* register pcie-to-pci device */
  1552. if (dev_tmp) {
  1553. info = alloc_devinfo_mem();
  1554. if (!info) {
  1555. domain_exit(domain);
  1556. goto error;
  1557. }
  1558. info->segment = segment;
  1559. info->bus = bus;
  1560. info->devfn = devfn;
  1561. info->dev = NULL;
  1562. info->domain = domain;
  1563. /* This domain is shared by devices under p2p bridge */
  1564. domain->flags |= DOMAIN_FLAG_P2P_MULTIPLE_DEVICES;
  1565. /* pcie-to-pci bridge already has a domain, uses it */
  1566. found = NULL;
  1567. spin_lock_irqsave(&device_domain_lock, flags);
  1568. list_for_each_entry(tmp, &device_domain_list, global) {
  1569. if (tmp->segment == segment &&
  1570. tmp->bus == bus && tmp->devfn == devfn) {
  1571. found = tmp->domain;
  1572. break;
  1573. }
  1574. }
  1575. if (found) {
  1576. free_devinfo_mem(info);
  1577. domain_exit(domain);
  1578. domain = found;
  1579. } else {
  1580. list_add(&info->link, &domain->devices);
  1581. list_add(&info->global, &device_domain_list);
  1582. }
  1583. spin_unlock_irqrestore(&device_domain_lock, flags);
  1584. }
  1585. found_domain:
  1586. info = alloc_devinfo_mem();
  1587. if (!info)
  1588. goto error;
  1589. info->segment = segment;
  1590. info->bus = pdev->bus->number;
  1591. info->devfn = pdev->devfn;
  1592. info->dev = pdev;
  1593. info->domain = domain;
  1594. spin_lock_irqsave(&device_domain_lock, flags);
  1595. /* somebody is fast */
  1596. found = find_domain(pdev);
  1597. if (found != NULL) {
  1598. spin_unlock_irqrestore(&device_domain_lock, flags);
  1599. if (found != domain) {
  1600. domain_exit(domain);
  1601. domain = found;
  1602. }
  1603. free_devinfo_mem(info);
  1604. return domain;
  1605. }
  1606. list_add(&info->link, &domain->devices);
  1607. list_add(&info->global, &device_domain_list);
  1608. pdev->dev.archdata.iommu = info;
  1609. spin_unlock_irqrestore(&device_domain_lock, flags);
  1610. return domain;
  1611. error:
  1612. /* recheck it here, maybe others set it */
  1613. return find_domain(pdev);
  1614. }
  1615. static int iommu_identity_mapping;
  1616. static int iommu_domain_identity_map(struct dmar_domain *domain,
  1617. unsigned long long start,
  1618. unsigned long long end)
  1619. {
  1620. unsigned long first_vpfn = start >> VTD_PAGE_SHIFT;
  1621. unsigned long last_vpfn = end >> VTD_PAGE_SHIFT;
  1622. if (!reserve_iova(&domain->iovad, dma_to_mm_pfn(first_vpfn),
  1623. dma_to_mm_pfn(last_vpfn))) {
  1624. printk(KERN_ERR "IOMMU: reserve iova failed\n");
  1625. return -ENOMEM;
  1626. }
  1627. pr_debug("Mapping reserved region %llx-%llx for domain %d\n",
  1628. start, end, domain->id);
  1629. /*
  1630. * RMRR range might have overlap with physical memory range,
  1631. * clear it first
  1632. */
  1633. dma_pte_clear_range(domain, first_vpfn, last_vpfn);
  1634. return domain_pfn_mapping(domain, first_vpfn, first_vpfn,
  1635. last_vpfn - first_vpfn + 1,
  1636. DMA_PTE_READ|DMA_PTE_WRITE);
  1637. }
  1638. static int iommu_prepare_identity_map(struct pci_dev *pdev,
  1639. unsigned long long start,
  1640. unsigned long long end)
  1641. {
  1642. struct dmar_domain *domain;
  1643. int ret;
  1644. printk(KERN_INFO
  1645. "IOMMU: Setting identity map for device %s [0x%Lx - 0x%Lx]\n",
  1646. pci_name(pdev), start, end);
  1647. domain = get_domain_for_dev(pdev, DEFAULT_DOMAIN_ADDRESS_WIDTH);
  1648. if (!domain)
  1649. return -ENOMEM;
  1650. ret = iommu_domain_identity_map(domain, start, end);
  1651. if (ret)
  1652. goto error;
  1653. /* context entry init */
  1654. ret = domain_context_mapping(domain, pdev, CONTEXT_TT_MULTI_LEVEL);
  1655. if (ret)
  1656. goto error;
  1657. return 0;
  1658. error:
  1659. domain_exit(domain);
  1660. return ret;
  1661. }
  1662. static inline int iommu_prepare_rmrr_dev(struct dmar_rmrr_unit *rmrr,
  1663. struct pci_dev *pdev)
  1664. {
  1665. if (pdev->dev.archdata.iommu == DUMMY_DEVICE_DOMAIN_INFO)
  1666. return 0;
  1667. return iommu_prepare_identity_map(pdev, rmrr->base_address,
  1668. rmrr->end_address + 1);
  1669. }
  1670. #ifdef CONFIG_DMAR_FLOPPY_WA
  1671. static inline void iommu_prepare_isa(void)
  1672. {
  1673. struct pci_dev *pdev;
  1674. int ret;
  1675. pdev = pci_get_class(PCI_CLASS_BRIDGE_ISA << 8, NULL);
  1676. if (!pdev)
  1677. return;
  1678. printk(KERN_INFO "IOMMU: Prepare 0-16MiB unity mapping for LPC\n");
  1679. ret = iommu_prepare_identity_map(pdev, 0, 16*1024*1024);
  1680. if (ret)
  1681. printk(KERN_ERR "IOMMU: Failed to create 0-16MiB identity map; "
  1682. "floppy might not work\n");
  1683. }
  1684. #else
  1685. static inline void iommu_prepare_isa(void)
  1686. {
  1687. return;
  1688. }
  1689. #endif /* !CONFIG_DMAR_FLPY_WA */
  1690. /* Initialize each context entry as pass through.*/
  1691. static int __init init_context_pass_through(void)
  1692. {
  1693. struct pci_dev *pdev = NULL;
  1694. struct dmar_domain *domain;
  1695. int ret;
  1696. for_each_pci_dev(pdev) {
  1697. domain = get_domain_for_dev(pdev, DEFAULT_DOMAIN_ADDRESS_WIDTH);
  1698. ret = domain_context_mapping(domain, pdev,
  1699. CONTEXT_TT_PASS_THROUGH);
  1700. if (ret)
  1701. return ret;
  1702. }
  1703. return 0;
  1704. }
  1705. static int md_domain_init(struct dmar_domain *domain, int guest_width);
  1706. static int __init si_domain_work_fn(unsigned long start_pfn,
  1707. unsigned long end_pfn, void *datax)
  1708. {
  1709. int *ret = datax;
  1710. *ret = iommu_domain_identity_map(si_domain,
  1711. (uint64_t)start_pfn << PAGE_SHIFT,
  1712. (uint64_t)end_pfn << PAGE_SHIFT);
  1713. return *ret;
  1714. }
  1715. static int si_domain_init(void)
  1716. {
  1717. struct dmar_drhd_unit *drhd;
  1718. struct intel_iommu *iommu;
  1719. int nid, ret = 0;
  1720. si_domain = alloc_domain();
  1721. if (!si_domain)
  1722. return -EFAULT;
  1723. pr_debug("Identity mapping domain is domain %d\n", si_domain->id);
  1724. for_each_active_iommu(iommu, drhd) {
  1725. ret = iommu_attach_domain(si_domain, iommu);
  1726. if (ret) {
  1727. domain_exit(si_domain);
  1728. return -EFAULT;
  1729. }
  1730. }
  1731. if (md_domain_init(si_domain, DEFAULT_DOMAIN_ADDRESS_WIDTH)) {
  1732. domain_exit(si_domain);
  1733. return -EFAULT;
  1734. }
  1735. si_domain->flags = DOMAIN_FLAG_STATIC_IDENTITY;
  1736. for_each_online_node(nid) {
  1737. work_with_active_regions(nid, si_domain_work_fn, &ret);
  1738. if (ret)
  1739. return ret;
  1740. }
  1741. return 0;
  1742. }
  1743. static void domain_remove_one_dev_info(struct dmar_domain *domain,
  1744. struct pci_dev *pdev);
  1745. static int identity_mapping(struct pci_dev *pdev)
  1746. {
  1747. struct device_domain_info *info;
  1748. if (likely(!iommu_identity_mapping))
  1749. return 0;
  1750. list_for_each_entry(info, &si_domain->devices, link)
  1751. if (info->dev == pdev)
  1752. return 1;
  1753. return 0;
  1754. }
  1755. static int domain_add_dev_info(struct dmar_domain *domain,
  1756. struct pci_dev *pdev)
  1757. {
  1758. struct device_domain_info *info;
  1759. unsigned long flags;
  1760. info = alloc_devinfo_mem();
  1761. if (!info)
  1762. return -ENOMEM;
  1763. info->segment = pci_domain_nr(pdev->bus);
  1764. info->bus = pdev->bus->number;
  1765. info->devfn = pdev->devfn;
  1766. info->dev = pdev;
  1767. info->domain = domain;
  1768. spin_lock_irqsave(&device_domain_lock, flags);
  1769. list_add(&info->link, &domain->devices);
  1770. list_add(&info->global, &device_domain_list);
  1771. pdev->dev.archdata.iommu = info;
  1772. spin_unlock_irqrestore(&device_domain_lock, flags);
  1773. return 0;
  1774. }
  1775. static int iommu_prepare_static_identity_mapping(void)
  1776. {
  1777. struct pci_dev *pdev = NULL;
  1778. int ret;
  1779. ret = si_domain_init();
  1780. if (ret)
  1781. return -EFAULT;
  1782. for_each_pci_dev(pdev) {
  1783. printk(KERN_INFO "IOMMU: identity mapping for device %s\n",
  1784. pci_name(pdev));
  1785. ret = domain_context_mapping(si_domain, pdev,
  1786. CONTEXT_TT_MULTI_LEVEL);
  1787. if (ret)
  1788. return ret;
  1789. ret = domain_add_dev_info(si_domain, pdev);
  1790. if (ret)
  1791. return ret;
  1792. }
  1793. return 0;
  1794. }
  1795. int __init init_dmars(void)
  1796. {
  1797. struct dmar_drhd_unit *drhd;
  1798. struct dmar_rmrr_unit *rmrr;
  1799. struct pci_dev *pdev;
  1800. struct intel_iommu *iommu;
  1801. int i, ret;
  1802. int pass_through = 1;
  1803. /*
  1804. * In case pass through can not be enabled, iommu tries to use identity
  1805. * mapping.
  1806. */
  1807. if (iommu_pass_through)
  1808. iommu_identity_mapping = 1;
  1809. /*
  1810. * for each drhd
  1811. * allocate root
  1812. * initialize and program root entry to not present
  1813. * endfor
  1814. */
  1815. for_each_drhd_unit(drhd) {
  1816. g_num_of_iommus++;
  1817. /*
  1818. * lock not needed as this is only incremented in the single
  1819. * threaded kernel __init code path all other access are read
  1820. * only
  1821. */
  1822. }
  1823. g_iommus = kcalloc(g_num_of_iommus, sizeof(struct intel_iommu *),
  1824. GFP_KERNEL);
  1825. if (!g_iommus) {
  1826. printk(KERN_ERR "Allocating global iommu array failed\n");
  1827. ret = -ENOMEM;
  1828. goto error;
  1829. }
  1830. deferred_flush = kzalloc(g_num_of_iommus *
  1831. sizeof(struct deferred_flush_tables), GFP_KERNEL);
  1832. if (!deferred_flush) {
  1833. kfree(g_iommus);
  1834. ret = -ENOMEM;
  1835. goto error;
  1836. }
  1837. for_each_drhd_unit(drhd) {
  1838. if (drhd->ignored)
  1839. continue;
  1840. iommu = drhd->iommu;
  1841. g_iommus[iommu->seq_id] = iommu;
  1842. ret = iommu_init_domains(iommu);
  1843. if (ret)
  1844. goto error;
  1845. /*
  1846. * TBD:
  1847. * we could share the same root & context tables
  1848. * amoung all IOMMU's. Need to Split it later.
  1849. */
  1850. ret = iommu_alloc_root_entry(iommu);
  1851. if (ret) {
  1852. printk(KERN_ERR "IOMMU: allocate root entry failed\n");
  1853. goto error;
  1854. }
  1855. if (!ecap_pass_through(iommu->ecap))
  1856. pass_through = 0;
  1857. }
  1858. if (iommu_pass_through)
  1859. if (!pass_through) {
  1860. printk(KERN_INFO
  1861. "Pass Through is not supported by hardware.\n");
  1862. iommu_pass_through = 0;
  1863. }
  1864. /*
  1865. * Start from the sane iommu hardware state.
  1866. */
  1867. for_each_drhd_unit(drhd) {
  1868. if (drhd->ignored)
  1869. continue;
  1870. iommu = drhd->iommu;
  1871. /*
  1872. * If the queued invalidation is already initialized by us
  1873. * (for example, while enabling interrupt-remapping) then
  1874. * we got the things already rolling from a sane state.
  1875. */
  1876. if (iommu->qi)
  1877. continue;
  1878. /*
  1879. * Clear any previous faults.
  1880. */
  1881. dmar_fault(-1, iommu);
  1882. /*
  1883. * Disable queued invalidation if supported and already enabled
  1884. * before OS handover.
  1885. */
  1886. dmar_disable_qi(iommu);
  1887. }
  1888. for_each_drhd_unit(drhd) {
  1889. if (drhd->ignored)
  1890. continue;
  1891. iommu = drhd->iommu;
  1892. if (dmar_enable_qi(iommu)) {
  1893. /*
  1894. * Queued Invalidate not enabled, use Register Based
  1895. * Invalidate
  1896. */
  1897. iommu->flush.flush_context = __iommu_flush_context;
  1898. iommu->flush.flush_iotlb = __iommu_flush_iotlb;
  1899. printk(KERN_INFO "IOMMU 0x%Lx: using Register based "
  1900. "invalidation\n",
  1901. (unsigned long long)drhd->reg_base_addr);
  1902. } else {
  1903. iommu->flush.flush_context = qi_flush_context;
  1904. iommu->flush.flush_iotlb = qi_flush_iotlb;
  1905. printk(KERN_INFO "IOMMU 0x%Lx: using Queued "
  1906. "invalidation\n",
  1907. (unsigned long long)drhd->reg_base_addr);
  1908. }
  1909. }
  1910. /*
  1911. * If pass through is set and enabled, context entries of all pci
  1912. * devices are intialized by pass through translation type.
  1913. */
  1914. if (iommu_pass_through) {
  1915. ret = init_context_pass_through();
  1916. if (ret) {
  1917. printk(KERN_ERR "IOMMU: Pass through init failed.\n");
  1918. iommu_pass_through = 0;
  1919. }
  1920. }
  1921. /*
  1922. * If pass through is not set or not enabled, setup context entries for
  1923. * identity mappings for rmrr, gfx, and isa and may fall back to static
  1924. * identity mapping if iommu_identity_mapping is set.
  1925. */
  1926. if (!iommu_pass_through) {
  1927. if (iommu_identity_mapping)
  1928. iommu_prepare_static_identity_mapping();
  1929. /*
  1930. * For each rmrr
  1931. * for each dev attached to rmrr
  1932. * do
  1933. * locate drhd for dev, alloc domain for dev
  1934. * allocate free domain
  1935. * allocate page table entries for rmrr
  1936. * if context not allocated for bus
  1937. * allocate and init context
  1938. * set present in root table for this bus
  1939. * init context with domain, translation etc
  1940. * endfor
  1941. * endfor
  1942. */
  1943. printk(KERN_INFO "IOMMU: Setting RMRR:\n");
  1944. for_each_rmrr_units(rmrr) {
  1945. for (i = 0; i < rmrr->devices_cnt; i++) {
  1946. pdev = rmrr->devices[i];
  1947. /*
  1948. * some BIOS lists non-exist devices in DMAR
  1949. * table.
  1950. */
  1951. if (!pdev)
  1952. continue;
  1953. ret = iommu_prepare_rmrr_dev(rmrr, pdev);
  1954. if (ret)
  1955. printk(KERN_ERR
  1956. "IOMMU: mapping reserved region failed\n");
  1957. }
  1958. }
  1959. iommu_prepare_isa();
  1960. }
  1961. /*
  1962. * for each drhd
  1963. * enable fault log
  1964. * global invalidate context cache
  1965. * global invalidate iotlb
  1966. * enable translation
  1967. */
  1968. for_each_drhd_unit(drhd) {
  1969. if (drhd->ignored)
  1970. continue;
  1971. iommu = drhd->iommu;
  1972. iommu_flush_write_buffer(iommu);
  1973. ret = dmar_set_interrupt(iommu);
  1974. if (ret)
  1975. goto error;
  1976. iommu_set_root_entry(iommu);
  1977. iommu->flush.flush_context(iommu, 0, 0, 0, DMA_CCMD_GLOBAL_INVL);
  1978. iommu->flush.flush_iotlb(iommu, 0, 0, 0, DMA_TLB_GLOBAL_FLUSH);
  1979. iommu_disable_protect_mem_regions(iommu);
  1980. ret = iommu_enable_translation(iommu);
  1981. if (ret)
  1982. goto error;
  1983. }
  1984. return 0;
  1985. error:
  1986. for_each_drhd_unit(drhd) {
  1987. if (drhd->ignored)
  1988. continue;
  1989. iommu = drhd->iommu;
  1990. free_iommu(iommu);
  1991. }
  1992. kfree(g_iommus);
  1993. return ret;
  1994. }
  1995. /* Returns a number of VTD pages, but aligned to MM page size */
  1996. static inline unsigned long aligned_nrpages(unsigned long host_addr,
  1997. size_t size)
  1998. {
  1999. host_addr &= ~PAGE_MASK;
  2000. return PAGE_ALIGN(host_addr + size) >> VTD_PAGE_SHIFT;
  2001. }
  2002. /* This takes a number of _MM_ pages, not VTD pages */
  2003. static struct iova *intel_alloc_iova(struct device *dev,
  2004. struct dmar_domain *domain,
  2005. unsigned long nrpages, uint64_t dma_mask)
  2006. {
  2007. struct pci_dev *pdev = to_pci_dev(dev);
  2008. struct iova *iova = NULL;
  2009. /* Restrict dma_mask to the width that the iommu can handle */
  2010. dma_mask = min_t(uint64_t, DOMAIN_MAX_ADDR(domain->gaw), dma_mask);
  2011. if (!dmar_forcedac && dma_mask > DMA_BIT_MASK(32)) {
  2012. /*
  2013. * First try to allocate an io virtual address in
  2014. * DMA_BIT_MASK(32) and if that fails then try allocating
  2015. * from higher range
  2016. */
  2017. iova = alloc_iova(&domain->iovad, nrpages,
  2018. IOVA_PFN(DMA_BIT_MASK(32)), 1);
  2019. if (iova)
  2020. return iova;
  2021. }
  2022. iova = alloc_iova(&domain->iovad, nrpages, IOVA_PFN(dma_mask), 1);
  2023. if (unlikely(!iova)) {
  2024. printk(KERN_ERR "Allocating %ld-page iova for %s failed",
  2025. nrpages, pci_name(pdev));
  2026. return NULL;
  2027. }
  2028. return iova;
  2029. }
  2030. static struct dmar_domain *
  2031. get_valid_domain_for_dev(struct pci_dev *pdev)
  2032. {
  2033. struct dmar_domain *domain;
  2034. int ret;
  2035. domain = get_domain_for_dev(pdev,
  2036. DEFAULT_DOMAIN_ADDRESS_WIDTH);
  2037. if (!domain) {
  2038. printk(KERN_ERR
  2039. "Allocating domain for %s failed", pci_name(pdev));
  2040. return NULL;
  2041. }
  2042. /* make sure context mapping is ok */
  2043. if (unlikely(!domain_context_mapped(pdev))) {
  2044. ret = domain_context_mapping(domain, pdev,
  2045. CONTEXT_TT_MULTI_LEVEL);
  2046. if (ret) {
  2047. printk(KERN_ERR
  2048. "Domain context map for %s failed",
  2049. pci_name(pdev));
  2050. return NULL;
  2051. }
  2052. }
  2053. return domain;
  2054. }
  2055. static int iommu_dummy(struct pci_dev *pdev)
  2056. {
  2057. return pdev->dev.archdata.iommu == DUMMY_DEVICE_DOMAIN_INFO;
  2058. }
  2059. /* Check if the pdev needs to go through non-identity map and unmap process.*/
  2060. static int iommu_no_mapping(struct pci_dev *pdev)
  2061. {
  2062. int found;
  2063. if (!iommu_identity_mapping)
  2064. return iommu_dummy(pdev);
  2065. found = identity_mapping(pdev);
  2066. if (found) {
  2067. if (pdev->dma_mask > DMA_BIT_MASK(32))
  2068. return 1;
  2069. else {
  2070. /*
  2071. * 32 bit DMA is removed from si_domain and fall back
  2072. * to non-identity mapping.
  2073. */
  2074. domain_remove_one_dev_info(si_domain, pdev);
  2075. printk(KERN_INFO "32bit %s uses non-identity mapping\n",
  2076. pci_name(pdev));
  2077. return 0;
  2078. }
  2079. } else {
  2080. /*
  2081. * In case of a detached 64 bit DMA device from vm, the device
  2082. * is put into si_domain for identity mapping.
  2083. */
  2084. if (pdev->dma_mask > DMA_BIT_MASK(32)) {
  2085. int ret;
  2086. ret = domain_add_dev_info(si_domain, pdev);
  2087. if (!ret) {
  2088. printk(KERN_INFO "64bit %s uses identity mapping\n",
  2089. pci_name(pdev));
  2090. return 1;
  2091. }
  2092. }
  2093. }
  2094. return iommu_dummy(pdev);
  2095. }
  2096. static dma_addr_t __intel_map_single(struct device *hwdev, phys_addr_t paddr,
  2097. size_t size, int dir, u64 dma_mask)
  2098. {
  2099. struct pci_dev *pdev = to_pci_dev(hwdev);
  2100. struct dmar_domain *domain;
  2101. phys_addr_t start_paddr;
  2102. struct iova *iova;
  2103. int prot = 0;
  2104. int ret;
  2105. struct intel_iommu *iommu;
  2106. BUG_ON(dir == DMA_NONE);
  2107. if (iommu_no_mapping(pdev))
  2108. return paddr;
  2109. domain = get_valid_domain_for_dev(pdev);
  2110. if (!domain)
  2111. return 0;
  2112. iommu = domain_get_iommu(domain);
  2113. size = aligned_nrpages(paddr, size);
  2114. iova = intel_alloc_iova(hwdev, domain, dma_to_mm_pfn(size),
  2115. pdev->dma_mask);
  2116. if (!iova)
  2117. goto error;
  2118. /*
  2119. * Check if DMAR supports zero-length reads on write only
  2120. * mappings..
  2121. */
  2122. if (dir == DMA_TO_DEVICE || dir == DMA_BIDIRECTIONAL || \
  2123. !cap_zlr(iommu->cap))
  2124. prot |= DMA_PTE_READ;
  2125. if (dir == DMA_FROM_DEVICE || dir == DMA_BIDIRECTIONAL)
  2126. prot |= DMA_PTE_WRITE;
  2127. /*
  2128. * paddr - (paddr + size) might be partial page, we should map the whole
  2129. * page. Note: if two part of one page are separately mapped, we
  2130. * might have two guest_addr mapping to the same host paddr, but this
  2131. * is not a big problem
  2132. */
  2133. ret = domain_pfn_mapping(domain, mm_to_dma_pfn(iova->pfn_lo),
  2134. paddr >> VTD_PAGE_SHIFT, size, prot);
  2135. if (ret)
  2136. goto error;
  2137. /* it's a non-present to present mapping. Only flush if caching mode */
  2138. if (cap_caching_mode(iommu->cap))
  2139. iommu_flush_iotlb_psi(iommu, 0, mm_to_dma_pfn(iova->pfn_lo), size);
  2140. else
  2141. iommu_flush_write_buffer(iommu);
  2142. start_paddr = (phys_addr_t)iova->pfn_lo << PAGE_SHIFT;
  2143. start_paddr += paddr & ~PAGE_MASK;
  2144. return start_paddr;
  2145. error:
  2146. if (iova)
  2147. __free_iova(&domain->iovad, iova);
  2148. printk(KERN_ERR"Device %s request: %zx@%llx dir %d --- failed\n",
  2149. pci_name(pdev), size, (unsigned long long)paddr, dir);
  2150. return 0;
  2151. }
  2152. static dma_addr_t intel_map_page(struct device *dev, struct page *page,
  2153. unsigned long offset, size_t size,
  2154. enum dma_data_direction dir,
  2155. struct dma_attrs *attrs)
  2156. {
  2157. return __intel_map_single(dev, page_to_phys(page) + offset, size,
  2158. dir, to_pci_dev(dev)->dma_mask);
  2159. }
  2160. static void flush_unmaps(void)
  2161. {
  2162. int i, j;
  2163. timer_on = 0;
  2164. /* just flush them all */
  2165. for (i = 0; i < g_num_of_iommus; i++) {
  2166. struct intel_iommu *iommu = g_iommus[i];
  2167. if (!iommu)
  2168. continue;
  2169. if (!deferred_flush[i].next)
  2170. continue;
  2171. iommu->flush.flush_iotlb(iommu, 0, 0, 0,
  2172. DMA_TLB_GLOBAL_FLUSH);
  2173. for (j = 0; j < deferred_flush[i].next; j++) {
  2174. unsigned long mask;
  2175. struct iova *iova = deferred_flush[i].iova[j];
  2176. mask = (iova->pfn_hi - iova->pfn_lo + 1) << PAGE_SHIFT;
  2177. mask = ilog2(mask >> VTD_PAGE_SHIFT);
  2178. iommu_flush_dev_iotlb(deferred_flush[i].domain[j],
  2179. iova->pfn_lo << PAGE_SHIFT, mask);
  2180. __free_iova(&deferred_flush[i].domain[j]->iovad, iova);
  2181. }
  2182. deferred_flush[i].next = 0;
  2183. }
  2184. list_size = 0;
  2185. }
  2186. static void flush_unmaps_timeout(unsigned long data)
  2187. {
  2188. unsigned long flags;
  2189. spin_lock_irqsave(&async_umap_flush_lock, flags);
  2190. flush_unmaps();
  2191. spin_unlock_irqrestore(&async_umap_flush_lock, flags);
  2192. }
  2193. static void add_unmap(struct dmar_domain *dom, struct iova *iova)
  2194. {
  2195. unsigned long flags;
  2196. int next, iommu_id;
  2197. struct intel_iommu *iommu;
  2198. spin_lock_irqsave(&async_umap_flush_lock, flags);
  2199. if (list_size == HIGH_WATER_MARK)
  2200. flush_unmaps();
  2201. iommu = domain_get_iommu(dom);
  2202. iommu_id = iommu->seq_id;
  2203. next = deferred_flush[iommu_id].next;
  2204. deferred_flush[iommu_id].domain[next] = dom;
  2205. deferred_flush[iommu_id].iova[next] = iova;
  2206. deferred_flush[iommu_id].next++;
  2207. if (!timer_on) {
  2208. mod_timer(&unmap_timer, jiffies + msecs_to_jiffies(10));
  2209. timer_on = 1;
  2210. }
  2211. list_size++;
  2212. spin_unlock_irqrestore(&async_umap_flush_lock, flags);
  2213. }
  2214. static void intel_unmap_page(struct device *dev, dma_addr_t dev_addr,
  2215. size_t size, enum dma_data_direction dir,
  2216. struct dma_attrs *attrs)
  2217. {
  2218. struct pci_dev *pdev = to_pci_dev(dev);
  2219. struct dmar_domain *domain;
  2220. unsigned long start_pfn, last_pfn;
  2221. struct iova *iova;
  2222. struct intel_iommu *iommu;
  2223. if (iommu_no_mapping(pdev))
  2224. return;
  2225. domain = find_domain(pdev);
  2226. BUG_ON(!domain);
  2227. iommu = domain_get_iommu(domain);
  2228. iova = find_iova(&domain->iovad, IOVA_PFN(dev_addr));
  2229. if (WARN_ONCE(!iova, "Driver unmaps unmatched page at PFN %llx\n",
  2230. (unsigned long long)dev_addr))
  2231. return;
  2232. start_pfn = mm_to_dma_pfn(iova->pfn_lo);
  2233. last_pfn = mm_to_dma_pfn(iova->pfn_hi + 1) - 1;
  2234. pr_debug("Device %s unmapping: pfn %lx-%lx\n",
  2235. pci_name(pdev), start_pfn, last_pfn);
  2236. /* clear the whole page */
  2237. dma_pte_clear_range(domain, start_pfn, last_pfn);
  2238. /* free page tables */
  2239. dma_pte_free_pagetable(domain, start_pfn, last_pfn);
  2240. if (intel_iommu_strict) {
  2241. iommu_flush_iotlb_psi(iommu, domain->id, start_pfn,
  2242. last_pfn - start_pfn + 1);
  2243. /* free iova */
  2244. __free_iova(&domain->iovad, iova);
  2245. } else {
  2246. add_unmap(domain, iova);
  2247. /*
  2248. * queue up the release of the unmap to save the 1/6th of the
  2249. * cpu used up by the iotlb flush operation...
  2250. */
  2251. }
  2252. }
  2253. static void intel_unmap_single(struct device *dev, dma_addr_t dev_addr, size_t size,
  2254. int dir)
  2255. {
  2256. intel_unmap_page(dev, dev_addr, size, dir, NULL);
  2257. }
  2258. static void *intel_alloc_coherent(struct device *hwdev, size_t size,
  2259. dma_addr_t *dma_handle, gfp_t flags)
  2260. {
  2261. void *vaddr;
  2262. int order;
  2263. size = PAGE_ALIGN(size);
  2264. order = get_order(size);
  2265. flags &= ~(GFP_DMA | GFP_DMA32);
  2266. vaddr = (void *)__get_free_pages(flags, order);
  2267. if (!vaddr)
  2268. return NULL;
  2269. memset(vaddr, 0, size);
  2270. *dma_handle = __intel_map_single(hwdev, virt_to_bus(vaddr), size,
  2271. DMA_BIDIRECTIONAL,
  2272. hwdev->coherent_dma_mask);
  2273. if (*dma_handle)
  2274. return vaddr;
  2275. free_pages((unsigned long)vaddr, order);
  2276. return NULL;
  2277. }
  2278. static void intel_free_coherent(struct device *hwdev, size_t size, void *vaddr,
  2279. dma_addr_t dma_handle)
  2280. {
  2281. int order;
  2282. size = PAGE_ALIGN(size);
  2283. order = get_order(size);
  2284. intel_unmap_single(hwdev, dma_handle, size, DMA_BIDIRECTIONAL);
  2285. free_pages((unsigned long)vaddr, order);
  2286. }
  2287. static void intel_unmap_sg(struct device *hwdev, struct scatterlist *sglist,
  2288. int nelems, enum dma_data_direction dir,
  2289. struct dma_attrs *attrs)
  2290. {
  2291. struct pci_dev *pdev = to_pci_dev(hwdev);
  2292. struct dmar_domain *domain;
  2293. unsigned long start_pfn, last_pfn;
  2294. struct iova *iova;
  2295. struct intel_iommu *iommu;
  2296. if (iommu_no_mapping(pdev))
  2297. return;
  2298. domain = find_domain(pdev);
  2299. BUG_ON(!domain);
  2300. iommu = domain_get_iommu(domain);
  2301. iova = find_iova(&domain->iovad, IOVA_PFN(sglist[0].dma_address));
  2302. if (WARN_ONCE(!iova, "Driver unmaps unmatched sglist at PFN %llx\n",
  2303. (unsigned long long)sglist[0].dma_address))
  2304. return;
  2305. start_pfn = mm_to_dma_pfn(iova->pfn_lo);
  2306. last_pfn = mm_to_dma_pfn(iova->pfn_hi + 1) - 1;
  2307. /* clear the whole page */
  2308. dma_pte_clear_range(domain, start_pfn, last_pfn);
  2309. /* free page tables */
  2310. dma_pte_free_pagetable(domain, start_pfn, last_pfn);
  2311. iommu_flush_iotlb_psi(iommu, domain->id, start_pfn,
  2312. (last_pfn - start_pfn + 1));
  2313. /* free iova */
  2314. __free_iova(&domain->iovad, iova);
  2315. }
  2316. static int intel_nontranslate_map_sg(struct device *hddev,
  2317. struct scatterlist *sglist, int nelems, int dir)
  2318. {
  2319. int i;
  2320. struct scatterlist *sg;
  2321. for_each_sg(sglist, sg, nelems, i) {
  2322. BUG_ON(!sg_page(sg));
  2323. sg->dma_address = page_to_phys(sg_page(sg)) + sg->offset;
  2324. sg->dma_length = sg->length;
  2325. }
  2326. return nelems;
  2327. }
  2328. static int intel_map_sg(struct device *hwdev, struct scatterlist *sglist, int nelems,
  2329. enum dma_data_direction dir, struct dma_attrs *attrs)
  2330. {
  2331. int i;
  2332. struct pci_dev *pdev = to_pci_dev(hwdev);
  2333. struct dmar_domain *domain;
  2334. size_t size = 0;
  2335. int prot = 0;
  2336. size_t offset_pfn = 0;
  2337. struct iova *iova = NULL;
  2338. int ret;
  2339. struct scatterlist *sg;
  2340. unsigned long start_vpfn;
  2341. struct intel_iommu *iommu;
  2342. BUG_ON(dir == DMA_NONE);
  2343. if (iommu_no_mapping(pdev))
  2344. return intel_nontranslate_map_sg(hwdev, sglist, nelems, dir);
  2345. domain = get_valid_domain_for_dev(pdev);
  2346. if (!domain)
  2347. return 0;
  2348. iommu = domain_get_iommu(domain);
  2349. for_each_sg(sglist, sg, nelems, i)
  2350. size += aligned_nrpages(sg->offset, sg->length);
  2351. iova = intel_alloc_iova(hwdev, domain, dma_to_mm_pfn(size),
  2352. pdev->dma_mask);
  2353. if (!iova) {
  2354. sglist->dma_length = 0;
  2355. return 0;
  2356. }
  2357. /*
  2358. * Check if DMAR supports zero-length reads on write only
  2359. * mappings..
  2360. */
  2361. if (dir == DMA_TO_DEVICE || dir == DMA_BIDIRECTIONAL || \
  2362. !cap_zlr(iommu->cap))
  2363. prot |= DMA_PTE_READ;
  2364. if (dir == DMA_FROM_DEVICE || dir == DMA_BIDIRECTIONAL)
  2365. prot |= DMA_PTE_WRITE;
  2366. start_vpfn = mm_to_dma_pfn(iova->pfn_lo);
  2367. ret = domain_sg_mapping(domain, start_vpfn, sglist, mm_to_dma_pfn(size), prot);
  2368. if (unlikely(ret)) {
  2369. /* clear the page */
  2370. dma_pte_clear_range(domain, start_vpfn,
  2371. start_vpfn + size - 1);
  2372. /* free page tables */
  2373. dma_pte_free_pagetable(domain, start_vpfn,
  2374. start_vpfn + size - 1);
  2375. /* free iova */
  2376. __free_iova(&domain->iovad, iova);
  2377. return 0;
  2378. }
  2379. /* it's a non-present to present mapping. Only flush if caching mode */
  2380. if (cap_caching_mode(iommu->cap))
  2381. iommu_flush_iotlb_psi(iommu, 0, start_vpfn, offset_pfn);
  2382. else
  2383. iommu_flush_write_buffer(iommu);
  2384. return nelems;
  2385. }
  2386. static int intel_mapping_error(struct device *dev, dma_addr_t dma_addr)
  2387. {
  2388. return !dma_addr;
  2389. }
  2390. struct dma_map_ops intel_dma_ops = {
  2391. .alloc_coherent = intel_alloc_coherent,
  2392. .free_coherent = intel_free_coherent,
  2393. .map_sg = intel_map_sg,
  2394. .unmap_sg = intel_unmap_sg,
  2395. .map_page = intel_map_page,
  2396. .unmap_page = intel_unmap_page,
  2397. .mapping_error = intel_mapping_error,
  2398. };
  2399. static inline int iommu_domain_cache_init(void)
  2400. {
  2401. int ret = 0;
  2402. iommu_domain_cache = kmem_cache_create("iommu_domain",
  2403. sizeof(struct dmar_domain),
  2404. 0,
  2405. SLAB_HWCACHE_ALIGN,
  2406. NULL);
  2407. if (!iommu_domain_cache) {
  2408. printk(KERN_ERR "Couldn't create iommu_domain cache\n");
  2409. ret = -ENOMEM;
  2410. }
  2411. return ret;
  2412. }
  2413. static inline int iommu_devinfo_cache_init(void)
  2414. {
  2415. int ret = 0;
  2416. iommu_devinfo_cache = kmem_cache_create("iommu_devinfo",
  2417. sizeof(struct device_domain_info),
  2418. 0,
  2419. SLAB_HWCACHE_ALIGN,
  2420. NULL);
  2421. if (!iommu_devinfo_cache) {
  2422. printk(KERN_ERR "Couldn't create devinfo cache\n");
  2423. ret = -ENOMEM;
  2424. }
  2425. return ret;
  2426. }
  2427. static inline int iommu_iova_cache_init(void)
  2428. {
  2429. int ret = 0;
  2430. iommu_iova_cache = kmem_cache_create("iommu_iova",
  2431. sizeof(struct iova),
  2432. 0,
  2433. SLAB_HWCACHE_ALIGN,
  2434. NULL);
  2435. if (!iommu_iova_cache) {
  2436. printk(KERN_ERR "Couldn't create iova cache\n");
  2437. ret = -ENOMEM;
  2438. }
  2439. return ret;
  2440. }
  2441. static int __init iommu_init_mempool(void)
  2442. {
  2443. int ret;
  2444. ret = iommu_iova_cache_init();
  2445. if (ret)
  2446. return ret;
  2447. ret = iommu_domain_cache_init();
  2448. if (ret)
  2449. goto domain_error;
  2450. ret = iommu_devinfo_cache_init();
  2451. if (!ret)
  2452. return ret;
  2453. kmem_cache_destroy(iommu_domain_cache);
  2454. domain_error:
  2455. kmem_cache_destroy(iommu_iova_cache);
  2456. return -ENOMEM;
  2457. }
  2458. static void __init iommu_exit_mempool(void)
  2459. {
  2460. kmem_cache_destroy(iommu_devinfo_cache);
  2461. kmem_cache_destroy(iommu_domain_cache);
  2462. kmem_cache_destroy(iommu_iova_cache);
  2463. }
  2464. static void __init init_no_remapping_devices(void)
  2465. {
  2466. struct dmar_drhd_unit *drhd;
  2467. for_each_drhd_unit(drhd) {
  2468. if (!drhd->include_all) {
  2469. int i;
  2470. for (i = 0; i < drhd->devices_cnt; i++)
  2471. if (drhd->devices[i] != NULL)
  2472. break;
  2473. /* ignore DMAR unit if no pci devices exist */
  2474. if (i == drhd->devices_cnt)
  2475. drhd->ignored = 1;
  2476. }
  2477. }
  2478. if (dmar_map_gfx)
  2479. return;
  2480. for_each_drhd_unit(drhd) {
  2481. int i;
  2482. if (drhd->ignored || drhd->include_all)
  2483. continue;
  2484. for (i = 0; i < drhd->devices_cnt; i++)
  2485. if (drhd->devices[i] &&
  2486. !IS_GFX_DEVICE(drhd->devices[i]))
  2487. break;
  2488. if (i < drhd->devices_cnt)
  2489. continue;
  2490. /* bypass IOMMU if it is just for gfx devices */
  2491. drhd->ignored = 1;
  2492. for (i = 0; i < drhd->devices_cnt; i++) {
  2493. if (!drhd->devices[i])
  2494. continue;
  2495. drhd->devices[i]->dev.archdata.iommu = DUMMY_DEVICE_DOMAIN_INFO;
  2496. }
  2497. }
  2498. }
  2499. #ifdef CONFIG_SUSPEND
  2500. static int init_iommu_hw(void)
  2501. {
  2502. struct dmar_drhd_unit *drhd;
  2503. struct intel_iommu *iommu = NULL;
  2504. for_each_active_iommu(iommu, drhd)
  2505. if (iommu->qi)
  2506. dmar_reenable_qi(iommu);
  2507. for_each_active_iommu(iommu, drhd) {
  2508. iommu_flush_write_buffer(iommu);
  2509. iommu_set_root_entry(iommu);
  2510. iommu->flush.flush_context(iommu, 0, 0, 0,
  2511. DMA_CCMD_GLOBAL_INVL);
  2512. iommu->flush.flush_iotlb(iommu, 0, 0, 0,
  2513. DMA_TLB_GLOBAL_FLUSH);
  2514. iommu_disable_protect_mem_regions(iommu);
  2515. iommu_enable_translation(iommu);
  2516. }
  2517. return 0;
  2518. }
  2519. static void iommu_flush_all(void)
  2520. {
  2521. struct dmar_drhd_unit *drhd;
  2522. struct intel_iommu *iommu;
  2523. for_each_active_iommu(iommu, drhd) {
  2524. iommu->flush.flush_context(iommu, 0, 0, 0,
  2525. DMA_CCMD_GLOBAL_INVL);
  2526. iommu->flush.flush_iotlb(iommu, 0, 0, 0,
  2527. DMA_TLB_GLOBAL_FLUSH);
  2528. }
  2529. }
  2530. static int iommu_suspend(struct sys_device *dev, pm_message_t state)
  2531. {
  2532. struct dmar_drhd_unit *drhd;
  2533. struct intel_iommu *iommu = NULL;
  2534. unsigned long flag;
  2535. for_each_active_iommu(iommu, drhd) {
  2536. iommu->iommu_state = kzalloc(sizeof(u32) * MAX_SR_DMAR_REGS,
  2537. GFP_ATOMIC);
  2538. if (!iommu->iommu_state)
  2539. goto nomem;
  2540. }
  2541. iommu_flush_all();
  2542. for_each_active_iommu(iommu, drhd) {
  2543. iommu_disable_translation(iommu);
  2544. spin_lock_irqsave(&iommu->register_lock, flag);
  2545. iommu->iommu_state[SR_DMAR_FECTL_REG] =
  2546. readl(iommu->reg + DMAR_FECTL_REG);
  2547. iommu->iommu_state[SR_DMAR_FEDATA_REG] =
  2548. readl(iommu->reg + DMAR_FEDATA_REG);
  2549. iommu->iommu_state[SR_DMAR_FEADDR_REG] =
  2550. readl(iommu->reg + DMAR_FEADDR_REG);
  2551. iommu->iommu_state[SR_DMAR_FEUADDR_REG] =
  2552. readl(iommu->reg + DMAR_FEUADDR_REG);
  2553. spin_unlock_irqrestore(&iommu->register_lock, flag);
  2554. }
  2555. return 0;
  2556. nomem:
  2557. for_each_active_iommu(iommu, drhd)
  2558. kfree(iommu->iommu_state);
  2559. return -ENOMEM;
  2560. }
  2561. static int iommu_resume(struct sys_device *dev)
  2562. {
  2563. struct dmar_drhd_unit *drhd;
  2564. struct intel_iommu *iommu = NULL;
  2565. unsigned long flag;
  2566. if (init_iommu_hw()) {
  2567. WARN(1, "IOMMU setup failed, DMAR can not resume!\n");
  2568. return -EIO;
  2569. }
  2570. for_each_active_iommu(iommu, drhd) {
  2571. spin_lock_irqsave(&iommu->register_lock, flag);
  2572. writel(iommu->iommu_state[SR_DMAR_FECTL_REG],
  2573. iommu->reg + DMAR_FECTL_REG);
  2574. writel(iommu->iommu_state[SR_DMAR_FEDATA_REG],
  2575. iommu->reg + DMAR_FEDATA_REG);
  2576. writel(iommu->iommu_state[SR_DMAR_FEADDR_REG],
  2577. iommu->reg + DMAR_FEADDR_REG);
  2578. writel(iommu->iommu_state[SR_DMAR_FEUADDR_REG],
  2579. iommu->reg + DMAR_FEUADDR_REG);
  2580. spin_unlock_irqrestore(&iommu->register_lock, flag);
  2581. }
  2582. for_each_active_iommu(iommu, drhd)
  2583. kfree(iommu->iommu_state);
  2584. return 0;
  2585. }
  2586. static struct sysdev_class iommu_sysclass = {
  2587. .name = "iommu",
  2588. .resume = iommu_resume,
  2589. .suspend = iommu_suspend,
  2590. };
  2591. static struct sys_device device_iommu = {
  2592. .cls = &iommu_sysclass,
  2593. };
  2594. static int __init init_iommu_sysfs(void)
  2595. {
  2596. int error;
  2597. error = sysdev_class_register(&iommu_sysclass);
  2598. if (error)
  2599. return error;
  2600. error = sysdev_register(&device_iommu);
  2601. if (error)
  2602. sysdev_class_unregister(&iommu_sysclass);
  2603. return error;
  2604. }
  2605. #else
  2606. static int __init init_iommu_sysfs(void)
  2607. {
  2608. return 0;
  2609. }
  2610. #endif /* CONFIG_PM */
  2611. int __init intel_iommu_init(void)
  2612. {
  2613. int ret = 0;
  2614. if (dmar_table_init())
  2615. return -ENODEV;
  2616. if (dmar_dev_scope_init())
  2617. return -ENODEV;
  2618. /*
  2619. * Check the need for DMA-remapping initialization now.
  2620. * Above initialization will also be used by Interrupt-remapping.
  2621. */
  2622. if (no_iommu || (swiotlb && !iommu_pass_through) || dmar_disabled)
  2623. return -ENODEV;
  2624. iommu_init_mempool();
  2625. dmar_init_reserved_ranges();
  2626. init_no_remapping_devices();
  2627. ret = init_dmars();
  2628. if (ret) {
  2629. printk(KERN_ERR "IOMMU: dmar init failed\n");
  2630. put_iova_domain(&reserved_iova_list);
  2631. iommu_exit_mempool();
  2632. return ret;
  2633. }
  2634. printk(KERN_INFO
  2635. "PCI-DMA: Intel(R) Virtualization Technology for Directed I/O\n");
  2636. init_timer(&unmap_timer);
  2637. force_iommu = 1;
  2638. if (!iommu_pass_through) {
  2639. printk(KERN_INFO
  2640. "Multi-level page-table translation for DMAR.\n");
  2641. dma_ops = &intel_dma_ops;
  2642. } else
  2643. printk(KERN_INFO
  2644. "DMAR: Pass through translation for DMAR.\n");
  2645. init_iommu_sysfs();
  2646. register_iommu(&intel_iommu_ops);
  2647. return 0;
  2648. }
  2649. static void iommu_detach_dependent_devices(struct intel_iommu *iommu,
  2650. struct pci_dev *pdev)
  2651. {
  2652. struct pci_dev *tmp, *parent;
  2653. if (!iommu || !pdev)
  2654. return;
  2655. /* dependent device detach */
  2656. tmp = pci_find_upstream_pcie_bridge(pdev);
  2657. /* Secondary interface's bus number and devfn 0 */
  2658. if (tmp) {
  2659. parent = pdev->bus->self;
  2660. while (parent != tmp) {
  2661. iommu_detach_dev(iommu, parent->bus->number,
  2662. parent->devfn);
  2663. parent = parent->bus->self;
  2664. }
  2665. if (tmp->is_pcie) /* this is a PCIE-to-PCI bridge */
  2666. iommu_detach_dev(iommu,
  2667. tmp->subordinate->number, 0);
  2668. else /* this is a legacy PCI bridge */
  2669. iommu_detach_dev(iommu, tmp->bus->number,
  2670. tmp->devfn);
  2671. }
  2672. }
  2673. static void domain_remove_one_dev_info(struct dmar_domain *domain,
  2674. struct pci_dev *pdev)
  2675. {
  2676. struct device_domain_info *info;
  2677. struct intel_iommu *iommu;
  2678. unsigned long flags;
  2679. int found = 0;
  2680. struct list_head *entry, *tmp;
  2681. iommu = device_to_iommu(pci_domain_nr(pdev->bus), pdev->bus->number,
  2682. pdev->devfn);
  2683. if (!iommu)
  2684. return;
  2685. spin_lock_irqsave(&device_domain_lock, flags);
  2686. list_for_each_safe(entry, tmp, &domain->devices) {
  2687. info = list_entry(entry, struct device_domain_info, link);
  2688. /* No need to compare PCI domain; it has to be the same */
  2689. if (info->bus == pdev->bus->number &&
  2690. info->devfn == pdev->devfn) {
  2691. list_del(&info->link);
  2692. list_del(&info->global);
  2693. if (info->dev)
  2694. info->dev->dev.archdata.iommu = NULL;
  2695. spin_unlock_irqrestore(&device_domain_lock, flags);
  2696. iommu_disable_dev_iotlb(info);
  2697. iommu_detach_dev(iommu, info->bus, info->devfn);
  2698. iommu_detach_dependent_devices(iommu, pdev);
  2699. free_devinfo_mem(info);
  2700. spin_lock_irqsave(&device_domain_lock, flags);
  2701. if (found)
  2702. break;
  2703. else
  2704. continue;
  2705. }
  2706. /* if there is no other devices under the same iommu
  2707. * owned by this domain, clear this iommu in iommu_bmp
  2708. * update iommu count and coherency
  2709. */
  2710. if (iommu == device_to_iommu(info->segment, info->bus,
  2711. info->devfn))
  2712. found = 1;
  2713. }
  2714. if (found == 0) {
  2715. unsigned long tmp_flags;
  2716. spin_lock_irqsave(&domain->iommu_lock, tmp_flags);
  2717. clear_bit(iommu->seq_id, &domain->iommu_bmp);
  2718. domain->iommu_count--;
  2719. domain_update_iommu_cap(domain);
  2720. spin_unlock_irqrestore(&domain->iommu_lock, tmp_flags);
  2721. }
  2722. spin_unlock_irqrestore(&device_domain_lock, flags);
  2723. }
  2724. static void vm_domain_remove_all_dev_info(struct dmar_domain *domain)
  2725. {
  2726. struct device_domain_info *info;
  2727. struct intel_iommu *iommu;
  2728. unsigned long flags1, flags2;
  2729. spin_lock_irqsave(&device_domain_lock, flags1);
  2730. while (!list_empty(&domain->devices)) {
  2731. info = list_entry(domain->devices.next,
  2732. struct device_domain_info, link);
  2733. list_del(&info->link);
  2734. list_del(&info->global);
  2735. if (info->dev)
  2736. info->dev->dev.archdata.iommu = NULL;
  2737. spin_unlock_irqrestore(&device_domain_lock, flags1);
  2738. iommu_disable_dev_iotlb(info);
  2739. iommu = device_to_iommu(info->segment, info->bus, info->devfn);
  2740. iommu_detach_dev(iommu, info->bus, info->devfn);
  2741. iommu_detach_dependent_devices(iommu, info->dev);
  2742. /* clear this iommu in iommu_bmp, update iommu count
  2743. * and capabilities
  2744. */
  2745. spin_lock_irqsave(&domain->iommu_lock, flags2);
  2746. if (test_and_clear_bit(iommu->seq_id,
  2747. &domain->iommu_bmp)) {
  2748. domain->iommu_count--;
  2749. domain_update_iommu_cap(domain);
  2750. }
  2751. spin_unlock_irqrestore(&domain->iommu_lock, flags2);
  2752. free_devinfo_mem(info);
  2753. spin_lock_irqsave(&device_domain_lock, flags1);
  2754. }
  2755. spin_unlock_irqrestore(&device_domain_lock, flags1);
  2756. }
  2757. /* domain id for virtual machine, it won't be set in context */
  2758. static unsigned long vm_domid;
  2759. static int vm_domain_min_agaw(struct dmar_domain *domain)
  2760. {
  2761. int i;
  2762. int min_agaw = domain->agaw;
  2763. i = find_first_bit(&domain->iommu_bmp, g_num_of_iommus);
  2764. for (; i < g_num_of_iommus; ) {
  2765. if (min_agaw > g_iommus[i]->agaw)
  2766. min_agaw = g_iommus[i]->agaw;
  2767. i = find_next_bit(&domain->iommu_bmp, g_num_of_iommus, i+1);
  2768. }
  2769. return min_agaw;
  2770. }
  2771. static struct dmar_domain *iommu_alloc_vm_domain(void)
  2772. {
  2773. struct dmar_domain *domain;
  2774. domain = alloc_domain_mem();
  2775. if (!domain)
  2776. return NULL;
  2777. domain->id = vm_domid++;
  2778. memset(&domain->iommu_bmp, 0, sizeof(unsigned long));
  2779. domain->flags = DOMAIN_FLAG_VIRTUAL_MACHINE;
  2780. return domain;
  2781. }
  2782. static int md_domain_init(struct dmar_domain *domain, int guest_width)
  2783. {
  2784. int adjust_width;
  2785. init_iova_domain(&domain->iovad, DMA_32BIT_PFN);
  2786. spin_lock_init(&domain->iommu_lock);
  2787. domain_reserve_special_ranges(domain);
  2788. /* calculate AGAW */
  2789. domain->gaw = guest_width;
  2790. adjust_width = guestwidth_to_adjustwidth(guest_width);
  2791. domain->agaw = width_to_agaw(adjust_width);
  2792. INIT_LIST_HEAD(&domain->devices);
  2793. domain->iommu_count = 0;
  2794. domain->iommu_coherency = 0;
  2795. domain->max_addr = 0;
  2796. /* always allocate the top pgd */
  2797. domain->pgd = (struct dma_pte *)alloc_pgtable_page();
  2798. if (!domain->pgd)
  2799. return -ENOMEM;
  2800. domain_flush_cache(domain, domain->pgd, PAGE_SIZE);
  2801. return 0;
  2802. }
  2803. static void iommu_free_vm_domain(struct dmar_domain *domain)
  2804. {
  2805. unsigned long flags;
  2806. struct dmar_drhd_unit *drhd;
  2807. struct intel_iommu *iommu;
  2808. unsigned long i;
  2809. unsigned long ndomains;
  2810. for_each_drhd_unit(drhd) {
  2811. if (drhd->ignored)
  2812. continue;
  2813. iommu = drhd->iommu;
  2814. ndomains = cap_ndoms(iommu->cap);
  2815. i = find_first_bit(iommu->domain_ids, ndomains);
  2816. for (; i < ndomains; ) {
  2817. if (iommu->domains[i] == domain) {
  2818. spin_lock_irqsave(&iommu->lock, flags);
  2819. clear_bit(i, iommu->domain_ids);
  2820. iommu->domains[i] = NULL;
  2821. spin_unlock_irqrestore(&iommu->lock, flags);
  2822. break;
  2823. }
  2824. i = find_next_bit(iommu->domain_ids, ndomains, i+1);
  2825. }
  2826. }
  2827. }
  2828. static void vm_domain_exit(struct dmar_domain *domain)
  2829. {
  2830. /* Domain 0 is reserved, so dont process it */
  2831. if (!domain)
  2832. return;
  2833. vm_domain_remove_all_dev_info(domain);
  2834. /* destroy iovas */
  2835. put_iova_domain(&domain->iovad);
  2836. /* clear ptes */
  2837. dma_pte_clear_range(domain, 0, DOMAIN_MAX_PFN(domain->gaw));
  2838. /* free page tables */
  2839. dma_pte_free_pagetable(domain, 0, DOMAIN_MAX_PFN(domain->gaw));
  2840. iommu_free_vm_domain(domain);
  2841. free_domain_mem(domain);
  2842. }
  2843. static int intel_iommu_domain_init(struct iommu_domain *domain)
  2844. {
  2845. struct dmar_domain *dmar_domain;
  2846. dmar_domain = iommu_alloc_vm_domain();
  2847. if (!dmar_domain) {
  2848. printk(KERN_ERR
  2849. "intel_iommu_domain_init: dmar_domain == NULL\n");
  2850. return -ENOMEM;
  2851. }
  2852. if (md_domain_init(dmar_domain, DEFAULT_DOMAIN_ADDRESS_WIDTH)) {
  2853. printk(KERN_ERR
  2854. "intel_iommu_domain_init() failed\n");
  2855. vm_domain_exit(dmar_domain);
  2856. return -ENOMEM;
  2857. }
  2858. domain->priv = dmar_domain;
  2859. return 0;
  2860. }
  2861. static void intel_iommu_domain_destroy(struct iommu_domain *domain)
  2862. {
  2863. struct dmar_domain *dmar_domain = domain->priv;
  2864. domain->priv = NULL;
  2865. vm_domain_exit(dmar_domain);
  2866. }
  2867. static int intel_iommu_attach_device(struct iommu_domain *domain,
  2868. struct device *dev)
  2869. {
  2870. struct dmar_domain *dmar_domain = domain->priv;
  2871. struct pci_dev *pdev = to_pci_dev(dev);
  2872. struct intel_iommu *iommu;
  2873. int addr_width;
  2874. u64 end;
  2875. int ret;
  2876. /* normally pdev is not mapped */
  2877. if (unlikely(domain_context_mapped(pdev))) {
  2878. struct dmar_domain *old_domain;
  2879. old_domain = find_domain(pdev);
  2880. if (old_domain) {
  2881. if (dmar_domain->flags & DOMAIN_FLAG_VIRTUAL_MACHINE ||
  2882. dmar_domain->flags & DOMAIN_FLAG_STATIC_IDENTITY)
  2883. domain_remove_one_dev_info(old_domain, pdev);
  2884. else
  2885. domain_remove_dev_info(old_domain);
  2886. }
  2887. }
  2888. iommu = device_to_iommu(pci_domain_nr(pdev->bus), pdev->bus->number,
  2889. pdev->devfn);
  2890. if (!iommu)
  2891. return -ENODEV;
  2892. /* check if this iommu agaw is sufficient for max mapped address */
  2893. addr_width = agaw_to_width(iommu->agaw);
  2894. end = DOMAIN_MAX_ADDR(addr_width);
  2895. end = end & VTD_PAGE_MASK;
  2896. if (end < dmar_domain->max_addr) {
  2897. printk(KERN_ERR "%s: iommu agaw (%d) is not "
  2898. "sufficient for the mapped address (%llx)\n",
  2899. __func__, iommu->agaw, dmar_domain->max_addr);
  2900. return -EFAULT;
  2901. }
  2902. ret = domain_add_dev_info(dmar_domain, pdev);
  2903. if (ret)
  2904. return ret;
  2905. ret = domain_context_mapping(dmar_domain, pdev, CONTEXT_TT_MULTI_LEVEL);
  2906. return ret;
  2907. }
  2908. static void intel_iommu_detach_device(struct iommu_domain *domain,
  2909. struct device *dev)
  2910. {
  2911. struct dmar_domain *dmar_domain = domain->priv;
  2912. struct pci_dev *pdev = to_pci_dev(dev);
  2913. domain_remove_one_dev_info(dmar_domain, pdev);
  2914. }
  2915. static int intel_iommu_map_range(struct iommu_domain *domain,
  2916. unsigned long iova, phys_addr_t hpa,
  2917. size_t size, int iommu_prot)
  2918. {
  2919. struct dmar_domain *dmar_domain = domain->priv;
  2920. u64 max_addr;
  2921. int addr_width;
  2922. int prot = 0;
  2923. int ret;
  2924. if (iommu_prot & IOMMU_READ)
  2925. prot |= DMA_PTE_READ;
  2926. if (iommu_prot & IOMMU_WRITE)
  2927. prot |= DMA_PTE_WRITE;
  2928. if ((iommu_prot & IOMMU_CACHE) && dmar_domain->iommu_snooping)
  2929. prot |= DMA_PTE_SNP;
  2930. max_addr = iova + size;
  2931. if (dmar_domain->max_addr < max_addr) {
  2932. int min_agaw;
  2933. u64 end;
  2934. /* check if minimum agaw is sufficient for mapped address */
  2935. min_agaw = vm_domain_min_agaw(dmar_domain);
  2936. addr_width = agaw_to_width(min_agaw);
  2937. end = DOMAIN_MAX_ADDR(addr_width);
  2938. end = end & VTD_PAGE_MASK;
  2939. if (end < max_addr) {
  2940. printk(KERN_ERR "%s: iommu agaw (%d) is not "
  2941. "sufficient for the mapped address (%llx)\n",
  2942. __func__, min_agaw, max_addr);
  2943. return -EFAULT;
  2944. }
  2945. dmar_domain->max_addr = max_addr;
  2946. }
  2947. /* Round up size to next multiple of PAGE_SIZE, if it and
  2948. the low bits of hpa would take us onto the next page */
  2949. size = aligned_nrpages(hpa, size);
  2950. ret = domain_pfn_mapping(dmar_domain, iova >> VTD_PAGE_SHIFT,
  2951. hpa >> VTD_PAGE_SHIFT, size, prot);
  2952. return ret;
  2953. }
  2954. static void intel_iommu_unmap_range(struct iommu_domain *domain,
  2955. unsigned long iova, size_t size)
  2956. {
  2957. struct dmar_domain *dmar_domain = domain->priv;
  2958. dma_pte_clear_range(dmar_domain, iova >> VTD_PAGE_SHIFT,
  2959. (iova + size - 1) >> VTD_PAGE_SHIFT);
  2960. if (dmar_domain->max_addr == iova + size)
  2961. dmar_domain->max_addr = iova;
  2962. }
  2963. static phys_addr_t intel_iommu_iova_to_phys(struct iommu_domain *domain,
  2964. unsigned long iova)
  2965. {
  2966. struct dmar_domain *dmar_domain = domain->priv;
  2967. struct dma_pte *pte;
  2968. u64 phys = 0;
  2969. pte = pfn_to_dma_pte(dmar_domain, iova >> VTD_PAGE_SHIFT);
  2970. if (pte)
  2971. phys = dma_pte_addr(pte);
  2972. return phys;
  2973. }
  2974. static int intel_iommu_domain_has_cap(struct iommu_domain *domain,
  2975. unsigned long cap)
  2976. {
  2977. struct dmar_domain *dmar_domain = domain->priv;
  2978. if (cap == IOMMU_CAP_CACHE_COHERENCY)
  2979. return dmar_domain->iommu_snooping;
  2980. return 0;
  2981. }
  2982. static struct iommu_ops intel_iommu_ops = {
  2983. .domain_init = intel_iommu_domain_init,
  2984. .domain_destroy = intel_iommu_domain_destroy,
  2985. .attach_dev = intel_iommu_attach_device,
  2986. .detach_dev = intel_iommu_detach_device,
  2987. .map = intel_iommu_map_range,
  2988. .unmap = intel_iommu_unmap_range,
  2989. .iova_to_phys = intel_iommu_iova_to_phys,
  2990. .domain_has_cap = intel_iommu_domain_has_cap,
  2991. };
  2992. static void __devinit quirk_iommu_rwbf(struct pci_dev *dev)
  2993. {
  2994. /*
  2995. * Mobile 4 Series Chipset neglects to set RWBF capability,
  2996. * but needs it:
  2997. */
  2998. printk(KERN_INFO "DMAR: Forcing write-buffer flush capability\n");
  2999. rwbf_quirk = 1;
  3000. }
  3001. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x2a40, quirk_iommu_rwbf);