sata_nv.c 16 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594
  1. /*
  2. * sata_nv.c - NVIDIA nForce SATA
  3. *
  4. * Copyright 2004 NVIDIA Corp. All rights reserved.
  5. * Copyright 2004 Andrew Chew
  6. *
  7. *
  8. * This program is free software; you can redistribute it and/or modify
  9. * it under the terms of the GNU General Public License as published by
  10. * the Free Software Foundation; either version 2, or (at your option)
  11. * any later version.
  12. *
  13. * This program is distributed in the hope that it will be useful,
  14. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  15. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  16. * GNU General Public License for more details.
  17. *
  18. * You should have received a copy of the GNU General Public License
  19. * along with this program; see the file COPYING. If not, write to
  20. * the Free Software Foundation, 675 Mass Ave, Cambridge, MA 02139, USA.
  21. *
  22. *
  23. * libata documentation is available via 'make {ps|pdf}docs',
  24. * as Documentation/DocBook/libata.*
  25. *
  26. * No hardware documentation available outside of NVIDIA.
  27. * This driver programs the NVIDIA SATA controller in a similar
  28. * fashion as with other PCI IDE BMDMA controllers, with a few
  29. * NV-specific details such as register offsets, SATA phy location,
  30. * hotplug info, etc.
  31. *
  32. */
  33. #include <linux/config.h>
  34. #include <linux/kernel.h>
  35. #include <linux/module.h>
  36. #include <linux/pci.h>
  37. #include <linux/init.h>
  38. #include <linux/blkdev.h>
  39. #include <linux/delay.h>
  40. #include <linux/interrupt.h>
  41. #include <linux/device.h>
  42. #include <scsi/scsi_host.h>
  43. #include <linux/libata.h>
  44. #define DRV_NAME "sata_nv"
  45. #define DRV_VERSION "0.9"
  46. enum {
  47. NV_PORTS = 2,
  48. NV_PIO_MASK = 0x1f,
  49. NV_MWDMA_MASK = 0x07,
  50. NV_UDMA_MASK = 0x7f,
  51. NV_PORT0_SCR_REG_OFFSET = 0x00,
  52. NV_PORT1_SCR_REG_OFFSET = 0x40,
  53. /* INT_STATUS/ENABLE */
  54. NV_INT_STATUS = 0x10,
  55. NV_INT_ENABLE = 0x11,
  56. NV_INT_STATUS_CK804 = 0x440,
  57. NV_INT_ENABLE_CK804 = 0x441,
  58. /* INT_STATUS/ENABLE bits */
  59. NV_INT_DEV = 0x01,
  60. NV_INT_PM = 0x02,
  61. NV_INT_ADDED = 0x04,
  62. NV_INT_REMOVED = 0x08,
  63. NV_INT_PORT_SHIFT = 4, /* each port occupies 4 bits */
  64. NV_INT_ALL = 0x0f,
  65. NV_INT_MASK = NV_INT_DEV |
  66. NV_INT_ADDED | NV_INT_REMOVED,
  67. /* INT_CONFIG */
  68. NV_INT_CONFIG = 0x12,
  69. NV_INT_CONFIG_METHD = 0x01, // 0 = INT, 1 = SMI
  70. // For PCI config register 20
  71. NV_MCP_SATA_CFG_20 = 0x50,
  72. NV_MCP_SATA_CFG_20_SATA_SPACE_EN = 0x04,
  73. };
  74. static int nv_init_one (struct pci_dev *pdev, const struct pci_device_id *ent);
  75. static void nv_ck804_host_stop(struct ata_host_set *host_set);
  76. static irqreturn_t nv_generic_interrupt(int irq, void *dev_instance,
  77. struct pt_regs *regs);
  78. static irqreturn_t nv_nf2_interrupt(int irq, void *dev_instance,
  79. struct pt_regs *regs);
  80. static irqreturn_t nv_ck804_interrupt(int irq, void *dev_instance,
  81. struct pt_regs *regs);
  82. static u32 nv_scr_read (struct ata_port *ap, unsigned int sc_reg);
  83. static void nv_scr_write (struct ata_port *ap, unsigned int sc_reg, u32 val);
  84. static void nv_nf2_freeze(struct ata_port *ap);
  85. static void nv_nf2_thaw(struct ata_port *ap);
  86. static void nv_ck804_freeze(struct ata_port *ap);
  87. static void nv_ck804_thaw(struct ata_port *ap);
  88. static void nv_error_handler(struct ata_port *ap);
  89. enum nv_host_type
  90. {
  91. GENERIC,
  92. NFORCE2,
  93. NFORCE3 = NFORCE2, /* NF2 == NF3 as far as sata_nv is concerned */
  94. CK804
  95. };
  96. static const struct pci_device_id nv_pci_tbl[] = {
  97. { PCI_VENDOR_ID_NVIDIA, PCI_DEVICE_ID_NVIDIA_NFORCE2S_SATA,
  98. PCI_ANY_ID, PCI_ANY_ID, 0, 0, NFORCE2 },
  99. { PCI_VENDOR_ID_NVIDIA, PCI_DEVICE_ID_NVIDIA_NFORCE3S_SATA,
  100. PCI_ANY_ID, PCI_ANY_ID, 0, 0, NFORCE3 },
  101. { PCI_VENDOR_ID_NVIDIA, PCI_DEVICE_ID_NVIDIA_NFORCE3S_SATA2,
  102. PCI_ANY_ID, PCI_ANY_ID, 0, 0, NFORCE3 },
  103. { PCI_VENDOR_ID_NVIDIA, PCI_DEVICE_ID_NVIDIA_NFORCE_CK804_SATA,
  104. PCI_ANY_ID, PCI_ANY_ID, 0, 0, CK804 },
  105. { PCI_VENDOR_ID_NVIDIA, PCI_DEVICE_ID_NVIDIA_NFORCE_CK804_SATA2,
  106. PCI_ANY_ID, PCI_ANY_ID, 0, 0, CK804 },
  107. { PCI_VENDOR_ID_NVIDIA, PCI_DEVICE_ID_NVIDIA_NFORCE_MCP04_SATA,
  108. PCI_ANY_ID, PCI_ANY_ID, 0, 0, CK804 },
  109. { PCI_VENDOR_ID_NVIDIA, PCI_DEVICE_ID_NVIDIA_NFORCE_MCP04_SATA2,
  110. PCI_ANY_ID, PCI_ANY_ID, 0, 0, CK804 },
  111. { PCI_VENDOR_ID_NVIDIA, PCI_DEVICE_ID_NVIDIA_NFORCE_MCP51_SATA,
  112. PCI_ANY_ID, PCI_ANY_ID, 0, 0, GENERIC },
  113. { PCI_VENDOR_ID_NVIDIA, PCI_DEVICE_ID_NVIDIA_NFORCE_MCP51_SATA2,
  114. PCI_ANY_ID, PCI_ANY_ID, 0, 0, GENERIC },
  115. { PCI_VENDOR_ID_NVIDIA, PCI_DEVICE_ID_NVIDIA_NFORCE_MCP55_SATA,
  116. PCI_ANY_ID, PCI_ANY_ID, 0, 0, GENERIC },
  117. { PCI_VENDOR_ID_NVIDIA, PCI_DEVICE_ID_NVIDIA_NFORCE_MCP55_SATA2,
  118. PCI_ANY_ID, PCI_ANY_ID, 0, 0, GENERIC },
  119. { PCI_VENDOR_ID_NVIDIA, PCI_DEVICE_ID_NVIDIA_NFORCE_MCP61_SATA,
  120. PCI_ANY_ID, PCI_ANY_ID, 0, 0, GENERIC },
  121. { PCI_VENDOR_ID_NVIDIA, PCI_DEVICE_ID_NVIDIA_NFORCE_MCP61_SATA2,
  122. PCI_ANY_ID, PCI_ANY_ID, 0, 0, GENERIC },
  123. { PCI_VENDOR_ID_NVIDIA, PCI_DEVICE_ID_NVIDIA_NFORCE_MCP61_SATA3,
  124. PCI_ANY_ID, PCI_ANY_ID, 0, 0, GENERIC },
  125. { PCI_VENDOR_ID_NVIDIA, PCI_ANY_ID,
  126. PCI_ANY_ID, PCI_ANY_ID,
  127. PCI_CLASS_STORAGE_IDE<<8, 0xffff00, GENERIC },
  128. { PCI_VENDOR_ID_NVIDIA, PCI_ANY_ID,
  129. PCI_ANY_ID, PCI_ANY_ID,
  130. PCI_CLASS_STORAGE_RAID<<8, 0xffff00, GENERIC },
  131. { 0, } /* terminate list */
  132. };
  133. static struct pci_driver nv_pci_driver = {
  134. .name = DRV_NAME,
  135. .id_table = nv_pci_tbl,
  136. .probe = nv_init_one,
  137. .remove = ata_pci_remove_one,
  138. };
  139. static struct scsi_host_template nv_sht = {
  140. .module = THIS_MODULE,
  141. .name = DRV_NAME,
  142. .ioctl = ata_scsi_ioctl,
  143. .queuecommand = ata_scsi_queuecmd,
  144. .can_queue = ATA_DEF_QUEUE,
  145. .this_id = ATA_SHT_THIS_ID,
  146. .sg_tablesize = LIBATA_MAX_PRD,
  147. .cmd_per_lun = ATA_SHT_CMD_PER_LUN,
  148. .emulated = ATA_SHT_EMULATED,
  149. .use_clustering = ATA_SHT_USE_CLUSTERING,
  150. .proc_name = DRV_NAME,
  151. .dma_boundary = ATA_DMA_BOUNDARY,
  152. .slave_configure = ata_scsi_slave_config,
  153. .slave_destroy = ata_scsi_slave_destroy,
  154. .bios_param = ata_std_bios_param,
  155. };
  156. static const struct ata_port_operations nv_generic_ops = {
  157. .port_disable = ata_port_disable,
  158. .tf_load = ata_tf_load,
  159. .tf_read = ata_tf_read,
  160. .exec_command = ata_exec_command,
  161. .check_status = ata_check_status,
  162. .dev_select = ata_std_dev_select,
  163. .bmdma_setup = ata_bmdma_setup,
  164. .bmdma_start = ata_bmdma_start,
  165. .bmdma_stop = ata_bmdma_stop,
  166. .bmdma_status = ata_bmdma_status,
  167. .qc_prep = ata_qc_prep,
  168. .qc_issue = ata_qc_issue_prot,
  169. .freeze = ata_bmdma_freeze,
  170. .thaw = ata_bmdma_thaw,
  171. .error_handler = nv_error_handler,
  172. .post_internal_cmd = ata_bmdma_post_internal_cmd,
  173. .data_xfer = ata_pio_data_xfer,
  174. .irq_handler = nv_generic_interrupt,
  175. .irq_clear = ata_bmdma_irq_clear,
  176. .scr_read = nv_scr_read,
  177. .scr_write = nv_scr_write,
  178. .port_start = ata_port_start,
  179. .port_stop = ata_port_stop,
  180. .host_stop = ata_pci_host_stop,
  181. };
  182. static const struct ata_port_operations nv_nf2_ops = {
  183. .port_disable = ata_port_disable,
  184. .tf_load = ata_tf_load,
  185. .tf_read = ata_tf_read,
  186. .exec_command = ata_exec_command,
  187. .check_status = ata_check_status,
  188. .dev_select = ata_std_dev_select,
  189. .bmdma_setup = ata_bmdma_setup,
  190. .bmdma_start = ata_bmdma_start,
  191. .bmdma_stop = ata_bmdma_stop,
  192. .bmdma_status = ata_bmdma_status,
  193. .qc_prep = ata_qc_prep,
  194. .qc_issue = ata_qc_issue_prot,
  195. .freeze = nv_nf2_freeze,
  196. .thaw = nv_nf2_thaw,
  197. .error_handler = nv_error_handler,
  198. .post_internal_cmd = ata_bmdma_post_internal_cmd,
  199. .data_xfer = ata_pio_data_xfer,
  200. .irq_handler = nv_nf2_interrupt,
  201. .irq_clear = ata_bmdma_irq_clear,
  202. .scr_read = nv_scr_read,
  203. .scr_write = nv_scr_write,
  204. .port_start = ata_port_start,
  205. .port_stop = ata_port_stop,
  206. .host_stop = ata_pci_host_stop,
  207. };
  208. static const struct ata_port_operations nv_ck804_ops = {
  209. .port_disable = ata_port_disable,
  210. .tf_load = ata_tf_load,
  211. .tf_read = ata_tf_read,
  212. .exec_command = ata_exec_command,
  213. .check_status = ata_check_status,
  214. .dev_select = ata_std_dev_select,
  215. .bmdma_setup = ata_bmdma_setup,
  216. .bmdma_start = ata_bmdma_start,
  217. .bmdma_stop = ata_bmdma_stop,
  218. .bmdma_status = ata_bmdma_status,
  219. .qc_prep = ata_qc_prep,
  220. .qc_issue = ata_qc_issue_prot,
  221. .freeze = nv_ck804_freeze,
  222. .thaw = nv_ck804_thaw,
  223. .error_handler = nv_error_handler,
  224. .post_internal_cmd = ata_bmdma_post_internal_cmd,
  225. .data_xfer = ata_pio_data_xfer,
  226. .irq_handler = nv_ck804_interrupt,
  227. .irq_clear = ata_bmdma_irq_clear,
  228. .scr_read = nv_scr_read,
  229. .scr_write = nv_scr_write,
  230. .port_start = ata_port_start,
  231. .port_stop = ata_port_stop,
  232. .host_stop = nv_ck804_host_stop,
  233. };
  234. static struct ata_port_info nv_port_info[] = {
  235. /* generic */
  236. {
  237. .sht = &nv_sht,
  238. .host_flags = ATA_FLAG_SATA | ATA_FLAG_NO_LEGACY,
  239. .pio_mask = NV_PIO_MASK,
  240. .mwdma_mask = NV_MWDMA_MASK,
  241. .udma_mask = NV_UDMA_MASK,
  242. .port_ops = &nv_generic_ops,
  243. },
  244. /* nforce2/3 */
  245. {
  246. .sht = &nv_sht,
  247. .host_flags = ATA_FLAG_SATA | ATA_FLAG_NO_LEGACY,
  248. .pio_mask = NV_PIO_MASK,
  249. .mwdma_mask = NV_MWDMA_MASK,
  250. .udma_mask = NV_UDMA_MASK,
  251. .port_ops = &nv_nf2_ops,
  252. },
  253. /* ck804 */
  254. {
  255. .sht = &nv_sht,
  256. .host_flags = ATA_FLAG_SATA | ATA_FLAG_NO_LEGACY,
  257. .pio_mask = NV_PIO_MASK,
  258. .mwdma_mask = NV_MWDMA_MASK,
  259. .udma_mask = NV_UDMA_MASK,
  260. .port_ops = &nv_ck804_ops,
  261. },
  262. };
  263. MODULE_AUTHOR("NVIDIA");
  264. MODULE_DESCRIPTION("low-level driver for NVIDIA nForce SATA controller");
  265. MODULE_LICENSE("GPL");
  266. MODULE_DEVICE_TABLE(pci, nv_pci_tbl);
  267. MODULE_VERSION(DRV_VERSION);
  268. static irqreturn_t nv_generic_interrupt(int irq, void *dev_instance,
  269. struct pt_regs *regs)
  270. {
  271. struct ata_host_set *host_set = dev_instance;
  272. unsigned int i;
  273. unsigned int handled = 0;
  274. unsigned long flags;
  275. spin_lock_irqsave(&host_set->lock, flags);
  276. for (i = 0; i < host_set->n_ports; i++) {
  277. struct ata_port *ap;
  278. ap = host_set->ports[i];
  279. if (ap &&
  280. !(ap->flags & ATA_FLAG_DISABLED)) {
  281. struct ata_queued_cmd *qc;
  282. qc = ata_qc_from_tag(ap, ap->active_tag);
  283. if (qc && (!(qc->tf.flags & ATA_TFLAG_POLLING)))
  284. handled += ata_host_intr(ap, qc);
  285. else
  286. // No request pending? Clear interrupt status
  287. // anyway, in case there's one pending.
  288. ap->ops->check_status(ap);
  289. }
  290. }
  291. spin_unlock_irqrestore(&host_set->lock, flags);
  292. return IRQ_RETVAL(handled);
  293. }
  294. static int nv_host_intr(struct ata_port *ap, u8 irq_stat)
  295. {
  296. struct ata_queued_cmd *qc = ata_qc_from_tag(ap, ap->active_tag);
  297. int handled;
  298. /* freeze if hotplugged */
  299. if (unlikely(irq_stat & (NV_INT_ADDED | NV_INT_REMOVED))) {
  300. ata_port_freeze(ap);
  301. return 1;
  302. }
  303. /* bail out if not our interrupt */
  304. if (!(irq_stat & NV_INT_DEV))
  305. return 0;
  306. /* DEV interrupt w/ no active qc? */
  307. if (unlikely(!qc || (qc->tf.flags & ATA_TFLAG_POLLING))) {
  308. ata_check_status(ap);
  309. return 1;
  310. }
  311. /* handle interrupt */
  312. handled = ata_host_intr(ap, qc);
  313. if (unlikely(!handled)) {
  314. /* spurious, clear it */
  315. ata_check_status(ap);
  316. }
  317. return 1;
  318. }
  319. static irqreturn_t nv_do_interrupt(struct ata_host_set *host_set, u8 irq_stat)
  320. {
  321. int i, handled = 0;
  322. for (i = 0; i < host_set->n_ports; i++) {
  323. struct ata_port *ap = host_set->ports[i];
  324. if (ap && !(ap->flags & ATA_FLAG_DISABLED))
  325. handled += nv_host_intr(ap, irq_stat);
  326. irq_stat >>= NV_INT_PORT_SHIFT;
  327. }
  328. return IRQ_RETVAL(handled);
  329. }
  330. static irqreturn_t nv_nf2_interrupt(int irq, void *dev_instance,
  331. struct pt_regs *regs)
  332. {
  333. struct ata_host_set *host_set = dev_instance;
  334. unsigned long flags;
  335. u8 irq_stat;
  336. irqreturn_t ret;
  337. spin_lock_irqsave(&host_set->lock, flags);
  338. irq_stat = inb(host_set->ports[0]->ioaddr.scr_addr + NV_INT_STATUS);
  339. ret = nv_do_interrupt(host_set, irq_stat);
  340. spin_unlock_irqrestore(&host_set->lock, flags);
  341. return ret;
  342. }
  343. static irqreturn_t nv_ck804_interrupt(int irq, void *dev_instance,
  344. struct pt_regs *regs)
  345. {
  346. struct ata_host_set *host_set = dev_instance;
  347. unsigned long flags;
  348. u8 irq_stat;
  349. irqreturn_t ret;
  350. spin_lock_irqsave(&host_set->lock, flags);
  351. irq_stat = readb(host_set->mmio_base + NV_INT_STATUS_CK804);
  352. ret = nv_do_interrupt(host_set, irq_stat);
  353. spin_unlock_irqrestore(&host_set->lock, flags);
  354. return ret;
  355. }
  356. static u32 nv_scr_read (struct ata_port *ap, unsigned int sc_reg)
  357. {
  358. if (sc_reg > SCR_CONTROL)
  359. return 0xffffffffU;
  360. return ioread32((void __iomem *)ap->ioaddr.scr_addr + (sc_reg * 4));
  361. }
  362. static void nv_scr_write (struct ata_port *ap, unsigned int sc_reg, u32 val)
  363. {
  364. if (sc_reg > SCR_CONTROL)
  365. return;
  366. iowrite32(val, (void __iomem *)ap->ioaddr.scr_addr + (sc_reg * 4));
  367. }
  368. static void nv_nf2_freeze(struct ata_port *ap)
  369. {
  370. unsigned long scr_addr = ap->host_set->ports[0]->ioaddr.scr_addr;
  371. int shift = ap->port_no * NV_INT_PORT_SHIFT;
  372. u8 mask;
  373. mask = inb(scr_addr + NV_INT_ENABLE);
  374. mask &= ~(NV_INT_ALL << shift);
  375. outb(mask, scr_addr + NV_INT_ENABLE);
  376. }
  377. static void nv_nf2_thaw(struct ata_port *ap)
  378. {
  379. unsigned long scr_addr = ap->host_set->ports[0]->ioaddr.scr_addr;
  380. int shift = ap->port_no * NV_INT_PORT_SHIFT;
  381. u8 mask;
  382. outb(NV_INT_ALL << shift, scr_addr + NV_INT_STATUS);
  383. mask = inb(scr_addr + NV_INT_ENABLE);
  384. mask |= (NV_INT_MASK << shift);
  385. outb(mask, scr_addr + NV_INT_ENABLE);
  386. }
  387. static void nv_ck804_freeze(struct ata_port *ap)
  388. {
  389. void __iomem *mmio_base = ap->host_set->mmio_base;
  390. int shift = ap->port_no * NV_INT_PORT_SHIFT;
  391. u8 mask;
  392. mask = readb(mmio_base + NV_INT_ENABLE_CK804);
  393. mask &= ~(NV_INT_ALL << shift);
  394. writeb(mask, mmio_base + NV_INT_ENABLE_CK804);
  395. }
  396. static void nv_ck804_thaw(struct ata_port *ap)
  397. {
  398. void __iomem *mmio_base = ap->host_set->mmio_base;
  399. int shift = ap->port_no * NV_INT_PORT_SHIFT;
  400. u8 mask;
  401. writeb(NV_INT_ALL << shift, mmio_base + NV_INT_STATUS_CK804);
  402. mask = readb(mmio_base + NV_INT_ENABLE_CK804);
  403. mask |= (NV_INT_MASK << shift);
  404. writeb(mask, mmio_base + NV_INT_ENABLE_CK804);
  405. }
  406. static int nv_hardreset(struct ata_port *ap, unsigned int *class)
  407. {
  408. unsigned int dummy;
  409. /* SATA hardreset fails to retrieve proper device signature on
  410. * some controllers. Don't classify on hardreset. For more
  411. * info, see http://bugme.osdl.org/show_bug.cgi?id=3352
  412. */
  413. return sata_std_hardreset(ap, &dummy);
  414. }
  415. static void nv_error_handler(struct ata_port *ap)
  416. {
  417. ata_bmdma_drive_eh(ap, ata_std_prereset, ata_std_softreset,
  418. nv_hardreset, ata_std_postreset);
  419. }
  420. static int nv_init_one (struct pci_dev *pdev, const struct pci_device_id *ent)
  421. {
  422. static int printed_version = 0;
  423. struct ata_port_info *ppi;
  424. struct ata_probe_ent *probe_ent;
  425. int pci_dev_busy = 0;
  426. int rc;
  427. u32 bar;
  428. unsigned long base;
  429. // Make sure this is a SATA controller by counting the number of bars
  430. // (NVIDIA SATA controllers will always have six bars). Otherwise,
  431. // it's an IDE controller and we ignore it.
  432. for (bar=0; bar<6; bar++)
  433. if (pci_resource_start(pdev, bar) == 0)
  434. return -ENODEV;
  435. if (!printed_version++)
  436. dev_printk(KERN_DEBUG, &pdev->dev, "version " DRV_VERSION "\n");
  437. rc = pci_enable_device(pdev);
  438. if (rc)
  439. goto err_out;
  440. rc = pci_request_regions(pdev, DRV_NAME);
  441. if (rc) {
  442. pci_dev_busy = 1;
  443. goto err_out_disable;
  444. }
  445. rc = pci_set_dma_mask(pdev, ATA_DMA_MASK);
  446. if (rc)
  447. goto err_out_regions;
  448. rc = pci_set_consistent_dma_mask(pdev, ATA_DMA_MASK);
  449. if (rc)
  450. goto err_out_regions;
  451. rc = -ENOMEM;
  452. ppi = &nv_port_info[ent->driver_data];
  453. probe_ent = ata_pci_init_native_mode(pdev, &ppi, ATA_PORT_PRIMARY | ATA_PORT_SECONDARY);
  454. if (!probe_ent)
  455. goto err_out_regions;
  456. probe_ent->mmio_base = pci_iomap(pdev, 5, 0);
  457. if (!probe_ent->mmio_base) {
  458. rc = -EIO;
  459. goto err_out_free_ent;
  460. }
  461. base = (unsigned long)probe_ent->mmio_base;
  462. probe_ent->port[0].scr_addr = base + NV_PORT0_SCR_REG_OFFSET;
  463. probe_ent->port[1].scr_addr = base + NV_PORT1_SCR_REG_OFFSET;
  464. /* enable SATA space for CK804 */
  465. if (ent->driver_data == CK804) {
  466. u8 regval;
  467. pci_read_config_byte(pdev, NV_MCP_SATA_CFG_20, &regval);
  468. regval |= NV_MCP_SATA_CFG_20_SATA_SPACE_EN;
  469. pci_write_config_byte(pdev, NV_MCP_SATA_CFG_20, regval);
  470. }
  471. pci_set_master(pdev);
  472. rc = ata_device_add(probe_ent);
  473. if (rc != NV_PORTS)
  474. goto err_out_iounmap;
  475. kfree(probe_ent);
  476. return 0;
  477. err_out_iounmap:
  478. pci_iounmap(pdev, probe_ent->mmio_base);
  479. err_out_free_ent:
  480. kfree(probe_ent);
  481. err_out_regions:
  482. pci_release_regions(pdev);
  483. err_out_disable:
  484. if (!pci_dev_busy)
  485. pci_disable_device(pdev);
  486. err_out:
  487. return rc;
  488. }
  489. static void nv_ck804_host_stop(struct ata_host_set *host_set)
  490. {
  491. struct pci_dev *pdev = to_pci_dev(host_set->dev);
  492. u8 regval;
  493. /* disable SATA space for CK804 */
  494. pci_read_config_byte(pdev, NV_MCP_SATA_CFG_20, &regval);
  495. regval &= ~NV_MCP_SATA_CFG_20_SATA_SPACE_EN;
  496. pci_write_config_byte(pdev, NV_MCP_SATA_CFG_20, regval);
  497. ata_pci_host_stop(host_set);
  498. }
  499. static int __init nv_init(void)
  500. {
  501. return pci_module_init(&nv_pci_driver);
  502. }
  503. static void __exit nv_exit(void)
  504. {
  505. pci_unregister_driver(&nv_pci_driver);
  506. }
  507. module_init(nv_init);
  508. module_exit(nv_exit);